1 /* SPDX-License-Identifier: MIT */
3 * Copyright © 2019 Intel Corporation
6 #ifndef __INTEL_CDCLK_H__
7 #define __INTEL_CDCLK_H__
9 #include <linux/types.h>
11 #include "intel_display_limits.h"
12 #include "intel_global_state.h"
14 struct drm_i915_private;
15 struct intel_atomic_state;
16 struct intel_crtc_state;
18 struct intel_cdclk_config {
19 unsigned int cdclk, vco, ref, bypass;
23 struct intel_cdclk_state {
24 struct intel_global_state base;
27 * Logical configuration of cdclk (used for all scaling,
28 * watermark, etc. calculations and checks). This is
29 * computed as if all enabled crtcs were active.
31 struct intel_cdclk_config logical;
34 * Actual configuration of cdclk, can be different from the
35 * logical configuration only when all crtc's are DPMS off.
37 struct intel_cdclk_config actual;
39 /* minimum acceptable cdclk to satisfy bandwidth requirements */
41 /* minimum acceptable cdclk for each pipe */
42 int min_cdclk[I915_MAX_PIPES];
43 /* minimum acceptable voltage level for each pipe */
44 u8 min_voltage_level[I915_MAX_PIPES];
46 /* pipe to which cd2x update is synchronized */
49 /* forced minimum cdclk for glk+ audio w/a */
52 /* bitmask of active pipes */
55 /* update cdclk with pipes disabled */
59 int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
60 void intel_cdclk_init_hw(struct drm_i915_private *i915);
61 void intel_cdclk_uninit_hw(struct drm_i915_private *i915);
62 void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
63 void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
64 void intel_update_cdclk(struct drm_i915_private *dev_priv);
65 u32 intel_read_rawclk(struct drm_i915_private *dev_priv);
66 bool intel_cdclk_needs_modeset(const struct intel_cdclk_config *a,
67 const struct intel_cdclk_config *b);
68 void intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state);
69 void intel_set_cdclk_post_plane_update(struct intel_atomic_state *state);
70 void intel_cdclk_dump_config(struct drm_i915_private *i915,
71 const struct intel_cdclk_config *cdclk_config,
73 int intel_modeset_calc_cdclk(struct intel_atomic_state *state);
74 void intel_cdclk_get_cdclk(struct drm_i915_private *dev_priv,
75 struct intel_cdclk_config *cdclk_config);
76 int intel_cdclk_atomic_check(struct intel_atomic_state *state,
77 bool *need_cdclk_calc);
78 struct intel_cdclk_state *
79 intel_atomic_get_cdclk_state(struct intel_atomic_state *state);
81 #define to_intel_cdclk_state(x) container_of((x), struct intel_cdclk_state, base)
82 #define intel_atomic_get_old_cdclk_state(state) \
83 to_intel_cdclk_state(intel_atomic_get_old_global_obj_state(state, &to_i915(state->base.dev)->display.cdclk.obj))
84 #define intel_atomic_get_new_cdclk_state(state) \
85 to_intel_cdclk_state(intel_atomic_get_new_global_obj_state(state, &to_i915(state->base.dev)->display.cdclk.obj))
87 int intel_cdclk_init(struct drm_i915_private *dev_priv);
88 void intel_cdclk_debugfs_register(struct drm_i915_private *i915);
90 #endif /* __INTEL_CDCLK_H__ */