Merge tag 'drm-misc-next-2022-04-21' of git://anongit.freedesktop.org/drm/drm-misc...
[linux-block.git] / drivers / gpu / drm / amd / display / dc / dcn31 / dcn31_init.c
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25
26 #include "dce110/dce110_hw_sequencer.h"
27 #include "dcn10/dcn10_hw_sequencer.h"
28 #include "dcn20/dcn20_hwseq.h"
29 #include "dcn21/dcn21_hwseq.h"
30 #include "dcn30/dcn30_hwseq.h"
31 #include "dcn301/dcn301_hwseq.h"
32 #include "dcn31/dcn31_hwseq.h"
33
34 #include "dcn31_init.h"
35
36 static const struct hw_sequencer_funcs dcn31_funcs = {
37         .program_gamut_remap = dcn10_program_gamut_remap,
38         .init_hw = dcn31_init_hw,
39         .power_down_on_boot = dcn10_power_down_on_boot,
40         .apply_ctx_to_hw = dce110_apply_ctx_to_hw,
41         .apply_ctx_for_surface = NULL,
42         .program_front_end_for_ctx = dcn20_program_front_end_for_ctx,
43         .wait_for_pending_cleared = dcn10_wait_for_pending_cleared,
44         .post_unlock_program_front_end = dcn20_post_unlock_program_front_end,
45         .update_plane_addr = dcn20_update_plane_addr,
46         .update_dchub = dcn10_update_dchub,
47         .update_pending_status = dcn10_update_pending_status,
48         .program_output_csc = dcn20_program_output_csc,
49         .enable_accelerated_mode = dce110_enable_accelerated_mode,
50         .enable_timing_synchronization = dcn10_enable_timing_synchronization,
51         .enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset,
52         .update_info_frame = dcn31_update_info_frame,
53         .send_immediate_sdp_message = dcn10_send_immediate_sdp_message,
54         .enable_stream = dcn20_enable_stream,
55         .disable_stream = dce110_disable_stream,
56         .unblank_stream = dcn20_unblank_stream,
57         .blank_stream = dce110_blank_stream,
58         .enable_audio_stream = dce110_enable_audio_stream,
59         .disable_audio_stream = dce110_disable_audio_stream,
60         .disable_plane = dcn20_disable_plane,
61         .pipe_control_lock = dcn20_pipe_control_lock,
62         .interdependent_update_lock = dcn10_lock_all_pipes,
63         .cursor_lock = dcn10_cursor_lock,
64         .prepare_bandwidth = dcn20_prepare_bandwidth,
65         .optimize_bandwidth = dcn20_optimize_bandwidth,
66         .update_bandwidth = dcn20_update_bandwidth,
67         .set_drr = dcn10_set_drr,
68         .get_position = dcn10_get_position,
69         .set_static_screen_control = dcn10_set_static_screen_control,
70         .setup_stereo = dcn10_setup_stereo,
71         .set_avmute = dcn30_set_avmute,
72         .log_hw_state = dcn10_log_hw_state,
73         .get_hw_state = dcn10_get_hw_state,
74         .clear_status_bits = dcn10_clear_status_bits,
75         .wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect,
76         .edp_backlight_control = dce110_edp_backlight_control,
77         .edp_power_control = dce110_edp_power_control,
78         .edp_wait_for_T12 = dce110_edp_wait_for_T12,
79         .edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready,
80         .set_cursor_position = dcn10_set_cursor_position,
81         .set_cursor_attribute = dcn10_set_cursor_attribute,
82         .set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level,
83         .setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
84         .set_clock = dcn10_set_clock,
85         .get_clock = dcn10_get_clock,
86         .program_triplebuffer = dcn20_program_triple_buffer,
87         .enable_writeback = dcn30_enable_writeback,
88         .disable_writeback = dcn30_disable_writeback,
89         .update_writeback = dcn30_update_writeback,
90         .mmhubbub_warmup = dcn30_mmhubbub_warmup,
91         .dmdata_status_done = dcn20_dmdata_status_done,
92         .program_dmdata_engine = dcn30_program_dmdata_engine,
93         .set_dmdata_attributes = dcn20_set_dmdata_attributes,
94         .init_sys_ctx = dcn31_init_sys_ctx,
95         .init_vm_ctx = dcn20_init_vm_ctx,
96         .set_flip_control_gsl = dcn20_set_flip_control_gsl,
97         .get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync,
98         .calc_vupdate_position = dcn10_calc_vupdate_position,
99         .power_down = dce110_power_down,
100         .set_backlight_level = dcn21_set_backlight_level,
101         .set_abm_immediate_disable = dcn21_set_abm_immediate_disable,
102         .set_pipe = dcn21_set_pipe,
103         .z10_restore = dcn31_z10_restore,
104         .z10_save_init = dcn31_z10_save_init,
105         .set_disp_pattern_generator = dcn30_set_disp_pattern_generator,
106         .optimize_pwr_state = dcn21_optimize_pwr_state,
107         .exit_optimized_pwr_state = dcn21_exit_optimized_pwr_state,
108         .update_visual_confirm_color = dcn20_update_visual_confirm_color,
109 };
110
111 static const struct hwseq_private_funcs dcn31_private_funcs = {
112         .init_pipes = dcn10_init_pipes,
113         .update_plane_addr = dcn20_update_plane_addr,
114         .plane_atomic_disconnect = dcn10_plane_atomic_disconnect,
115         .update_mpcc = dcn20_update_mpcc,
116         .set_input_transfer_func = dcn30_set_input_transfer_func,
117         .set_output_transfer_func = dcn30_set_output_transfer_func,
118         .power_down = dce110_power_down,
119         .enable_display_power_gating = dcn10_dummy_display_power_gating,
120         .blank_pixel_data = dcn20_blank_pixel_data,
121         .reset_hw_ctx_wrap = dcn31_reset_hw_ctx_wrap,
122         .enable_stream_timing = dcn20_enable_stream_timing,
123         .edp_backlight_control = dce110_edp_backlight_control,
124         .disable_stream_gating = dcn20_disable_stream_gating,
125         .enable_stream_gating = dcn20_enable_stream_gating,
126         .setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt,
127         .did_underflow_occur = dcn10_did_underflow_occur,
128         .init_blank = dcn20_init_blank,
129         .disable_vga = dcn20_disable_vga,
130         .bios_golden_init = dcn10_bios_golden_init,
131         .plane_atomic_disable = dcn20_plane_atomic_disable,
132         .plane_atomic_power_down = dcn10_plane_atomic_power_down,
133         .enable_power_gating_plane = dcn31_enable_power_gating_plane,
134         .hubp_pg_control = dcn31_hubp_pg_control,
135         .program_all_writeback_pipes_in_tree = dcn30_program_all_writeback_pipes_in_tree,
136         .update_odm = dcn20_update_odm,
137         .dsc_pg_control = dcn31_dsc_pg_control,
138         .set_hdr_multiplier = dcn10_set_hdr_multiplier,
139         .verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high,
140         .wait_for_blank_complete = dcn20_wait_for_blank_complete,
141         .dccg_init = dcn20_dccg_init,
142         .set_blend_lut = dcn30_set_blend_lut,
143         .set_shaper_3dlut = dcn20_set_shaper_3dlut,
144         .setup_hpo_hw_control = dcn31_setup_hpo_hw_control,
145 };
146
147 void dcn31_hw_sequencer_construct(struct dc *dc)
148 {
149         dc->hwss = dcn31_funcs;
150         dc->hwseq->funcs = dcn31_private_funcs;
151
152         if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
153                 dc->hwss.init_hw = dcn20_fpga_init_hw;
154                 dc->hwseq->funcs.init_pipes = NULL;
155         }
156         if (dc->debug.disable_z10) {
157                 /*hw not support z10 or sw disable it*/
158                 dc->hwss.z10_restore = NULL;
159                 dc->hwss.z10_save_init = NULL;
160         }
161 }