drm/amd/display: Split out common HUBP registers and code
[linux-block.git] / drivers / gpu / drm / amd / display / dc / dcn10 / dcn10_hubp.h
1 /* Copyright 2012-15 Advanced Micro Devices, Inc.
2  *
3  * Permission is hereby granted, free of charge, to any person obtaining a
4  * copy of this software and associated documentation files (the "Software"),
5  * to deal in the Software without restriction, including without limitation
6  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
7  * and/or sell copies of the Software, and to permit persons to whom the
8  * Software is furnished to do so, subject to the following conditions:
9  *
10  * The above copyright notice and this permission notice shall be included in
11  * all copies or substantial portions of the Software.
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
17  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
18  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
19  * OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * Authors: AMD
22  *
23  */
24
25 #ifndef __DC_MEM_INPUT_DCN10_H__
26 #define __DC_MEM_INPUT_DCN10_H__
27
28 #include "hubp.h"
29
30 #define TO_DCN10_HUBP(hubp)\
31         container_of(hubp, struct dcn10_hubp, base)
32
33 /* Register address initialization macro for all ASICs (including those with reduced functionality) */
34 #define HUBP_REG_LIST_DCN(id)\
35         SRI(DCHUBP_CNTL, HUBP, id),\
36         SRI(HUBPREQ_DEBUG_DB, HUBP, id),\
37         SRI(HUBPREQ_DEBUG, HUBP, id),\
38         SRI(DCSURF_ADDR_CONFIG, HUBP, id),\
39         SRI(DCSURF_TILING_CONFIG, HUBP, id),\
40         SRI(DCSURF_SURFACE_PITCH, HUBPREQ, id),\
41         SRI(DCSURF_SURFACE_PITCH_C, HUBPREQ, id),\
42         SRI(DCSURF_SURFACE_CONFIG, HUBP, id),\
43         SRI(DCSURF_FLIP_CONTROL, HUBPREQ, id),\
44         SRI(DCSURF_PRI_VIEWPORT_DIMENSION, HUBP, id), \
45         SRI(DCSURF_PRI_VIEWPORT_START, HUBP, id), \
46         SRI(DCSURF_SEC_VIEWPORT_DIMENSION, HUBP, id), \
47         SRI(DCSURF_SEC_VIEWPORT_START, HUBP, id), \
48         SRI(DCSURF_PRI_VIEWPORT_DIMENSION_C, HUBP, id), \
49         SRI(DCSURF_PRI_VIEWPORT_START_C, HUBP, id), \
50         SRI(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, HUBPREQ, id),\
51         SRI(DCSURF_PRIMARY_SURFACE_ADDRESS, HUBPREQ, id),\
52         SRI(DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH, HUBPREQ, id),\
53         SRI(DCSURF_SECONDARY_SURFACE_ADDRESS, HUBPREQ, id),\
54         SRI(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, HUBPREQ, id),\
55         SRI(DCSURF_PRIMARY_META_SURFACE_ADDRESS, HUBPREQ, id),\
56         SRI(DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH, HUBPREQ, id),\
57         SRI(DCSURF_SECONDARY_META_SURFACE_ADDRESS, HUBPREQ, id),\
58         SRI(DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C, HUBPREQ, id),\
59         SRI(DCSURF_PRIMARY_SURFACE_ADDRESS_C, HUBPREQ, id),\
60         SRI(DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C, HUBPREQ, id),\
61         SRI(DCSURF_PRIMARY_META_SURFACE_ADDRESS_C, HUBPREQ, id),\
62         SRI(DCSURF_SURFACE_INUSE, HUBPREQ, id),\
63         SRI(DCSURF_SURFACE_INUSE_HIGH, HUBPREQ, id),\
64         SRI(DCSURF_SURFACE_INUSE_C, HUBPREQ, id),\
65         SRI(DCSURF_SURFACE_INUSE_HIGH_C, HUBPREQ, id),\
66         SRI(DCSURF_SURFACE_EARLIEST_INUSE, HUBPREQ, id),\
67         SRI(DCSURF_SURFACE_EARLIEST_INUSE_HIGH, HUBPREQ, id),\
68         SRI(DCSURF_SURFACE_EARLIEST_INUSE_C, HUBPREQ, id),\
69         SRI(DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C, HUBPREQ, id),\
70         SRI(DCSURF_SURFACE_CONTROL, HUBPREQ, id),\
71         SRI(HUBPRET_CONTROL, HUBPRET, id),\
72         SRI(DCN_EXPANSION_MODE, HUBPREQ, id),\
73         SRI(DCHUBP_REQ_SIZE_CONFIG, HUBP, id),\
74         SRI(DCHUBP_REQ_SIZE_CONFIG_C, HUBP, id),\
75         SRI(BLANK_OFFSET_0, HUBPREQ, id),\
76         SRI(BLANK_OFFSET_1, HUBPREQ, id),\
77         SRI(DST_DIMENSIONS, HUBPREQ, id),\
78         SRI(DST_AFTER_SCALER, HUBPREQ, id),\
79         SRI(VBLANK_PARAMETERS_0, HUBPREQ, id),\
80         SRI(REF_FREQ_TO_PIX_FREQ, HUBPREQ, id),\
81         SRI(VBLANK_PARAMETERS_1, HUBPREQ, id),\
82         SRI(VBLANK_PARAMETERS_3, HUBPREQ, id),\
83         SRI(NOM_PARAMETERS_4, HUBPREQ, id),\
84         SRI(NOM_PARAMETERS_5, HUBPREQ, id),\
85         SRI(PER_LINE_DELIVERY_PRE, HUBPREQ, id),\
86         SRI(PER_LINE_DELIVERY, HUBPREQ, id),\
87         SRI(VBLANK_PARAMETERS_2, HUBPREQ, id),\
88         SRI(VBLANK_PARAMETERS_4, HUBPREQ, id),\
89         SRI(NOM_PARAMETERS_6, HUBPREQ, id),\
90         SRI(NOM_PARAMETERS_7, HUBPREQ, id),\
91         SRI(DCN_TTU_QOS_WM, HUBPREQ, id),\
92         SRI(DCN_GLOBAL_TTU_CNTL, HUBPREQ, id),\
93         SRI(DCN_SURF0_TTU_CNTL0, HUBPREQ, id),\
94         SRI(DCN_SURF0_TTU_CNTL1, HUBPREQ, id),\
95         SRI(DCN_SURF1_TTU_CNTL0, HUBPREQ, id),\
96         SRI(DCN_SURF1_TTU_CNTL1, HUBPREQ, id),\
97         SRI(DCN_CUR0_TTU_CNTL0, HUBPREQ, id),\
98         SRI(DCN_CUR0_TTU_CNTL1, HUBPREQ, id),\
99         SRI(HUBP_CLK_CNTL, HUBP, id)
100
101 /* Register address initialization macro for ASICs with VM */
102 #define HUBP_REG_LIST_DCN_VM(id)\
103         SRI(NOM_PARAMETERS_0, HUBPREQ, id),\
104         SRI(NOM_PARAMETERS_1, HUBPREQ, id),\
105         SRI(NOM_PARAMETERS_2, HUBPREQ, id),\
106         SRI(NOM_PARAMETERS_3, HUBPREQ, id),\
107         SRI(DCN_VM_MX_L1_TLB_CNTL, HUBPREQ, id)
108
109 #define HUBP_REG_LIST_DCN10(id)\
110         HUBP_REG_LIST_DCN(id),\
111         HUBP_REG_LIST_DCN_VM(id),\
112         SRI(PREFETCH_SETTINS, HUBPREQ, id),\
113         SRI(PREFETCH_SETTINS_C, HUBPREQ, id),\
114         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB, HUBPREQ, id),\
115         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB, HUBPREQ, id),\
116         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB, HUBPREQ, id),\
117         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB, HUBPREQ, id),\
118         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB, HUBPREQ, id),\
119         SRI(DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB, HUBPREQ, id),\
120         SRI(DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, HUBPREQ, id),\
121         SRI(DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB, HUBPREQ, id),\
122         SRI(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, HUBPREQ, id),\
123         SRI(DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, HUBPREQ, id),\
124         SRI(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, HUBPREQ, id),\
125         SRI(DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, HUBPREQ, id),\
126         SRI(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, HUBPREQ, id),\
127         SRI(DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, HUBPREQ, id),\
128         SR(DCHUBBUB_SDPIF_FB_BASE),\
129         SR(DCHUBBUB_SDPIF_FB_OFFSET),\
130         SRI(CURSOR_SETTINS, HUBPREQ, id), \
131         SRI(CURSOR_SURFACE_ADDRESS_HIGH, CURSOR, id), \
132         SRI(CURSOR_SURFACE_ADDRESS, CURSOR, id), \
133         SRI(CURSOR_SIZE, CURSOR, id), \
134         SRI(CURSOR_CONTROL, CURSOR, id), \
135         SRI(CURSOR_POSITION, CURSOR, id), \
136         SRI(CURSOR_HOT_SPOT, CURSOR, id), \
137         SRI(CURSOR_DST_OFFSET, CURSOR, id)
138
139 #define HUBP_COMMON_REG_VARIABLE_LIST \
140         uint32_t DCHUBP_CNTL; \
141         uint32_t HUBPREQ_DEBUG_DB; \
142         uint32_t HUBPREQ_DEBUG; \
143         uint32_t DCSURF_ADDR_CONFIG; \
144         uint32_t DCSURF_TILING_CONFIG; \
145         uint32_t DCSURF_SURFACE_PITCH; \
146         uint32_t DCSURF_SURFACE_PITCH_C; \
147         uint32_t DCSURF_SURFACE_CONFIG; \
148         uint32_t DCSURF_FLIP_CONTROL; \
149         uint32_t DCSURF_PRI_VIEWPORT_DIMENSION; \
150         uint32_t DCSURF_PRI_VIEWPORT_START; \
151         uint32_t DCSURF_SEC_VIEWPORT_DIMENSION; \
152         uint32_t DCSURF_SEC_VIEWPORT_START; \
153         uint32_t DCSURF_PRI_VIEWPORT_DIMENSION_C; \
154         uint32_t DCSURF_PRI_VIEWPORT_START_C; \
155         uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; \
156         uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; \
157         uint32_t DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH; \
158         uint32_t DCSURF_SECONDARY_SURFACE_ADDRESS; \
159         uint32_t DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH; \
160         uint32_t DCSURF_PRIMARY_META_SURFACE_ADDRESS; \
161         uint32_t DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH; \
162         uint32_t DCSURF_SECONDARY_META_SURFACE_ADDRESS; \
163         uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; \
164         uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; \
165         uint32_t DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C; \
166         uint32_t DCSURF_PRIMARY_META_SURFACE_ADDRESS_C; \
167         uint32_t DCSURF_SURFACE_INUSE; \
168         uint32_t DCSURF_SURFACE_INUSE_HIGH; \
169         uint32_t DCSURF_SURFACE_INUSE_C; \
170         uint32_t DCSURF_SURFACE_INUSE_HIGH_C; \
171         uint32_t DCSURF_SURFACE_EARLIEST_INUSE; \
172         uint32_t DCSURF_SURFACE_EARLIEST_INUSE_HIGH; \
173         uint32_t DCSURF_SURFACE_EARLIEST_INUSE_C; \
174         uint32_t DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C; \
175         uint32_t DCSURF_SURFACE_CONTROL; \
176         uint32_t HUBPRET_CONTROL; \
177         uint32_t DCN_EXPANSION_MODE; \
178         uint32_t DCHUBP_REQ_SIZE_CONFIG; \
179         uint32_t DCHUBP_REQ_SIZE_CONFIG_C; \
180         uint32_t BLANK_OFFSET_0; \
181         uint32_t BLANK_OFFSET_1; \
182         uint32_t DST_DIMENSIONS; \
183         uint32_t DST_AFTER_SCALER; \
184         uint32_t PREFETCH_SETTINS; \
185         uint32_t PREFETCH_SETTINGS; \
186         uint32_t VBLANK_PARAMETERS_0; \
187         uint32_t REF_FREQ_TO_PIX_FREQ; \
188         uint32_t VBLANK_PARAMETERS_1; \
189         uint32_t VBLANK_PARAMETERS_3; \
190         uint32_t NOM_PARAMETERS_0; \
191         uint32_t NOM_PARAMETERS_1; \
192         uint32_t NOM_PARAMETERS_4; \
193         uint32_t NOM_PARAMETERS_5; \
194         uint32_t PER_LINE_DELIVERY_PRE; \
195         uint32_t PER_LINE_DELIVERY; \
196         uint32_t PREFETCH_SETTINS_C; \
197         uint32_t PREFETCH_SETTINGS_C; \
198         uint32_t VBLANK_PARAMETERS_2; \
199         uint32_t VBLANK_PARAMETERS_4; \
200         uint32_t NOM_PARAMETERS_2; \
201         uint32_t NOM_PARAMETERS_3; \
202         uint32_t NOM_PARAMETERS_6; \
203         uint32_t NOM_PARAMETERS_7; \
204         uint32_t DCN_TTU_QOS_WM; \
205         uint32_t DCN_GLOBAL_TTU_CNTL; \
206         uint32_t DCN_SURF0_TTU_CNTL0; \
207         uint32_t DCN_SURF0_TTU_CNTL1; \
208         uint32_t DCN_SURF1_TTU_CNTL0; \
209         uint32_t DCN_SURF1_TTU_CNTL1; \
210         uint32_t DCN_CUR0_TTU_CNTL0; \
211         uint32_t DCN_CUR0_TTU_CNTL1; \
212         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB; \
213         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB; \
214         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB; \
215         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB; \
216         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB; \
217         uint32_t DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB; \
218         uint32_t DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB; \
219         uint32_t DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB; \
220         uint32_t DCN_VM_MX_L1_TLB_CNTL; \
221         uint32_t DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB; \
222         uint32_t DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB; \
223         uint32_t DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB; \
224         uint32_t DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB; \
225         uint32_t DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB; \
226         uint32_t DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB; \
227         uint32_t DCN_VM_SYSTEM_APERTURE_LOW_ADDR; \
228         uint32_t DCN_VM_SYSTEM_APERTURE_HIGH_ADDR; \
229         uint32_t DCHUBBUB_SDPIF_FB_BASE; \
230         uint32_t DCHUBBUB_SDPIF_FB_OFFSET; \
231         uint32_t DCN_VM_FB_LOCATION_TOP; \
232         uint32_t DCN_VM_FB_LOCATION_BASE; \
233         uint32_t DCN_VM_FB_OFFSET; \
234         uint32_t DCN_VM_AGP_BASE; \
235         uint32_t DCN_VM_AGP_BOT; \
236         uint32_t DCN_VM_AGP_TOP; \
237         uint32_t CURSOR_SETTINS; \
238         uint32_t CURSOR_SETTINGS; \
239         uint32_t CURSOR_SURFACE_ADDRESS_HIGH; \
240         uint32_t CURSOR_SURFACE_ADDRESS; \
241         uint32_t CURSOR_SIZE; \
242         uint32_t CURSOR_CONTROL; \
243         uint32_t CURSOR_POSITION; \
244         uint32_t CURSOR_HOT_SPOT; \
245         uint32_t CURSOR_DST_OFFSET; \
246         uint32_t HUBP_CLK_CNTL
247
248 #define HUBP_SF(reg_name, field_name, post_fix)\
249         .field_name = reg_name ## __ ## field_name ## post_fix
250
251 /* Mask/shift struct generation macro for all ASICs (including those with reduced functionality) */
252 /*1.x, 2.x, and 3.x*/
253 #define HUBP_MASK_SH_LIST_DCN_SHARE_COMMON(mask_sh)\
254         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_BLANK_EN, mask_sh),\
255         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_TTU_DISABLE, mask_sh),\
256         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_UNDERFLOW_STATUS, mask_sh),\
257         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_UNDERFLOW_CLEAR, mask_sh),\
258         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_NO_OUTSTANDING_REQ, mask_sh),\
259         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_VTG_SEL, mask_sh),\
260         HUBP_SF(HUBP0_DCHUBP_CNTL, HUBP_DISABLE, mask_sh),\
261         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_PIPES, mask_sh),\
262         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_BANKS, mask_sh),\
263         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, PIPE_INTERLEAVE, mask_sh),\
264         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_SE, mask_sh),\
265         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_RB_PER_SE, mask_sh),\
266         HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, MAX_COMPRESSED_FRAGS, mask_sh),\
267         HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, SW_MODE, mask_sh),\
268         HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, META_LINEAR, mask_sh),\
269         HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, PIPE_ALIGNED, mask_sh),\
270         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_PITCH, PITCH, mask_sh),\
271         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_PITCH, META_PITCH, mask_sh),\
272         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_PITCH_C, PITCH_C, mask_sh),\
273         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_PITCH_C, META_PITCH_C, mask_sh),\
274         HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, SURFACE_PIXEL_FORMAT, mask_sh),\
275         HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, SURFACE_FLIP_TYPE, mask_sh),\
276         HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, SURFACE_FLIP_MODE_FOR_STEREOSYNC, mask_sh),\
277         HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, SURFACE_FLIP_IN_STEREOSYNC, mask_sh),\
278         HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, SURFACE_FLIP_PENDING, mask_sh),\
279         HUBP_SF(HUBPREQ0_DCSURF_FLIP_CONTROL, SURFACE_UPDATE_LOCK, mask_sh),\
280         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_WIDTH, mask_sh),\
281         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT, mask_sh),\
282         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_START, PRI_VIEWPORT_X_START, mask_sh),\
283         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_START, PRI_VIEWPORT_Y_START, mask_sh),\
284         HUBP_SF(HUBP0_DCSURF_SEC_VIEWPORT_DIMENSION, SEC_VIEWPORT_WIDTH, mask_sh),\
285         HUBP_SF(HUBP0_DCSURF_SEC_VIEWPORT_DIMENSION, SEC_VIEWPORT_HEIGHT, mask_sh),\
286         HUBP_SF(HUBP0_DCSURF_SEC_VIEWPORT_START, SEC_VIEWPORT_X_START, mask_sh),\
287         HUBP_SF(HUBP0_DCSURF_SEC_VIEWPORT_START, SEC_VIEWPORT_Y_START, mask_sh),\
288         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_C, PRI_VIEWPORT_WIDTH_C, mask_sh),\
289         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_C, PRI_VIEWPORT_HEIGHT_C, mask_sh),\
290         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_START_C, PRI_VIEWPORT_X_START_C, mask_sh),\
291         HUBP_SF(HUBP0_DCSURF_PRI_VIEWPORT_START_C, PRI_VIEWPORT_Y_START_C, mask_sh),\
292         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH, PRIMARY_SURFACE_ADDRESS_HIGH, mask_sh),\
293         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS, PRIMARY_SURFACE_ADDRESS, mask_sh),\
294         HUBP_SF(HUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS_HIGH, SECONDARY_SURFACE_ADDRESS_HIGH, mask_sh),\
295         HUBP_SF(HUBPREQ0_DCSURF_SECONDARY_SURFACE_ADDRESS, SECONDARY_SURFACE_ADDRESS, mask_sh),\
296         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH, PRIMARY_META_SURFACE_ADDRESS_HIGH, mask_sh),\
297         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS, PRIMARY_META_SURFACE_ADDRESS, mask_sh),\
298         HUBP_SF(HUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS_HIGH, SECONDARY_META_SURFACE_ADDRESS_HIGH, mask_sh),\
299         HUBP_SF(HUBPREQ0_DCSURF_SECONDARY_META_SURFACE_ADDRESS, SECONDARY_META_SURFACE_ADDRESS, mask_sh),\
300         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C, PRIMARY_SURFACE_ADDRESS_HIGH_C, mask_sh),\
301         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_SURFACE_ADDRESS_C, PRIMARY_SURFACE_ADDRESS_C, mask_sh),\
302         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH_C, PRIMARY_META_SURFACE_ADDRESS_HIGH_C, mask_sh),\
303         HUBP_SF(HUBPREQ0_DCSURF_PRIMARY_META_SURFACE_ADDRESS_C, PRIMARY_META_SURFACE_ADDRESS_C, mask_sh),\
304         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_INUSE, SURFACE_INUSE_ADDRESS, mask_sh),\
305         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_INUSE_HIGH, SURFACE_INUSE_ADDRESS_HIGH, mask_sh),\
306         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_INUSE_C, SURFACE_INUSE_ADDRESS_C, mask_sh),\
307         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_INUSE_HIGH_C, SURFACE_INUSE_ADDRESS_HIGH_C, mask_sh),\
308         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE, SURFACE_EARLIEST_INUSE_ADDRESS, mask_sh),\
309         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH, SURFACE_EARLIEST_INUSE_ADDRESS_HIGH, mask_sh),\
310         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_C, SURFACE_EARLIEST_INUSE_ADDRESS_C, mask_sh),\
311         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_EARLIEST_INUSE_HIGH_C, SURFACE_EARLIEST_INUSE_ADDRESS_HIGH_C, mask_sh),\
312         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_SURFACE_TMZ, mask_sh),\
313         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_SURFACE_TMZ_C, mask_sh),\
314         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_META_SURFACE_TMZ, mask_sh),\
315         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_META_SURFACE_TMZ_C, mask_sh),\
316         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_SURFACE_DCC_EN, mask_sh),\
317         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, PRIMARY_SURFACE_DCC_IND_64B_BLK, mask_sh),\
318         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_SURFACE_TMZ, mask_sh),\
319         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_SURFACE_TMZ_C, mask_sh),\
320         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_META_SURFACE_TMZ, mask_sh),\
321         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_META_SURFACE_TMZ_C, mask_sh),\
322         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_SURFACE_DCC_EN, mask_sh),\
323         HUBP_SF(HUBPREQ0_DCSURF_SURFACE_CONTROL, SECONDARY_SURFACE_DCC_IND_64B_BLK, mask_sh),\
324         HUBP_SF(HUBPRET0_HUBPRET_CONTROL, DET_BUF_PLANE1_BASE_ADDRESS, mask_sh),\
325         HUBP_SF(HUBPRET0_HUBPRET_CONTROL, CROSSBAR_SRC_CB_B, mask_sh),\
326         HUBP_SF(HUBPRET0_HUBPRET_CONTROL, CROSSBAR_SRC_CR_R, mask_sh),\
327         HUBP_SF(HUBPREQ0_DCN_EXPANSION_MODE, DRQ_EXPANSION_MODE, mask_sh),\
328         HUBP_SF(HUBPREQ0_DCN_EXPANSION_MODE, PRQ_EXPANSION_MODE, mask_sh),\
329         HUBP_SF(HUBPREQ0_DCN_EXPANSION_MODE, MRQ_EXPANSION_MODE, mask_sh),\
330         HUBP_SF(HUBPREQ0_DCN_EXPANSION_MODE, CRQ_EXPANSION_MODE, mask_sh),\
331         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, CHUNK_SIZE, mask_sh),\
332         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, MIN_CHUNK_SIZE, mask_sh),\
333         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, META_CHUNK_SIZE, mask_sh),\
334         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, MIN_META_CHUNK_SIZE, mask_sh),\
335         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, DPTE_GROUP_SIZE, mask_sh),\
336         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, SWATH_HEIGHT, mask_sh),\
337         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, PTE_ROW_HEIGHT_LINEAR, mask_sh),\
338         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, CHUNK_SIZE_C, mask_sh),\
339         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, MIN_CHUNK_SIZE_C, mask_sh),\
340         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, META_CHUNK_SIZE_C, mask_sh),\
341         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, MIN_META_CHUNK_SIZE_C, mask_sh),\
342         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, DPTE_GROUP_SIZE_C, mask_sh),\
343         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, SWATH_HEIGHT_C, mask_sh),\
344         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, PTE_ROW_HEIGHT_LINEAR_C, mask_sh),\
345         HUBP_SF(HUBPREQ0_BLANK_OFFSET_0, REFCYC_H_BLANK_END, mask_sh),\
346         HUBP_SF(HUBPREQ0_BLANK_OFFSET_0, DLG_V_BLANK_END, mask_sh),\
347         HUBP_SF(HUBPREQ0_BLANK_OFFSET_1, MIN_DST_Y_NEXT_START, mask_sh),\
348         HUBP_SF(HUBPREQ0_DST_DIMENSIONS, REFCYC_PER_HTOTAL, mask_sh),\
349         HUBP_SF(HUBPREQ0_DST_AFTER_SCALER, REFCYC_X_AFTER_SCALER, mask_sh),\
350         HUBP_SF(HUBPREQ0_DST_AFTER_SCALER, DST_Y_AFTER_SCALER, mask_sh),\
351         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_0, DST_Y_PER_VM_VBLANK, mask_sh),\
352         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_0, DST_Y_PER_ROW_VBLANK, mask_sh),\
353         HUBP_SF(HUBPREQ0_REF_FREQ_TO_PIX_FREQ, REF_FREQ_TO_PIX_FREQ, mask_sh),\
354         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_1, REFCYC_PER_PTE_GROUP_VBLANK_L, mask_sh),\
355         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_3, REFCYC_PER_META_CHUNK_VBLANK_L, mask_sh),\
356         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_4, DST_Y_PER_META_ROW_NOM_L, mask_sh),\
357         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_5, REFCYC_PER_META_CHUNK_NOM_L, mask_sh),\
358         HUBP_SF(HUBPREQ0_PER_LINE_DELIVERY_PRE, REFCYC_PER_LINE_DELIVERY_PRE_L, mask_sh),\
359         HUBP_SF(HUBPREQ0_PER_LINE_DELIVERY_PRE, REFCYC_PER_LINE_DELIVERY_PRE_C, mask_sh),\
360         HUBP_SF(HUBPREQ0_PER_LINE_DELIVERY, REFCYC_PER_LINE_DELIVERY_L, mask_sh),\
361         HUBP_SF(HUBPREQ0_PER_LINE_DELIVERY, REFCYC_PER_LINE_DELIVERY_C, mask_sh),\
362         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_2, REFCYC_PER_PTE_GROUP_VBLANK_C, mask_sh),\
363         HUBP_SF(HUBPREQ0_VBLANK_PARAMETERS_4, REFCYC_PER_META_CHUNK_VBLANK_C, mask_sh),\
364         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_6, DST_Y_PER_META_ROW_NOM_C, mask_sh),\
365         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_7, REFCYC_PER_META_CHUNK_NOM_C, mask_sh),\
366         HUBP_SF(HUBPREQ0_DCN_TTU_QOS_WM, QoS_LEVEL_LOW_WM, mask_sh),\
367         HUBP_SF(HUBPREQ0_DCN_TTU_QOS_WM, QoS_LEVEL_HIGH_WM, mask_sh),\
368         HUBP_SF(HUBPREQ0_DCN_GLOBAL_TTU_CNTL, MIN_TTU_VBLANK, mask_sh),\
369         HUBP_SF(HUBPREQ0_DCN_GLOBAL_TTU_CNTL, QoS_LEVEL_FLIP, mask_sh),\
370         HUBP_SF(HUBPREQ0_DCN_SURF0_TTU_CNTL0, REFCYC_PER_REQ_DELIVERY, mask_sh),\
371         HUBP_SF(HUBPREQ0_DCN_SURF0_TTU_CNTL0, QoS_LEVEL_FIXED, mask_sh),\
372         HUBP_SF(HUBPREQ0_DCN_SURF0_TTU_CNTL0, QoS_RAMP_DISABLE, mask_sh),\
373         HUBP_SF(HUBPREQ0_DCN_SURF0_TTU_CNTL1, REFCYC_PER_REQ_DELIVERY_PRE, mask_sh),\
374         HUBP_SF(HUBP0_HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, mask_sh)
375 /*2.x and 1.x only*/
376 #define HUBP_MASK_SH_LIST_DCN_COMMON(mask_sh)\
377         HUBP_MASK_SH_LIST_DCN_SHARE_COMMON(mask_sh),\
378         HUBP_SF(HUBP0_DCSURF_TILING_CONFIG, RB_ALIGNED, mask_sh),\
379         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG, MPTE_GROUP_SIZE, mask_sh),\
380         HUBP_SF(HUBP0_DCHUBP_REQ_SIZE_CONFIG_C, MPTE_GROUP_SIZE_C, mask_sh)
381
382 /*2.x and 1.x only*/
383 #define HUBP_MASK_SH_LIST_DCN(mask_sh)\
384         HUBP_MASK_SH_LIST_DCN_COMMON(mask_sh)
385
386 /* Mask/shift struct generation macro for ASICs with VM */
387 #define HUBP_MASK_SH_LIST_DCN_VM(mask_sh)\
388         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_0, DST_Y_PER_PTE_ROW_NOM_L, mask_sh),\
389         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_1, REFCYC_PER_PTE_GROUP_NOM_L, mask_sh),\
390         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_2, DST_Y_PER_PTE_ROW_NOM_C, mask_sh),\
391         HUBP_SF(HUBPREQ0_NOM_PARAMETERS_3, REFCYC_PER_PTE_GROUP_NOM_C, mask_sh),\
392         HUBP_SF(HUBPREQ0_DCN_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, mask_sh),\
393         HUBP_SF(HUBPREQ0_DCN_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, mask_sh),\
394         HUBP_SF(HUBPREQ0_DCN_CUR0_TTU_CNTL0, REFCYC_PER_REQ_DELIVERY, mask_sh),\
395         HUBP_SF(HUBPREQ0_DCN_CUR0_TTU_CNTL0, QoS_LEVEL_FIXED, mask_sh),\
396         HUBP_SF(HUBPREQ0_DCN_CUR0_TTU_CNTL0, QoS_RAMP_DISABLE, mask_sh),\
397         HUBP_SF(HUBPREQ0_DCN_CUR0_TTU_CNTL1, REFCYC_PER_REQ_DELIVERY_PRE, mask_sh)
398
399 #define HUBP_MASK_SH_LIST_DCN10(mask_sh)\
400         HUBP_MASK_SH_LIST_DCN(mask_sh),\
401         HUBP_MASK_SH_LIST_DCN_VM(mask_sh),\
402         HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, ROTATION_ANGLE, mask_sh),\
403         HUBP_SF(HUBP0_DCSURF_SURFACE_CONFIG, H_MIRROR_EN, mask_sh),\
404         HUBP_SF(HUBPREQ0_PREFETCH_SETTINS, DST_Y_PREFETCH, mask_sh),\
405         HUBP_SF(HUBPREQ0_PREFETCH_SETTINS, VRATIO_PREFETCH, mask_sh),\
406         HUBP_SF(HUBPREQ0_PREFETCH_SETTINS_C, VRATIO_PREFETCH_C, mask_sh),\
407         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB, mask_sh),\
408         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB, mask_sh),\
409         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB, VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB, mask_sh),\
410         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB, VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB, mask_sh),\
411         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB, VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB, mask_sh),\
412         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB, VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB, mask_sh),\
413         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, mask_sh),\
414         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB, VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_SYSTEM, mask_sh),\
415         HUBP_SF(HUBPREQ0_DCN_VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB, VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB, mask_sh),\
416         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, MC_VM_SYSTEM_APERTURE_LOW_ADDR_MSB, mask_sh),\
417         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, MC_VM_SYSTEM_APERTURE_LOW_ADDR_LSB, mask_sh),\
418         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, MC_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB, mask_sh),\
419         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, MC_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB, mask_sh),\
420         HUBP_SF(DCHUBBUB_SDPIF_FB_BASE, SDPIF_FB_BASE, mask_sh),\
421         HUBP_SF(DCHUBBUB_SDPIF_FB_OFFSET, SDPIF_FB_OFFSET, mask_sh),\
422         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, MC_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM, mask_sh),\
423         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, mask_sh),\
424         HUBP_SF(HUBPREQ0_DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, mask_sh),\
425         HUBP_SF(HUBPREQ0_CURSOR_SETTINS, CURSOR0_DST_Y_OFFSET, mask_sh), \
426         HUBP_SF(HUBPREQ0_CURSOR_SETTINS, CURSOR0_CHUNK_HDL_ADJUST, mask_sh), \
427         HUBP_SF(CURSOR0_CURSOR_SURFACE_ADDRESS_HIGH, CURSOR_SURFACE_ADDRESS_HIGH, mask_sh), \
428         HUBP_SF(CURSOR0_CURSOR_SURFACE_ADDRESS, CURSOR_SURFACE_ADDRESS, mask_sh), \
429         HUBP_SF(CURSOR0_CURSOR_SIZE, CURSOR_WIDTH, mask_sh), \
430         HUBP_SF(CURSOR0_CURSOR_SIZE, CURSOR_HEIGHT, mask_sh), \
431         HUBP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_MODE, mask_sh), \
432         HUBP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_2X_MAGNIFY, mask_sh), \
433         HUBP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_PITCH, mask_sh), \
434         HUBP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_LINES_PER_CHUNK, mask_sh), \
435         HUBP_SF(CURSOR0_CURSOR_CONTROL, CURSOR_ENABLE, mask_sh), \
436         HUBP_SF(CURSOR0_CURSOR_POSITION, CURSOR_X_POSITION, mask_sh), \
437         HUBP_SF(CURSOR0_CURSOR_POSITION, CURSOR_Y_POSITION, mask_sh), \
438         HUBP_SF(CURSOR0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_X, mask_sh), \
439         HUBP_SF(CURSOR0_CURSOR_HOT_SPOT, CURSOR_HOT_SPOT_Y, mask_sh), \
440         HUBP_SF(CURSOR0_CURSOR_DST_OFFSET, CURSOR_DST_X_OFFSET, mask_sh)
441
442 #define DCN_HUBP_REG_FIELD_BASE_LIST(type) \
443         type HUBP_BLANK_EN;\
444         type HUBP_DISABLE;\
445         type HUBP_TTU_DISABLE;\
446         type HUBP_NO_OUTSTANDING_REQ;\
447         type HUBP_VTG_SEL;\
448         type HUBP_UNDERFLOW_STATUS;\
449         type HUBP_UNDERFLOW_CLEAR;\
450         type NUM_PIPES;\
451         type NUM_BANKS;\
452         type PIPE_INTERLEAVE;\
453         type NUM_SE;\
454         type NUM_RB_PER_SE;\
455         type MAX_COMPRESSED_FRAGS;\
456         type SW_MODE;\
457         type META_LINEAR;\
458         type RB_ALIGNED;\
459         type PIPE_ALIGNED;\
460         type PITCH;\
461         type META_PITCH;\
462         type PITCH_C;\
463         type META_PITCH_C;\
464         type ROTATION_ANGLE;\
465         type H_MIRROR_EN;\
466         type SURFACE_PIXEL_FORMAT;\
467         type SURFACE_FLIP_TYPE;\
468         type SURFACE_FLIP_MODE_FOR_STEREOSYNC;\
469         type SURFACE_FLIP_IN_STEREOSYNC;\
470         type SURFACE_UPDATE_LOCK;\
471         type SURFACE_FLIP_PENDING;\
472         type PRI_VIEWPORT_WIDTH; \
473         type PRI_VIEWPORT_HEIGHT; \
474         type PRI_VIEWPORT_X_START; \
475         type PRI_VIEWPORT_Y_START; \
476         type SEC_VIEWPORT_WIDTH; \
477         type SEC_VIEWPORT_HEIGHT; \
478         type SEC_VIEWPORT_X_START; \
479         type SEC_VIEWPORT_Y_START; \
480         type PRI_VIEWPORT_WIDTH_C; \
481         type PRI_VIEWPORT_HEIGHT_C; \
482         type PRI_VIEWPORT_X_START_C; \
483         type PRI_VIEWPORT_Y_START_C; \
484         type PRIMARY_SURFACE_ADDRESS_HIGH;\
485         type PRIMARY_SURFACE_ADDRESS;\
486         type SECONDARY_SURFACE_ADDRESS_HIGH;\
487         type SECONDARY_SURFACE_ADDRESS;\
488         type PRIMARY_META_SURFACE_ADDRESS_HIGH;\
489         type PRIMARY_META_SURFACE_ADDRESS;\
490         type SECONDARY_META_SURFACE_ADDRESS_HIGH;\
491         type SECONDARY_META_SURFACE_ADDRESS;\
492         type PRIMARY_SURFACE_ADDRESS_HIGH_C;\
493         type PRIMARY_SURFACE_ADDRESS_C;\
494         type PRIMARY_META_SURFACE_ADDRESS_HIGH_C;\
495         type PRIMARY_META_SURFACE_ADDRESS_C;\
496         type SURFACE_INUSE_ADDRESS;\
497         type SURFACE_INUSE_ADDRESS_HIGH;\
498         type SURFACE_INUSE_ADDRESS_C;\
499         type SURFACE_INUSE_ADDRESS_HIGH_C;\
500         type SURFACE_EARLIEST_INUSE_ADDRESS;\
501         type SURFACE_EARLIEST_INUSE_ADDRESS_HIGH;\
502         type SURFACE_EARLIEST_INUSE_ADDRESS_C;\
503         type SURFACE_EARLIEST_INUSE_ADDRESS_HIGH_C;\
504         type PRIMARY_SURFACE_TMZ;\
505         type PRIMARY_SURFACE_TMZ_C;\
506         type SECONDARY_SURFACE_TMZ;\
507         type SECONDARY_SURFACE_TMZ_C;\
508         type PRIMARY_META_SURFACE_TMZ;\
509         type PRIMARY_META_SURFACE_TMZ_C;\
510         type SECONDARY_META_SURFACE_TMZ;\
511         type SECONDARY_META_SURFACE_TMZ_C;\
512         type PRIMARY_SURFACE_DCC_EN;\
513         type PRIMARY_SURFACE_DCC_IND_64B_BLK;\
514         type SECONDARY_SURFACE_DCC_EN;\
515         type SECONDARY_SURFACE_DCC_IND_64B_BLK;\
516         type DET_BUF_PLANE1_BASE_ADDRESS;\
517         type CROSSBAR_SRC_CB_B;\
518         type CROSSBAR_SRC_CR_R;\
519         type DRQ_EXPANSION_MODE;\
520         type PRQ_EXPANSION_MODE;\
521         type MRQ_EXPANSION_MODE;\
522         type CRQ_EXPANSION_MODE;\
523         type CHUNK_SIZE;\
524         type MIN_CHUNK_SIZE;\
525         type META_CHUNK_SIZE;\
526         type MIN_META_CHUNK_SIZE;\
527         type DPTE_GROUP_SIZE;\
528         type MPTE_GROUP_SIZE;\
529         type SWATH_HEIGHT;\
530         type PTE_ROW_HEIGHT_LINEAR;\
531         type CHUNK_SIZE_C;\
532         type MIN_CHUNK_SIZE_C;\
533         type META_CHUNK_SIZE_C;\
534         type MIN_META_CHUNK_SIZE_C;\
535         type DPTE_GROUP_SIZE_C;\
536         type MPTE_GROUP_SIZE_C;\
537         type SWATH_HEIGHT_C;\
538         type PTE_ROW_HEIGHT_LINEAR_C;\
539         type REFCYC_H_BLANK_END;\
540         type DLG_V_BLANK_END;\
541         type MIN_DST_Y_NEXT_START;\
542         type REFCYC_PER_HTOTAL;\
543         type REFCYC_X_AFTER_SCALER;\
544         type DST_Y_AFTER_SCALER;\
545         type DST_Y_PREFETCH;\
546         type VRATIO_PREFETCH;\
547         type DST_Y_PER_VM_VBLANK;\
548         type DST_Y_PER_ROW_VBLANK;\
549         type REF_FREQ_TO_PIX_FREQ;\
550         type REFCYC_PER_PTE_GROUP_VBLANK_L;\
551         type REFCYC_PER_META_CHUNK_VBLANK_L;\
552         type DST_Y_PER_PTE_ROW_NOM_L;\
553         type REFCYC_PER_PTE_GROUP_NOM_L;\
554         type DST_Y_PER_META_ROW_NOM_L;\
555         type REFCYC_PER_META_CHUNK_NOM_L;\
556         type REFCYC_PER_LINE_DELIVERY_PRE_L;\
557         type REFCYC_PER_LINE_DELIVERY_PRE_C;\
558         type REFCYC_PER_LINE_DELIVERY_L;\
559         type REFCYC_PER_LINE_DELIVERY_C;\
560         type VRATIO_PREFETCH_C;\
561         type REFCYC_PER_PTE_GROUP_VBLANK_C;\
562         type REFCYC_PER_META_CHUNK_VBLANK_C;\
563         type DST_Y_PER_PTE_ROW_NOM_C;\
564         type REFCYC_PER_PTE_GROUP_NOM_C;\
565         type DST_Y_PER_META_ROW_NOM_C;\
566         type REFCYC_PER_META_CHUNK_NOM_C;\
567         type QoS_LEVEL_LOW_WM;\
568         type QoS_LEVEL_HIGH_WM;\
569         type MIN_TTU_VBLANK;\
570         type QoS_LEVEL_FLIP;\
571         type REFCYC_PER_REQ_DELIVERY;\
572         type QoS_LEVEL_FIXED;\
573         type QoS_RAMP_DISABLE;\
574         type REFCYC_PER_REQ_DELIVERY_PRE;\
575         type VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_MSB;\
576         type VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LSB;\
577         type VM_CONTEXT0_PAGE_TABLE_START_ADDR_MSB;\
578         type VM_CONTEXT0_PAGE_TABLE_START_ADDR_LSB;\
579         type VM_CONTEXT0_PAGE_TABLE_END_ADDR_MSB;\
580         type VM_CONTEXT0_PAGE_TABLE_END_ADDR_LSB;\
581         type VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_MSB;\
582         type VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_SYSTEM;\
583         type VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR_LSB;\
584         type ENABLE_L1_TLB;\
585         type SYSTEM_ACCESS_MODE;\
586         type HUBP_CLOCK_ENABLE;\
587         type MC_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM;\
588         type MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB;\
589         type MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB;\
590         type MC_VM_SYSTEM_APERTURE_LOW_ADDR_MSB;\
591         type MC_VM_SYSTEM_APERTURE_LOW_ADDR_LSB;\
592         type MC_VM_SYSTEM_APERTURE_HIGH_ADDR_MSB;\
593         type MC_VM_SYSTEM_APERTURE_HIGH_ADDR_LSB;\
594         type MC_VM_SYSTEM_APERTURE_LOW_ADDR;\
595         type MC_VM_SYSTEM_APERTURE_HIGH_ADDR;\
596         type SDPIF_FB_TOP;\
597         type SDPIF_FB_BASE;\
598         type SDPIF_FB_OFFSET;\
599         type SDPIF_AGP_BASE;\
600         type SDPIF_AGP_BOT;\
601         type SDPIF_AGP_TOP;\
602         type FB_TOP;\
603         type FB_BASE;\
604         type FB_OFFSET;\
605         type AGP_BASE;\
606         type AGP_BOT;\
607         type AGP_TOP;\
608         type DCN_VM_SYSTEM_APERTURE_DEFAULT_SYSTEM;\
609         type DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB;\
610         type DCN_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB;\
611         /* todo:  get these from GVM instead of reading registers ourselves */\
612         type PAGE_DIRECTORY_ENTRY_HI32;\
613         type PAGE_DIRECTORY_ENTRY_LO32;\
614         type LOGICAL_PAGE_NUMBER_HI4;\
615         type LOGICAL_PAGE_NUMBER_LO32;\
616         type PHYSICAL_PAGE_ADDR_HI4;\
617         type PHYSICAL_PAGE_ADDR_LO32;\
618         type PHYSICAL_PAGE_NUMBER_MSB;\
619         type PHYSICAL_PAGE_NUMBER_LSB;\
620         type LOGICAL_ADDR;\
621         type CURSOR0_DST_Y_OFFSET; \
622         type CURSOR0_CHUNK_HDL_ADJUST; \
623         type CURSOR_SURFACE_ADDRESS_HIGH; \
624         type CURSOR_SURFACE_ADDRESS; \
625         type CURSOR_WIDTH; \
626         type CURSOR_HEIGHT; \
627         type CURSOR_MODE; \
628         type CURSOR_2X_MAGNIFY; \
629         type CURSOR_PITCH; \
630         type CURSOR_LINES_PER_CHUNK; \
631         type CURSOR_ENABLE; \
632         type CURSOR_X_POSITION; \
633         type CURSOR_Y_POSITION; \
634         type CURSOR_HOT_SPOT_X; \
635         type CURSOR_HOT_SPOT_Y; \
636         type CURSOR_DST_X_OFFSET; \
637         type OUTPUT_FP
638
639 #define DCN_HUBP_REG_FIELD_LIST(type) \
640         DCN_HUBP_REG_FIELD_BASE_LIST(type);\
641         type ALPHA_PLANE_EN
642
643 struct dcn_mi_registers {
644         HUBP_COMMON_REG_VARIABLE_LIST;
645 };
646
647 struct dcn_mi_shift {
648         DCN_HUBP_REG_FIELD_LIST(uint8_t);
649 };
650
651 struct dcn_mi_mask {
652         DCN_HUBP_REG_FIELD_LIST(uint32_t);
653 };
654
655 struct dcn_hubp_state {
656         struct _vcs_dpi_display_dlg_regs_st dlg_attr;
657         struct _vcs_dpi_display_ttu_regs_st ttu_attr;
658         struct _vcs_dpi_display_rq_regs_st rq_regs;
659         uint32_t pixel_format;
660         uint32_t inuse_addr_hi;
661         uint32_t inuse_addr_lo;
662         uint32_t viewport_width;
663         uint32_t viewport_height;
664         uint32_t rotation_angle;
665         uint32_t h_mirror_en;
666         uint32_t sw_mode;
667         uint32_t dcc_en;
668         uint32_t blank_en;
669         uint32_t underflow_status;
670         uint32_t ttu_disable;
671         uint32_t min_ttu_vblank;
672         uint32_t qos_level_low_wm;
673         uint32_t qos_level_high_wm;
674 };
675
676 struct dcn10_hubp {
677         struct hubp base;
678         struct dcn_hubp_state state;
679         const struct dcn_mi_registers *hubp_regs;
680         const struct dcn_mi_shift *hubp_shift;
681         const struct dcn_mi_mask *hubp_mask;
682 };
683
684 void hubp1_program_surface_config(
685         struct hubp *hubp,
686         enum surface_pixel_format format,
687         union dc_tiling_info *tiling_info,
688         union plane_size *plane_size,
689         enum dc_rotation_angle rotation,
690         struct dc_plane_dcc_param *dcc,
691         bool horizontal_mirror,
692         unsigned int compat_level);
693
694 void hubp1_program_deadline(
695                 struct hubp *hubp,
696                 struct _vcs_dpi_display_dlg_regs_st *dlg_attr,
697                 struct _vcs_dpi_display_ttu_regs_st *ttu_attr);
698
699 void hubp1_program_requestor(
700                 struct hubp *hubp,
701                 struct _vcs_dpi_display_rq_regs_st *rq_regs);
702
703 void hubp1_program_pixel_format(
704         struct hubp *hubp,
705         enum surface_pixel_format format);
706
707 void hubp1_program_size(
708         struct hubp *hubp,
709         enum surface_pixel_format format,
710         const union plane_size *plane_size,
711         struct dc_plane_dcc_param *dcc);
712
713 void hubp1_program_rotation(
714         struct hubp *hubp,
715         enum dc_rotation_angle rotation,
716         bool horizontal_mirror);
717
718 void hubp1_program_tiling(
719         struct hubp *hubp,
720         const union dc_tiling_info *info,
721         const enum surface_pixel_format pixel_format);
722
723 void hubp1_dcc_control(struct hubp *hubp,
724                 bool enable,
725                 bool independent_64b_blks);
726
727 #ifdef CONFIG_DRM_AMD_DC_DCN2_0
728 bool hubp1_program_surface_flip_and_addr(
729         struct hubp *hubp,
730         const struct dc_plane_address *address,
731         bool flip_immediate);
732
733 #endif
734 bool hubp1_is_flip_pending(struct hubp *hubp);
735
736 void hubp1_cursor_set_attributes(
737                 struct hubp *hubp,
738                 const struct dc_cursor_attributes *attr);
739
740 void hubp1_cursor_set_position(
741                 struct hubp *hubp,
742                 const struct dc_cursor_position *pos,
743                 const struct dc_cursor_mi_param *param);
744
745 void hubp1_set_blank(struct hubp *hubp, bool blank);
746
747 void min_set_viewport(struct hubp *hubp,
748                 const struct rect *viewport,
749                 const struct rect *viewport_c);
750
751 void hubp1_clk_cntl(struct hubp *hubp, bool enable);
752 void hubp1_vtg_sel(struct hubp *hubp, uint32_t otg_inst);
753
754 void dcn10_hubp_construct(
755         struct dcn10_hubp *hubp1,
756         struct dc_context *ctx,
757         uint32_t inst,
758         const struct dcn_mi_registers *hubp_regs,
759         const struct dcn_mi_shift *hubp_shift,
760         const struct dcn_mi_mask *hubp_mask);
761
762 void hubp1_read_state(struct hubp *hubp);
763 void hubp1_clear_underflow(struct hubp *hubp);
764
765 enum cursor_pitch hubp1_get_cursor_pitch(unsigned int pitch);
766
767 void hubp1_vready_workaround(struct hubp *hubp,
768                 struct _vcs_dpi_display_pipe_dest_params_st *pipe_dest);
769
770 void hubp1_init(struct hubp *hubp);
771 void hubp1_read_state_common(struct hubp *hubp);
772
773 #endif