2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <drm/drm_edid.h>
28 #include <drm/drm_crtc_helper.h>
29 #include <drm/drm_fb_helper.h>
30 #include <drm/amdgpu_drm.h>
33 #include "atombios_encoders.h"
34 #include "atombios_dp.h"
35 #include "amdgpu_connectors.h"
36 #include "amdgpu_i2c.h"
38 #include <linux/pm_runtime.h>
40 void amdgpu_connector_hotplug(struct drm_connector *connector)
42 struct drm_device *dev = connector->dev;
43 struct amdgpu_device *adev = dev->dev_private;
44 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
46 /* bail if the connector does not have hpd pin, e.g.,
49 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
52 amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
54 /* if the connector is already off, don't turn it back on */
55 if (connector->dpms != DRM_MODE_DPMS_ON)
58 /* just deal with DP (not eDP) here. */
59 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
60 struct amdgpu_connector_atom_dig *dig_connector =
61 amdgpu_connector->con_priv;
63 /* if existing sink type was not DP no need to retrain */
64 if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
67 /* first get sink type as it may be reset after (un)plug */
68 dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
69 /* don't do anything if sink is not display port, i.e.,
70 * passive dp->(dvi|hdmi) adaptor
72 if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
73 int saved_dpms = connector->dpms;
74 /* Only turn off the display if it's physically disconnected */
75 if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
76 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
77 } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
78 /* Don't try to start link training before we
80 if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
83 /* set it to OFF so that drm_helper_connector_dpms()
84 * won't return immediately since the current state
85 * is ON at this point.
87 connector->dpms = DRM_MODE_DPMS_OFF;
88 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
90 connector->dpms = saved_dpms;
95 static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
97 struct drm_crtc *crtc = encoder->crtc;
99 if (crtc && crtc->enabled) {
100 drm_crtc_helper_set_mode(crtc, &crtc->mode,
101 crtc->x, crtc->y, crtc->primary->fb);
105 int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
107 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
108 struct amdgpu_connector_atom_dig *dig_connector;
110 unsigned mode_clock, max_tmds_clock;
112 switch (connector->connector_type) {
113 case DRM_MODE_CONNECTOR_DVII:
114 case DRM_MODE_CONNECTOR_HDMIB:
115 if (amdgpu_connector->use_digital) {
116 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
117 if (connector->display_info.bpc)
118 bpc = connector->display_info.bpc;
122 case DRM_MODE_CONNECTOR_DVID:
123 case DRM_MODE_CONNECTOR_HDMIA:
124 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
125 if (connector->display_info.bpc)
126 bpc = connector->display_info.bpc;
129 case DRM_MODE_CONNECTOR_DisplayPort:
130 dig_connector = amdgpu_connector->con_priv;
131 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
132 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
133 drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
134 if (connector->display_info.bpc)
135 bpc = connector->display_info.bpc;
138 case DRM_MODE_CONNECTOR_eDP:
139 case DRM_MODE_CONNECTOR_LVDS:
140 if (connector->display_info.bpc)
141 bpc = connector->display_info.bpc;
143 const struct drm_connector_helper_funcs *connector_funcs =
144 connector->helper_private;
145 struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
146 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
147 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
149 if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
151 else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
157 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
159 * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
160 * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
161 * 12 bpc is always supported on hdmi deep color sinks, as this is
162 * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
165 DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
166 connector->name, bpc);
170 /* Any defined maximum tmds clock limit we must not exceed? */
171 if (connector->max_tmds_clock > 0) {
172 /* mode_clock is clock in kHz for mode to be modeset on this connector */
173 mode_clock = amdgpu_connector->pixelclock_for_modeset;
175 /* Maximum allowable input clock in kHz */
176 max_tmds_clock = connector->max_tmds_clock * 1000;
178 DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
179 connector->name, mode_clock, max_tmds_clock);
181 /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
182 if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
183 if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
184 (mode_clock * 5/4 <= max_tmds_clock))
189 DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
190 connector->name, bpc);
193 if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
195 DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
196 connector->name, bpc);
198 } else if (bpc > 8) {
199 /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
200 DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
206 if ((amdgpu_deep_color == 0) && (bpc > 8)) {
207 DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
212 DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
213 connector->name, connector->display_info.bpc, bpc);
219 amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
220 enum drm_connector_status status)
222 struct drm_encoder *best_encoder = NULL;
223 struct drm_encoder *encoder = NULL;
224 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
228 best_encoder = connector_funcs->best_encoder(connector);
230 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
231 if (connector->encoder_ids[i] == 0)
234 encoder = drm_encoder_find(connector->dev,
235 connector->encoder_ids[i]);
239 if ((encoder == best_encoder) && (status == connector_status_connected))
244 amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
249 static struct drm_encoder *
250 amdgpu_connector_find_encoder(struct drm_connector *connector,
253 struct drm_encoder *encoder;
256 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
257 if (connector->encoder_ids[i] == 0)
259 encoder = drm_encoder_find(connector->dev,
260 connector->encoder_ids[i]);
264 if (encoder->encoder_type == encoder_type)
270 struct edid *amdgpu_connector_edid(struct drm_connector *connector)
272 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
273 struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
275 if (amdgpu_connector->edid) {
276 return amdgpu_connector->edid;
277 } else if (edid_blob) {
278 struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
280 amdgpu_connector->edid = edid;
282 return amdgpu_connector->edid;
286 amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
290 if (adev->mode_info.bios_hardcoded_edid) {
291 edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
293 memcpy((unsigned char *)edid,
294 (unsigned char *)adev->mode_info.bios_hardcoded_edid,
295 adev->mode_info.bios_hardcoded_edid_size);
302 static void amdgpu_connector_get_edid(struct drm_connector *connector)
304 struct drm_device *dev = connector->dev;
305 struct amdgpu_device *adev = dev->dev_private;
306 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
308 if (amdgpu_connector->edid)
311 /* on hw with routers, select right port */
312 if (amdgpu_connector->router.ddc_valid)
313 amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
315 if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
316 ENCODER_OBJECT_ID_NONE) &&
317 amdgpu_connector->ddc_bus->has_aux) {
318 amdgpu_connector->edid = drm_get_edid(connector,
319 &amdgpu_connector->ddc_bus->aux.ddc);
320 } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
321 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
322 struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
324 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
325 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
326 amdgpu_connector->ddc_bus->has_aux)
327 amdgpu_connector->edid = drm_get_edid(connector,
328 &amdgpu_connector->ddc_bus->aux.ddc);
329 else if (amdgpu_connector->ddc_bus)
330 amdgpu_connector->edid = drm_get_edid(connector,
331 &amdgpu_connector->ddc_bus->adapter);
332 } else if (amdgpu_connector->ddc_bus) {
333 amdgpu_connector->edid = drm_get_edid(connector,
334 &amdgpu_connector->ddc_bus->adapter);
337 if (!amdgpu_connector->edid) {
338 /* some laptops provide a hardcoded edid in rom for LCDs */
339 if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
340 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
341 amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
345 static void amdgpu_connector_free_edid(struct drm_connector *connector)
347 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
349 if (amdgpu_connector->edid) {
350 kfree(amdgpu_connector->edid);
351 amdgpu_connector->edid = NULL;
355 static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
357 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
360 if (amdgpu_connector->edid) {
361 drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
362 ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
363 drm_edid_to_eld(connector, amdgpu_connector->edid);
366 drm_mode_connector_update_edid_property(connector, NULL);
370 static struct drm_encoder *
371 amdgpu_connector_best_single_encoder(struct drm_connector *connector)
373 int enc_id = connector->encoder_ids[0];
375 /* pick the encoder ids */
377 return drm_encoder_find(connector->dev, enc_id);
381 static void amdgpu_get_native_mode(struct drm_connector *connector)
383 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
384 struct amdgpu_encoder *amdgpu_encoder;
389 amdgpu_encoder = to_amdgpu_encoder(encoder);
391 if (!list_empty(&connector->probed_modes)) {
392 struct drm_display_mode *preferred_mode =
393 list_first_entry(&connector->probed_modes,
394 struct drm_display_mode, head);
396 amdgpu_encoder->native_mode = *preferred_mode;
398 amdgpu_encoder->native_mode.clock = 0;
402 static struct drm_display_mode *
403 amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
405 struct drm_device *dev = encoder->dev;
406 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
407 struct drm_display_mode *mode = NULL;
408 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
410 if (native_mode->hdisplay != 0 &&
411 native_mode->vdisplay != 0 &&
412 native_mode->clock != 0) {
413 mode = drm_mode_duplicate(dev, native_mode);
414 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
415 drm_mode_set_name(mode);
417 DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
418 } else if (native_mode->hdisplay != 0 &&
419 native_mode->vdisplay != 0) {
420 /* mac laptops without an edid */
421 /* Note that this is not necessarily the exact panel mode,
422 * but an approximation based on the cvt formula. For these
423 * systems we should ideally read the mode info out of the
424 * registers or add a mode table, but this works and is much
427 mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
428 mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
429 DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
434 static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
435 struct drm_connector *connector)
437 struct drm_device *dev = encoder->dev;
438 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
439 struct drm_display_mode *mode = NULL;
440 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
442 static const struct mode_size {
445 } common_modes[17] = {
465 for (i = 0; i < 17; i++) {
466 if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
467 if (common_modes[i].w > 1024 ||
468 common_modes[i].h > 768)
471 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
472 if (common_modes[i].w > native_mode->hdisplay ||
473 common_modes[i].h > native_mode->vdisplay ||
474 (common_modes[i].w == native_mode->hdisplay &&
475 common_modes[i].h == native_mode->vdisplay))
478 if (common_modes[i].w < 320 || common_modes[i].h < 200)
481 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
482 drm_mode_probed_add(connector, mode);
486 static int amdgpu_connector_set_property(struct drm_connector *connector,
487 struct drm_property *property,
490 struct drm_device *dev = connector->dev;
491 struct amdgpu_device *adev = dev->dev_private;
492 struct drm_encoder *encoder;
493 struct amdgpu_encoder *amdgpu_encoder;
495 if (property == adev->mode_info.coherent_mode_property) {
496 struct amdgpu_encoder_atom_dig *dig;
497 bool new_coherent_mode;
499 /* need to find digital encoder on connector */
500 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
504 amdgpu_encoder = to_amdgpu_encoder(encoder);
506 if (!amdgpu_encoder->enc_priv)
509 dig = amdgpu_encoder->enc_priv;
510 new_coherent_mode = val ? true : false;
511 if (dig->coherent_mode != new_coherent_mode) {
512 dig->coherent_mode = new_coherent_mode;
513 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
517 if (property == adev->mode_info.audio_property) {
518 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
519 /* need to find digital encoder on connector */
520 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
524 amdgpu_encoder = to_amdgpu_encoder(encoder);
526 if (amdgpu_connector->audio != val) {
527 amdgpu_connector->audio = val;
528 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
532 if (property == adev->mode_info.dither_property) {
533 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
534 /* need to find digital encoder on connector */
535 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
539 amdgpu_encoder = to_amdgpu_encoder(encoder);
541 if (amdgpu_connector->dither != val) {
542 amdgpu_connector->dither = val;
543 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
547 if (property == adev->mode_info.underscan_property) {
548 /* need to find digital encoder on connector */
549 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
553 amdgpu_encoder = to_amdgpu_encoder(encoder);
555 if (amdgpu_encoder->underscan_type != val) {
556 amdgpu_encoder->underscan_type = val;
557 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
561 if (property == adev->mode_info.underscan_hborder_property) {
562 /* need to find digital encoder on connector */
563 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
567 amdgpu_encoder = to_amdgpu_encoder(encoder);
569 if (amdgpu_encoder->underscan_hborder != val) {
570 amdgpu_encoder->underscan_hborder = val;
571 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
575 if (property == adev->mode_info.underscan_vborder_property) {
576 /* need to find digital encoder on connector */
577 encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
581 amdgpu_encoder = to_amdgpu_encoder(encoder);
583 if (amdgpu_encoder->underscan_vborder != val) {
584 amdgpu_encoder->underscan_vborder = val;
585 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
589 if (property == adev->mode_info.load_detect_property) {
590 struct amdgpu_connector *amdgpu_connector =
591 to_amdgpu_connector(connector);
594 amdgpu_connector->dac_load_detect = false;
596 amdgpu_connector->dac_load_detect = true;
599 if (property == dev->mode_config.scaling_mode_property) {
600 enum amdgpu_rmx_type rmx_type;
602 if (connector->encoder) {
603 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
605 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
606 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
611 case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
612 case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
613 case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
614 case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
616 if (amdgpu_encoder->rmx_type == rmx_type)
619 if ((rmx_type != DRM_MODE_SCALE_NONE) &&
620 (amdgpu_encoder->native_mode.clock == 0))
623 amdgpu_encoder->rmx_type = rmx_type;
625 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
632 amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
633 struct drm_connector *connector)
635 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
636 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
637 struct drm_display_mode *t, *mode;
639 /* If the EDID preferred mode doesn't match the native mode, use it */
640 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
641 if (mode->type & DRM_MODE_TYPE_PREFERRED) {
642 if (mode->hdisplay != native_mode->hdisplay ||
643 mode->vdisplay != native_mode->vdisplay)
644 memcpy(native_mode, mode, sizeof(*mode));
648 /* Try to get native mode details from EDID if necessary */
649 if (!native_mode->clock) {
650 list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
651 if (mode->hdisplay == native_mode->hdisplay &&
652 mode->vdisplay == native_mode->vdisplay) {
653 *native_mode = *mode;
654 drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
655 DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
661 if (!native_mode->clock) {
662 DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
663 amdgpu_encoder->rmx_type = RMX_OFF;
667 static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
669 struct drm_encoder *encoder;
671 struct drm_display_mode *mode;
673 amdgpu_connector_get_edid(connector);
674 ret = amdgpu_connector_ddc_get_modes(connector);
676 encoder = amdgpu_connector_best_single_encoder(connector);
678 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
679 /* add scaled modes */
680 amdgpu_connector_add_common_modes(encoder, connector);
685 encoder = amdgpu_connector_best_single_encoder(connector);
689 /* we have no EDID modes */
690 mode = amdgpu_connector_lcd_native_mode(encoder);
693 drm_mode_probed_add(connector, mode);
694 /* add the width/height from vbios tables if available */
695 connector->display_info.width_mm = mode->width_mm;
696 connector->display_info.height_mm = mode->height_mm;
697 /* add scaled modes */
698 amdgpu_connector_add_common_modes(encoder, connector);
704 static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
705 struct drm_display_mode *mode)
707 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
709 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
713 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
714 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
716 /* AVIVO hardware supports downscaling modes larger than the panel
717 * to the panel size, but I'm not sure this is desirable.
719 if ((mode->hdisplay > native_mode->hdisplay) ||
720 (mode->vdisplay > native_mode->vdisplay))
723 /* if scaling is disabled, block non-native modes */
724 if (amdgpu_encoder->rmx_type == RMX_OFF) {
725 if ((mode->hdisplay != native_mode->hdisplay) ||
726 (mode->vdisplay != native_mode->vdisplay))
734 static enum drm_connector_status
735 amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
737 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
738 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
739 enum drm_connector_status ret = connector_status_disconnected;
742 r = pm_runtime_get_sync(connector->dev->dev);
744 return connector_status_disconnected;
747 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
748 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
750 /* check if panel is valid */
751 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
752 ret = connector_status_connected;
756 /* check for edid as well */
757 amdgpu_connector_get_edid(connector);
758 if (amdgpu_connector->edid)
759 ret = connector_status_connected;
760 /* check acpi lid status ??? */
762 amdgpu_connector_update_scratch_regs(connector, ret);
763 pm_runtime_mark_last_busy(connector->dev->dev);
764 pm_runtime_put_autosuspend(connector->dev->dev);
768 static void amdgpu_connector_destroy(struct drm_connector *connector)
770 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
772 if (amdgpu_connector->ddc_bus->has_aux)
773 drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
774 amdgpu_connector_free_edid(connector);
775 kfree(amdgpu_connector->con_priv);
776 drm_connector_unregister(connector);
777 drm_connector_cleanup(connector);
781 static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
782 struct drm_property *property,
785 struct drm_device *dev = connector->dev;
786 struct amdgpu_encoder *amdgpu_encoder;
787 enum amdgpu_rmx_type rmx_type;
790 if (property != dev->mode_config.scaling_mode_property)
793 if (connector->encoder)
794 amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
796 const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
797 amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
801 case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
802 case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
803 case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
805 case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
807 if (amdgpu_encoder->rmx_type == rmx_type)
810 amdgpu_encoder->rmx_type = rmx_type;
812 amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
817 static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
818 .get_modes = amdgpu_connector_lvds_get_modes,
819 .mode_valid = amdgpu_connector_lvds_mode_valid,
820 .best_encoder = amdgpu_connector_best_single_encoder,
823 static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
824 .dpms = drm_helper_connector_dpms,
825 .detect = amdgpu_connector_lvds_detect,
826 .fill_modes = drm_helper_probe_single_connector_modes,
827 .destroy = amdgpu_connector_destroy,
828 .set_property = amdgpu_connector_set_lcd_property,
831 static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
835 amdgpu_connector_get_edid(connector);
836 ret = amdgpu_connector_ddc_get_modes(connector);
841 static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
842 struct drm_display_mode *mode)
844 struct drm_device *dev = connector->dev;
845 struct amdgpu_device *adev = dev->dev_private;
847 /* XXX check mode bandwidth */
849 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
850 return MODE_CLOCK_HIGH;
855 static enum drm_connector_status
856 amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
858 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
859 struct drm_encoder *encoder;
860 const struct drm_encoder_helper_funcs *encoder_funcs;
862 enum drm_connector_status ret = connector_status_disconnected;
865 r = pm_runtime_get_sync(connector->dev->dev);
867 return connector_status_disconnected;
869 encoder = amdgpu_connector_best_single_encoder(connector);
871 ret = connector_status_disconnected;
873 if (amdgpu_connector->ddc_bus)
874 dret = amdgpu_ddc_probe(amdgpu_connector, false);
876 amdgpu_connector->detected_by_load = false;
877 amdgpu_connector_free_edid(connector);
878 amdgpu_connector_get_edid(connector);
880 if (!amdgpu_connector->edid) {
881 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
883 ret = connector_status_connected;
885 amdgpu_connector->use_digital =
886 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
888 /* some oems have boards with separate digital and analog connectors
889 * with a shared ddc line (often vga + hdmi)
891 if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
892 amdgpu_connector_free_edid(connector);
893 ret = connector_status_disconnected;
895 ret = connector_status_connected;
900 /* if we aren't forcing don't do destructive polling */
902 /* only return the previous status if we last
903 * detected a monitor via load.
905 if (amdgpu_connector->detected_by_load)
906 ret = connector->status;
910 if (amdgpu_connector->dac_load_detect && encoder) {
911 encoder_funcs = encoder->helper_private;
912 ret = encoder_funcs->detect(encoder, connector);
913 if (ret != connector_status_disconnected)
914 amdgpu_connector->detected_by_load = true;
918 amdgpu_connector_update_scratch_regs(connector, ret);
921 pm_runtime_mark_last_busy(connector->dev->dev);
922 pm_runtime_put_autosuspend(connector->dev->dev);
927 static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
928 .get_modes = amdgpu_connector_vga_get_modes,
929 .mode_valid = amdgpu_connector_vga_mode_valid,
930 .best_encoder = amdgpu_connector_best_single_encoder,
933 static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
934 .dpms = drm_helper_connector_dpms,
935 .detect = amdgpu_connector_vga_detect,
936 .fill_modes = drm_helper_probe_single_connector_modes,
937 .destroy = amdgpu_connector_destroy,
938 .set_property = amdgpu_connector_set_property,
942 amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
944 struct drm_device *dev = connector->dev;
945 struct amdgpu_device *adev = dev->dev_private;
946 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
947 enum drm_connector_status status;
949 if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
950 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
951 status = connector_status_connected;
953 status = connector_status_disconnected;
954 if (connector->status == status)
963 * Do a DDC probe, if DDC probe passes, get the full EDID so
964 * we can do analog/digital monitor detection at this point.
965 * If the monitor is an analog monitor or we got no DDC,
966 * we need to find the DAC encoder object for this connector.
967 * If we got no DDC, we do load detection on the DAC encoder object.
968 * If we got analog DDC or load detection passes on the DAC encoder
969 * we have to check if this analog encoder is shared with anyone else (TV)
970 * if its shared we have to set the other connector to disconnected.
972 static enum drm_connector_status
973 amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
975 struct drm_device *dev = connector->dev;
976 struct amdgpu_device *adev = dev->dev_private;
977 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
978 struct drm_encoder *encoder = NULL;
979 const struct drm_encoder_helper_funcs *encoder_funcs;
981 enum drm_connector_status ret = connector_status_disconnected;
982 bool dret = false, broken_edid = false;
984 r = pm_runtime_get_sync(connector->dev->dev);
986 return connector_status_disconnected;
988 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
989 ret = connector->status;
993 if (amdgpu_connector->ddc_bus)
994 dret = amdgpu_ddc_probe(amdgpu_connector, false);
996 amdgpu_connector->detected_by_load = false;
997 amdgpu_connector_free_edid(connector);
998 amdgpu_connector_get_edid(connector);
1000 if (!amdgpu_connector->edid) {
1001 DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
1003 ret = connector_status_connected;
1004 broken_edid = true; /* defer use_digital to later */
1006 amdgpu_connector->use_digital =
1007 !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
1009 /* some oems have boards with separate digital and analog connectors
1010 * with a shared ddc line (often vga + hdmi)
1012 if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
1013 amdgpu_connector_free_edid(connector);
1014 ret = connector_status_disconnected;
1016 ret = connector_status_connected;
1019 /* This gets complicated. We have boards with VGA + HDMI with a
1020 * shared DDC line and we have boards with DVI-D + HDMI with a shared
1021 * DDC line. The latter is more complex because with DVI<->HDMI adapters
1022 * you don't really know what's connected to which port as both are digital.
1024 if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
1025 struct drm_connector *list_connector;
1026 struct amdgpu_connector *list_amdgpu_connector;
1027 list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
1028 if (connector == list_connector)
1030 list_amdgpu_connector = to_amdgpu_connector(list_connector);
1031 if (list_amdgpu_connector->shared_ddc &&
1032 (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
1033 amdgpu_connector->ddc_bus->rec.i2c_id)) {
1034 /* cases where both connectors are digital */
1035 if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
1036 /* hpd is our only option in this case */
1037 if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1038 amdgpu_connector_free_edid(connector);
1039 ret = connector_status_disconnected;
1048 if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
1051 /* DVI-D and HDMI-A are digital only */
1052 if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
1053 (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
1056 /* if we aren't forcing don't do destructive polling */
1058 /* only return the previous status if we last
1059 * detected a monitor via load.
1061 if (amdgpu_connector->detected_by_load)
1062 ret = connector->status;
1066 /* find analog encoder */
1067 if (amdgpu_connector->dac_load_detect) {
1068 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
1069 if (connector->encoder_ids[i] == 0)
1072 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
1076 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
1077 encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
1080 encoder_funcs = encoder->helper_private;
1081 if (encoder_funcs->detect) {
1083 if (ret != connector_status_connected) {
1084 /* deal with analog monitors without DDC */
1085 ret = encoder_funcs->detect(encoder, connector);
1086 if (ret == connector_status_connected) {
1087 amdgpu_connector->use_digital = false;
1089 if (ret != connector_status_disconnected)
1090 amdgpu_connector->detected_by_load = true;
1093 enum drm_connector_status lret;
1094 /* assume digital unless load detected otherwise */
1095 amdgpu_connector->use_digital = true;
1096 lret = encoder_funcs->detect(encoder, connector);
1097 DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
1098 if (lret == connector_status_connected)
1099 amdgpu_connector->use_digital = false;
1107 /* updated in get modes as well since we need to know if it's analog or digital */
1108 amdgpu_connector_update_scratch_regs(connector, ret);
1111 pm_runtime_mark_last_busy(connector->dev->dev);
1112 pm_runtime_put_autosuspend(connector->dev->dev);
1117 /* okay need to be smart in here about which encoder to pick */
1118 static struct drm_encoder *
1119 amdgpu_connector_dvi_encoder(struct drm_connector *connector)
1121 int enc_id = connector->encoder_ids[0];
1122 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1123 struct drm_encoder *encoder;
1125 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
1126 if (connector->encoder_ids[i] == 0)
1129 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
1133 if (amdgpu_connector->use_digital == true) {
1134 if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1137 if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
1138 encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1143 /* see if we have a default encoder TODO */
1145 /* then check use digitial */
1146 /* pick the first one */
1148 return drm_encoder_find(connector->dev, enc_id);
1152 static void amdgpu_connector_dvi_force(struct drm_connector *connector)
1154 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1155 if (connector->force == DRM_FORCE_ON)
1156 amdgpu_connector->use_digital = false;
1157 if (connector->force == DRM_FORCE_ON_DIGITAL)
1158 amdgpu_connector->use_digital = true;
1161 static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
1162 struct drm_display_mode *mode)
1164 struct drm_device *dev = connector->dev;
1165 struct amdgpu_device *adev = dev->dev_private;
1166 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1168 /* XXX check mode bandwidth */
1170 if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
1171 if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
1172 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
1173 (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
1175 } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
1176 /* HDMI 1.3+ supports max clock of 340 Mhz */
1177 if (mode->clock > 340000)
1178 return MODE_CLOCK_HIGH;
1182 return MODE_CLOCK_HIGH;
1186 /* check against the max pixel clock */
1187 if ((mode->clock / 10) > adev->clock.max_pixel_clock)
1188 return MODE_CLOCK_HIGH;
1193 static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
1194 .get_modes = amdgpu_connector_vga_get_modes,
1195 .mode_valid = amdgpu_connector_dvi_mode_valid,
1196 .best_encoder = amdgpu_connector_dvi_encoder,
1199 static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
1200 .dpms = drm_helper_connector_dpms,
1201 .detect = amdgpu_connector_dvi_detect,
1202 .fill_modes = drm_helper_probe_single_connector_modes,
1203 .set_property = amdgpu_connector_set_property,
1204 .destroy = amdgpu_connector_destroy,
1205 .force = amdgpu_connector_dvi_force,
1208 static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
1210 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1211 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1212 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1215 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1216 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1217 struct drm_display_mode *mode;
1219 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1220 if (!amdgpu_dig_connector->edp_on)
1221 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1222 ATOM_TRANSMITTER_ACTION_POWER_ON);
1223 amdgpu_connector_get_edid(connector);
1224 ret = amdgpu_connector_ddc_get_modes(connector);
1225 if (!amdgpu_dig_connector->edp_on)
1226 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1227 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1229 /* need to setup ddc on the bridge */
1230 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1231 ENCODER_OBJECT_ID_NONE) {
1233 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1235 amdgpu_connector_get_edid(connector);
1236 ret = amdgpu_connector_ddc_get_modes(connector);
1241 amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
1242 /* add scaled modes */
1243 amdgpu_connector_add_common_modes(encoder, connector);
1251 /* we have no EDID modes */
1252 mode = amdgpu_connector_lcd_native_mode(encoder);
1255 drm_mode_probed_add(connector, mode);
1256 /* add the width/height from vbios tables if available */
1257 connector->display_info.width_mm = mode->width_mm;
1258 connector->display_info.height_mm = mode->height_mm;
1259 /* add scaled modes */
1260 amdgpu_connector_add_common_modes(encoder, connector);
1263 /* need to setup ddc on the bridge */
1264 if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1265 ENCODER_OBJECT_ID_NONE) {
1267 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1269 amdgpu_connector_get_edid(connector);
1270 ret = amdgpu_connector_ddc_get_modes(connector);
1272 amdgpu_get_native_mode(connector);
1278 u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
1280 struct drm_encoder *encoder;
1281 struct amdgpu_encoder *amdgpu_encoder;
1284 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
1285 if (connector->encoder_ids[i] == 0)
1288 encoder = drm_encoder_find(connector->dev,
1289 connector->encoder_ids[i]);
1293 amdgpu_encoder = to_amdgpu_encoder(encoder);
1295 switch (amdgpu_encoder->encoder_id) {
1296 case ENCODER_OBJECT_ID_TRAVIS:
1297 case ENCODER_OBJECT_ID_NUTMEG:
1298 return amdgpu_encoder->encoder_id;
1304 return ENCODER_OBJECT_ID_NONE;
1307 static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
1309 struct drm_encoder *encoder;
1310 struct amdgpu_encoder *amdgpu_encoder;
1314 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
1315 if (connector->encoder_ids[i] == 0)
1317 encoder = drm_encoder_find(connector->dev,
1318 connector->encoder_ids[i]);
1322 amdgpu_encoder = to_amdgpu_encoder(encoder);
1323 if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
1330 bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
1332 struct drm_device *dev = connector->dev;
1333 struct amdgpu_device *adev = dev->dev_private;
1335 if ((adev->clock.default_dispclk >= 53900) &&
1336 amdgpu_connector_encoder_is_hbr2(connector)) {
1343 static enum drm_connector_status
1344 amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
1346 struct drm_device *dev = connector->dev;
1347 struct amdgpu_device *adev = dev->dev_private;
1348 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1349 enum drm_connector_status ret = connector_status_disconnected;
1350 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1351 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1354 r = pm_runtime_get_sync(connector->dev->dev);
1356 return connector_status_disconnected;
1358 if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
1359 ret = connector->status;
1363 amdgpu_connector_free_edid(connector);
1365 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1366 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1368 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1369 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1371 /* check if panel is valid */
1372 if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
1373 ret = connector_status_connected;
1375 /* eDP is always DP */
1376 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1377 if (!amdgpu_dig_connector->edp_on)
1378 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1379 ATOM_TRANSMITTER_ACTION_POWER_ON);
1380 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1381 ret = connector_status_connected;
1382 if (!amdgpu_dig_connector->edp_on)
1383 amdgpu_atombios_encoder_set_edp_panel_power(connector,
1384 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1385 } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
1386 ENCODER_OBJECT_ID_NONE) {
1387 /* DP bridges are always DP */
1388 amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
1389 /* get the DPCD from the bridge */
1390 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1393 /* setup ddc on the bridge */
1394 amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
1395 /* bridge chips are always aux */
1396 if (amdgpu_ddc_probe(amdgpu_connector, true)) /* try DDC */
1397 ret = connector_status_connected;
1398 else if (amdgpu_connector->dac_load_detect) { /* try load detection */
1399 const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1400 ret = encoder_funcs->detect(encoder, connector);
1404 amdgpu_dig_connector->dp_sink_type =
1405 amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
1406 if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
1407 ret = connector_status_connected;
1408 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
1409 amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
1411 if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
1412 if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
1413 ret = connector_status_connected;
1415 /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
1416 if (amdgpu_ddc_probe(amdgpu_connector, false))
1417 ret = connector_status_connected;
1422 amdgpu_connector_update_scratch_regs(connector, ret);
1424 pm_runtime_mark_last_busy(connector->dev->dev);
1425 pm_runtime_put_autosuspend(connector->dev->dev);
1430 static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
1431 struct drm_display_mode *mode)
1433 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
1434 struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
1436 /* XXX check mode bandwidth */
1438 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
1439 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
1440 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1442 if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
1446 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1447 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
1449 /* AVIVO hardware supports downscaling modes larger than the panel
1450 * to the panel size, but I'm not sure this is desirable.
1452 if ((mode->hdisplay > native_mode->hdisplay) ||
1453 (mode->vdisplay > native_mode->vdisplay))
1456 /* if scaling is disabled, block non-native modes */
1457 if (amdgpu_encoder->rmx_type == RMX_OFF) {
1458 if ((mode->hdisplay != native_mode->hdisplay) ||
1459 (mode->vdisplay != native_mode->vdisplay))
1465 if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
1466 (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
1467 return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
1469 if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
1470 /* HDMI 1.3+ supports max clock of 340 Mhz */
1471 if (mode->clock > 340000)
1472 return MODE_CLOCK_HIGH;
1474 if (mode->clock > 165000)
1475 return MODE_CLOCK_HIGH;
1483 static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
1484 .get_modes = amdgpu_connector_dp_get_modes,
1485 .mode_valid = amdgpu_connector_dp_mode_valid,
1486 .best_encoder = amdgpu_connector_dvi_encoder,
1489 static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
1490 .dpms = drm_helper_connector_dpms,
1491 .detect = amdgpu_connector_dp_detect,
1492 .fill_modes = drm_helper_probe_single_connector_modes,
1493 .set_property = amdgpu_connector_set_property,
1494 .destroy = amdgpu_connector_destroy,
1495 .force = amdgpu_connector_dvi_force,
1498 static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
1499 .dpms = drm_helper_connector_dpms,
1500 .detect = amdgpu_connector_dp_detect,
1501 .fill_modes = drm_helper_probe_single_connector_modes,
1502 .set_property = amdgpu_connector_set_lcd_property,
1503 .destroy = amdgpu_connector_destroy,
1504 .force = amdgpu_connector_dvi_force,
1507 static struct drm_encoder *
1508 amdgpu_connector_virtual_encoder(struct drm_connector *connector)
1510 int enc_id = connector->encoder_ids[0];
1511 struct drm_encoder *encoder;
1513 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
1514 if (connector->encoder_ids[i] == 0)
1517 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
1521 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
1525 /* pick the first one */
1527 return drm_encoder_find(connector->dev, enc_id);
1531 static int amdgpu_connector_virtual_get_modes(struct drm_connector *connector)
1533 struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
1536 amdgpu_connector_add_common_modes(encoder, connector);
1542 static int amdgpu_connector_virtual_mode_valid(struct drm_connector *connector,
1543 struct drm_display_mode *mode)
1548 int amdgpu_connector_virtual_dpms(struct drm_connector *connector, int mode)
1553 static enum drm_connector_status
1555 amdgpu_connector_virtual_detect(struct drm_connector *connector, bool force)
1557 return connector_status_connected;
1560 int amdgpu_connector_virtual_set_property(struct drm_connector *connector,
1561 struct drm_property *property,
1567 static void amdgpu_connector_virtual_force(struct drm_connector *connector)
1572 static const struct drm_connector_helper_funcs amdgpu_connector_virtual_helper_funcs = {
1573 .get_modes = amdgpu_connector_virtual_get_modes,
1574 .mode_valid = amdgpu_connector_virtual_mode_valid,
1575 .best_encoder = amdgpu_connector_virtual_encoder,
1578 static const struct drm_connector_funcs amdgpu_connector_virtual_funcs = {
1579 .dpms = amdgpu_connector_virtual_dpms,
1580 .detect = amdgpu_connector_virtual_detect,
1581 .fill_modes = drm_helper_probe_single_connector_modes,
1582 .set_property = amdgpu_connector_virtual_set_property,
1583 .destroy = amdgpu_connector_destroy,
1584 .force = amdgpu_connector_virtual_force,
1588 amdgpu_connector_add(struct amdgpu_device *adev,
1589 uint32_t connector_id,
1590 uint32_t supported_device,
1592 struct amdgpu_i2c_bus_rec *i2c_bus,
1593 uint16_t connector_object_id,
1594 struct amdgpu_hpd *hpd,
1595 struct amdgpu_router *router)
1597 struct drm_device *dev = adev->ddev;
1598 struct drm_connector *connector;
1599 struct amdgpu_connector *amdgpu_connector;
1600 struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
1601 struct drm_encoder *encoder;
1602 struct amdgpu_encoder *amdgpu_encoder;
1603 uint32_t subpixel_order = SubPixelNone;
1604 bool shared_ddc = false;
1605 bool is_dp_bridge = false;
1606 bool has_aux = false;
1608 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
1611 /* see if we already added it */
1612 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1613 amdgpu_connector = to_amdgpu_connector(connector);
1614 if (amdgpu_connector->connector_id == connector_id) {
1615 amdgpu_connector->devices |= supported_device;
1618 if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
1619 if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
1620 amdgpu_connector->shared_ddc = true;
1623 if (amdgpu_connector->router_bus && router->ddc_valid &&
1624 (amdgpu_connector->router.router_id == router->router_id)) {
1625 amdgpu_connector->shared_ddc = false;
1631 /* check if it's a dp bridge */
1632 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1633 amdgpu_encoder = to_amdgpu_encoder(encoder);
1634 if (amdgpu_encoder->devices & supported_device) {
1635 switch (amdgpu_encoder->encoder_id) {
1636 case ENCODER_OBJECT_ID_TRAVIS:
1637 case ENCODER_OBJECT_ID_NUTMEG:
1638 is_dp_bridge = true;
1646 amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
1647 if (!amdgpu_connector)
1650 connector = &amdgpu_connector->base;
1652 amdgpu_connector->connector_id = connector_id;
1653 amdgpu_connector->devices = supported_device;
1654 amdgpu_connector->shared_ddc = shared_ddc;
1655 amdgpu_connector->connector_object_id = connector_object_id;
1656 amdgpu_connector->hpd = *hpd;
1658 amdgpu_connector->router = *router;
1659 if (router->ddc_valid || router->cd_valid) {
1660 amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
1661 if (!amdgpu_connector->router_bus)
1662 DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
1666 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1667 if (!amdgpu_dig_connector)
1669 amdgpu_connector->con_priv = amdgpu_dig_connector;
1670 if (i2c_bus->valid) {
1671 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1672 if (amdgpu_connector->ddc_bus)
1675 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1677 switch (connector_type) {
1678 case DRM_MODE_CONNECTOR_VGA:
1679 case DRM_MODE_CONNECTOR_DVIA:
1681 drm_connector_init(dev, &amdgpu_connector->base,
1682 &amdgpu_connector_dp_funcs, connector_type);
1683 drm_connector_helper_add(&amdgpu_connector->base,
1684 &amdgpu_connector_dp_helper_funcs);
1685 connector->interlace_allowed = true;
1686 connector->doublescan_allowed = true;
1687 amdgpu_connector->dac_load_detect = true;
1688 drm_object_attach_property(&amdgpu_connector->base.base,
1689 adev->mode_info.load_detect_property,
1691 drm_object_attach_property(&amdgpu_connector->base.base,
1692 dev->mode_config.scaling_mode_property,
1693 DRM_MODE_SCALE_NONE);
1695 case DRM_MODE_CONNECTOR_DVII:
1696 case DRM_MODE_CONNECTOR_DVID:
1697 case DRM_MODE_CONNECTOR_HDMIA:
1698 case DRM_MODE_CONNECTOR_HDMIB:
1699 case DRM_MODE_CONNECTOR_DisplayPort:
1700 drm_connector_init(dev, &amdgpu_connector->base,
1701 &amdgpu_connector_dp_funcs, connector_type);
1702 drm_connector_helper_add(&amdgpu_connector->base,
1703 &amdgpu_connector_dp_helper_funcs);
1704 drm_object_attach_property(&amdgpu_connector->base.base,
1705 adev->mode_info.underscan_property,
1707 drm_object_attach_property(&amdgpu_connector->base.base,
1708 adev->mode_info.underscan_hborder_property,
1710 drm_object_attach_property(&amdgpu_connector->base.base,
1711 adev->mode_info.underscan_vborder_property,
1714 drm_object_attach_property(&amdgpu_connector->base.base,
1715 dev->mode_config.scaling_mode_property,
1716 DRM_MODE_SCALE_NONE);
1718 drm_object_attach_property(&amdgpu_connector->base.base,
1719 adev->mode_info.dither_property,
1720 AMDGPU_FMT_DITHER_DISABLE);
1722 if (amdgpu_audio != 0)
1723 drm_object_attach_property(&amdgpu_connector->base.base,
1724 adev->mode_info.audio_property,
1727 subpixel_order = SubPixelHorizontalRGB;
1728 connector->interlace_allowed = true;
1729 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1730 connector->doublescan_allowed = true;
1732 connector->doublescan_allowed = false;
1733 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1734 amdgpu_connector->dac_load_detect = true;
1735 drm_object_attach_property(&amdgpu_connector->base.base,
1736 adev->mode_info.load_detect_property,
1740 case DRM_MODE_CONNECTOR_LVDS:
1741 case DRM_MODE_CONNECTOR_eDP:
1742 drm_connector_init(dev, &amdgpu_connector->base,
1743 &amdgpu_connector_edp_funcs, connector_type);
1744 drm_connector_helper_add(&amdgpu_connector->base,
1745 &amdgpu_connector_dp_helper_funcs);
1746 drm_object_attach_property(&amdgpu_connector->base.base,
1747 dev->mode_config.scaling_mode_property,
1748 DRM_MODE_SCALE_FULLSCREEN);
1749 subpixel_order = SubPixelHorizontalRGB;
1750 connector->interlace_allowed = false;
1751 connector->doublescan_allowed = false;
1755 switch (connector_type) {
1756 case DRM_MODE_CONNECTOR_VGA:
1757 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
1758 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1759 if (i2c_bus->valid) {
1760 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1761 if (!amdgpu_connector->ddc_bus)
1762 DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1764 amdgpu_connector->dac_load_detect = true;
1765 drm_object_attach_property(&amdgpu_connector->base.base,
1766 adev->mode_info.load_detect_property,
1768 drm_object_attach_property(&amdgpu_connector->base.base,
1769 dev->mode_config.scaling_mode_property,
1770 DRM_MODE_SCALE_NONE);
1771 /* no HPD on analog connectors */
1772 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1773 connector->interlace_allowed = true;
1774 connector->doublescan_allowed = true;
1776 case DRM_MODE_CONNECTOR_DVIA:
1777 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
1778 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
1779 if (i2c_bus->valid) {
1780 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1781 if (!amdgpu_connector->ddc_bus)
1782 DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1784 amdgpu_connector->dac_load_detect = true;
1785 drm_object_attach_property(&amdgpu_connector->base.base,
1786 adev->mode_info.load_detect_property,
1788 drm_object_attach_property(&amdgpu_connector->base.base,
1789 dev->mode_config.scaling_mode_property,
1790 DRM_MODE_SCALE_NONE);
1791 /* no HPD on analog connectors */
1792 amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
1793 connector->interlace_allowed = true;
1794 connector->doublescan_allowed = true;
1796 case DRM_MODE_CONNECTOR_DVII:
1797 case DRM_MODE_CONNECTOR_DVID:
1798 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1799 if (!amdgpu_dig_connector)
1801 amdgpu_connector->con_priv = amdgpu_dig_connector;
1802 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
1803 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1804 if (i2c_bus->valid) {
1805 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1806 if (!amdgpu_connector->ddc_bus)
1807 DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1809 subpixel_order = SubPixelHorizontalRGB;
1810 drm_object_attach_property(&amdgpu_connector->base.base,
1811 adev->mode_info.coherent_mode_property,
1813 drm_object_attach_property(&amdgpu_connector->base.base,
1814 adev->mode_info.underscan_property,
1816 drm_object_attach_property(&amdgpu_connector->base.base,
1817 adev->mode_info.underscan_hborder_property,
1819 drm_object_attach_property(&amdgpu_connector->base.base,
1820 adev->mode_info.underscan_vborder_property,
1822 drm_object_attach_property(&amdgpu_connector->base.base,
1823 dev->mode_config.scaling_mode_property,
1824 DRM_MODE_SCALE_NONE);
1826 if (amdgpu_audio != 0) {
1827 drm_object_attach_property(&amdgpu_connector->base.base,
1828 adev->mode_info.audio_property,
1831 drm_object_attach_property(&amdgpu_connector->base.base,
1832 adev->mode_info.dither_property,
1833 AMDGPU_FMT_DITHER_DISABLE);
1834 if (connector_type == DRM_MODE_CONNECTOR_DVII) {
1835 amdgpu_connector->dac_load_detect = true;
1836 drm_object_attach_property(&amdgpu_connector->base.base,
1837 adev->mode_info.load_detect_property,
1840 connector->interlace_allowed = true;
1841 if (connector_type == DRM_MODE_CONNECTOR_DVII)
1842 connector->doublescan_allowed = true;
1844 connector->doublescan_allowed = false;
1846 case DRM_MODE_CONNECTOR_HDMIA:
1847 case DRM_MODE_CONNECTOR_HDMIB:
1848 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1849 if (!amdgpu_dig_connector)
1851 amdgpu_connector->con_priv = amdgpu_dig_connector;
1852 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
1853 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
1854 if (i2c_bus->valid) {
1855 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1856 if (!amdgpu_connector->ddc_bus)
1857 DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1859 drm_object_attach_property(&amdgpu_connector->base.base,
1860 adev->mode_info.coherent_mode_property,
1862 drm_object_attach_property(&amdgpu_connector->base.base,
1863 adev->mode_info.underscan_property,
1865 drm_object_attach_property(&amdgpu_connector->base.base,
1866 adev->mode_info.underscan_hborder_property,
1868 drm_object_attach_property(&amdgpu_connector->base.base,
1869 adev->mode_info.underscan_vborder_property,
1871 drm_object_attach_property(&amdgpu_connector->base.base,
1872 dev->mode_config.scaling_mode_property,
1873 DRM_MODE_SCALE_NONE);
1874 if (amdgpu_audio != 0) {
1875 drm_object_attach_property(&amdgpu_connector->base.base,
1876 adev->mode_info.audio_property,
1879 drm_object_attach_property(&amdgpu_connector->base.base,
1880 adev->mode_info.dither_property,
1881 AMDGPU_FMT_DITHER_DISABLE);
1882 subpixel_order = SubPixelHorizontalRGB;
1883 connector->interlace_allowed = true;
1884 if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
1885 connector->doublescan_allowed = true;
1887 connector->doublescan_allowed = false;
1889 case DRM_MODE_CONNECTOR_DisplayPort:
1890 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1891 if (!amdgpu_dig_connector)
1893 amdgpu_connector->con_priv = amdgpu_dig_connector;
1894 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
1895 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1896 if (i2c_bus->valid) {
1897 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1898 if (amdgpu_connector->ddc_bus)
1901 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1903 subpixel_order = SubPixelHorizontalRGB;
1904 drm_object_attach_property(&amdgpu_connector->base.base,
1905 adev->mode_info.coherent_mode_property,
1907 drm_object_attach_property(&amdgpu_connector->base.base,
1908 adev->mode_info.underscan_property,
1910 drm_object_attach_property(&amdgpu_connector->base.base,
1911 adev->mode_info.underscan_hborder_property,
1913 drm_object_attach_property(&amdgpu_connector->base.base,
1914 adev->mode_info.underscan_vborder_property,
1916 drm_object_attach_property(&amdgpu_connector->base.base,
1917 dev->mode_config.scaling_mode_property,
1918 DRM_MODE_SCALE_NONE);
1919 if (amdgpu_audio != 0) {
1920 drm_object_attach_property(&amdgpu_connector->base.base,
1921 adev->mode_info.audio_property,
1924 drm_object_attach_property(&amdgpu_connector->base.base,
1925 adev->mode_info.dither_property,
1926 AMDGPU_FMT_DITHER_DISABLE);
1927 connector->interlace_allowed = true;
1928 /* in theory with a DP to VGA converter... */
1929 connector->doublescan_allowed = false;
1931 case DRM_MODE_CONNECTOR_eDP:
1932 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1933 if (!amdgpu_dig_connector)
1935 amdgpu_connector->con_priv = amdgpu_dig_connector;
1936 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
1937 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
1938 if (i2c_bus->valid) {
1939 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1940 if (amdgpu_connector->ddc_bus)
1943 DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1945 drm_object_attach_property(&amdgpu_connector->base.base,
1946 dev->mode_config.scaling_mode_property,
1947 DRM_MODE_SCALE_FULLSCREEN);
1948 subpixel_order = SubPixelHorizontalRGB;
1949 connector->interlace_allowed = false;
1950 connector->doublescan_allowed = false;
1952 case DRM_MODE_CONNECTOR_LVDS:
1953 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1954 if (!amdgpu_dig_connector)
1956 amdgpu_connector->con_priv = amdgpu_dig_connector;
1957 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
1958 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
1959 if (i2c_bus->valid) {
1960 amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
1961 if (!amdgpu_connector->ddc_bus)
1962 DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
1964 drm_object_attach_property(&amdgpu_connector->base.base,
1965 dev->mode_config.scaling_mode_property,
1966 DRM_MODE_SCALE_FULLSCREEN);
1967 subpixel_order = SubPixelHorizontalRGB;
1968 connector->interlace_allowed = false;
1969 connector->doublescan_allowed = false;
1971 case DRM_MODE_CONNECTOR_VIRTUAL:
1972 amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
1973 if (!amdgpu_dig_connector)
1975 amdgpu_connector->con_priv = amdgpu_dig_connector;
1976 drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_virtual_funcs, connector_type);
1977 drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_virtual_helper_funcs);
1978 subpixel_order = SubPixelHorizontalRGB;
1979 connector->interlace_allowed = false;
1980 connector->doublescan_allowed = false;
1985 if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
1986 if (i2c_bus->valid) {
1987 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1988 DRM_CONNECTOR_POLL_DISCONNECT;
1991 connector->polled = DRM_CONNECTOR_POLL_HPD;
1993 connector->display_info.subpixel_order = subpixel_order;
1994 drm_connector_register(connector);
1997 amdgpu_atombios_dp_aux_init(amdgpu_connector);
2002 drm_connector_cleanup(connector);