1 // SPDX-License-Identifier: GPL-2.0-only
3 * Synopsys AXS10X SDP I2S PLL clock driver
5 * Copyright (C) 2016 Synopsys
8 #include <linux/platform_device.h>
9 #include <linux/module.h>
10 #include <linux/clk-provider.h>
11 #include <linux/err.h>
12 #include <linux/device.h>
14 #include <linux/of_address.h>
15 #include <linux/slab.h>
18 /* PLL registers addresses */
19 #define PLL_IDIV_REG 0x0
20 #define PLL_FBDIV_REG 0x4
21 #define PLL_ODIV0_REG 0x8
22 #define PLL_ODIV1_REG 0xC
32 static const struct i2s_pll_cfg i2s_pll_cfg_27m[] = {
34 { 1024000, 0x104, 0x451, 0x10E38, 0x2000 },
35 { 1411200, 0x104, 0x596, 0x10D35, 0x2000 },
36 { 1536000, 0x208, 0xA28, 0x10B2C, 0x2000 },
37 { 2048000, 0x82, 0x451, 0x10E38, 0x2000 },
38 { 2822400, 0x82, 0x596, 0x10D35, 0x2000 },
39 { 3072000, 0x104, 0xA28, 0x10B2C, 0x2000 },
40 { 2116800, 0x82, 0x3CF, 0x10C30, 0x2000 },
41 { 2304000, 0x104, 0x79E, 0x10B2C, 0x2000 },
45 static const struct i2s_pll_cfg i2s_pll_cfg_28m[] = {
47 { 1024000, 0x82, 0x105, 0x107DF, 0x2000 },
48 { 1411200, 0x28A, 0x1, 0x10001, 0x2000 },
49 { 1536000, 0xA28, 0x187, 0x10042, 0x2000 },
50 { 2048000, 0x41, 0x105, 0x107DF, 0x2000 },
51 { 2822400, 0x145, 0x1, 0x10001, 0x2000 },
52 { 3072000, 0x514, 0x187, 0x10042, 0x2000 },
53 { 2116800, 0x514, 0x42, 0x10001, 0x2000 },
54 { 2304000, 0x619, 0x82, 0x10001, 0x2000 },
64 static inline void i2s_pll_write(struct i2s_pll_clk *clk, unsigned int reg,
67 writel_relaxed(val, clk->base + reg);
70 static inline unsigned int i2s_pll_read(struct i2s_pll_clk *clk,
73 return readl_relaxed(clk->base + reg);
76 static inline struct i2s_pll_clk *to_i2s_pll_clk(struct clk_hw *hw)
78 return container_of(hw, struct i2s_pll_clk, hw);
81 static inline unsigned int i2s_pll_get_value(unsigned int val)
83 return (val & 0x3F) + ((val >> 6) & 0x3F);
86 static const struct i2s_pll_cfg *i2s_pll_get_cfg(unsigned long prate)
90 return i2s_pll_cfg_27m;
92 return i2s_pll_cfg_28m;
98 static unsigned long i2s_pll_recalc_rate(struct clk_hw *hw,
99 unsigned long parent_rate)
101 struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
102 unsigned int idiv, fbdiv, odiv;
104 idiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_IDIV_REG));
105 fbdiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_FBDIV_REG));
106 odiv = i2s_pll_get_value(i2s_pll_read(clk, PLL_ODIV0_REG));
108 return ((parent_rate / idiv) * fbdiv) / odiv;
111 static long i2s_pll_round_rate(struct clk_hw *hw, unsigned long rate,
112 unsigned long *prate)
114 struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
115 const struct i2s_pll_cfg *pll_cfg = i2s_pll_get_cfg(*prate);
119 dev_err(clk->dev, "invalid parent rate=%ld\n", *prate);
123 for (i = 0; pll_cfg[i].rate != 0; i++)
124 if (pll_cfg[i].rate == rate)
130 static int i2s_pll_set_rate(struct clk_hw *hw, unsigned long rate,
131 unsigned long parent_rate)
133 struct i2s_pll_clk *clk = to_i2s_pll_clk(hw);
134 const struct i2s_pll_cfg *pll_cfg = i2s_pll_get_cfg(parent_rate);
138 dev_err(clk->dev, "invalid parent rate=%ld\n", parent_rate);
142 for (i = 0; pll_cfg[i].rate != 0; i++) {
143 if (pll_cfg[i].rate == rate) {
144 i2s_pll_write(clk, PLL_IDIV_REG, pll_cfg[i].idiv);
145 i2s_pll_write(clk, PLL_FBDIV_REG, pll_cfg[i].fbdiv);
146 i2s_pll_write(clk, PLL_ODIV0_REG, pll_cfg[i].odiv0);
147 i2s_pll_write(clk, PLL_ODIV1_REG, pll_cfg[i].odiv1);
152 dev_err(clk->dev, "invalid rate=%ld, parent_rate=%ld\n", rate,
157 static const struct clk_ops i2s_pll_ops = {
158 .recalc_rate = i2s_pll_recalc_rate,
159 .round_rate = i2s_pll_round_rate,
160 .set_rate = i2s_pll_set_rate,
163 static int i2s_pll_clk_probe(struct platform_device *pdev)
165 struct device *dev = &pdev->dev;
166 struct device_node *node = dev->of_node;
167 const char *clk_name;
168 const char *parent_name;
170 struct i2s_pll_clk *pll_clk;
171 struct clk_init_data init;
173 pll_clk = devm_kzalloc(dev, sizeof(*pll_clk), GFP_KERNEL);
177 pll_clk->base = devm_platform_ioremap_resource(pdev, 0);
178 if (IS_ERR(pll_clk->base))
179 return PTR_ERR(pll_clk->base);
181 memset(&init, 0, sizeof(init));
182 clk_name = node->name;
183 init.name = clk_name;
184 init.ops = &i2s_pll_ops;
185 parent_name = of_clk_get_parent_name(node, 0);
186 init.parent_names = &parent_name;
187 init.num_parents = 1;
188 pll_clk->hw.init = &init;
191 clk = devm_clk_register(dev, &pll_clk->hw);
193 dev_err(dev, "failed to register %s clock (%ld)\n",
194 clk_name, PTR_ERR(clk));
198 return of_clk_add_provider(node, of_clk_src_simple_get, clk);
201 static void i2s_pll_clk_remove(struct platform_device *pdev)
203 of_clk_del_provider(pdev->dev.of_node);
206 static const struct of_device_id i2s_pll_clk_id[] = {
207 { .compatible = "snps,axs10x-i2s-pll-clock", },
210 MODULE_DEVICE_TABLE(of, i2s_pll_clk_id);
212 static struct platform_driver i2s_pll_clk_driver = {
214 .name = "axs10x-i2s-pll-clock",
215 .of_match_table = i2s_pll_clk_id,
217 .probe = i2s_pll_clk_probe,
218 .remove_new = i2s_pll_clk_remove,
220 module_platform_driver(i2s_pll_clk_driver);
222 MODULE_AUTHOR("Jose Abreu <joabreu@synopsys.com>");
223 MODULE_DESCRIPTION("Synopsys AXS10X SDP I2S PLL Clock Driver");
224 MODULE_LICENSE("GPL v2");