2 * Kernel-based Virtual Machine driver for Linux
4 * derived from drivers/kvm/kvm_main.c
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2008 Qumranet, Inc.
8 * Copyright IBM Corporation, 2008
9 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
12 * Avi Kivity <avi@qumranet.com>
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Amit Shah <amit.shah@qumranet.com>
15 * Ben-Ami Yassour <benami@il.ibm.com>
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
22 #include <linux/kvm_host.h>
27 #include "kvm_cache_regs.h"
30 #include <linux/clocksource.h>
31 #include <linux/interrupt.h>
32 #include <linux/kvm.h>
34 #include <linux/vmalloc.h>
35 #include <linux/module.h>
36 #include <linux/mman.h>
37 #include <linux/highmem.h>
38 #include <linux/iommu.h>
39 #include <linux/intel-iommu.h>
40 #include <linux/cpufreq.h>
41 #include <linux/user-return-notifier.h>
42 #include <linux/srcu.h>
43 #include <linux/slab.h>
44 #include <linux/perf_event.h>
45 #include <linux/uaccess.h>
46 #include <linux/hash.h>
47 #include <trace/events/kvm.h>
49 #define CREATE_TRACE_POINTS
52 #include <asm/debugreg.h>
59 #include <asm/pvclock.h>
60 #include <asm/div64.h>
62 #define MAX_IO_MSRS 256
63 #define KVM_MAX_MCE_BANKS 32
64 #define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
66 #define emul_to_vcpu(ctxt) \
67 container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
70 * - enable syscall per default because its emulated by KVM
71 * - enable LME and LMA per default on 64 bit KVM
75 u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
77 static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
80 #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
81 #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
83 static void update_cr8_intercept(struct kvm_vcpu *vcpu);
84 static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
85 struct kvm_cpuid_entry2 __user *entries);
87 struct kvm_x86_ops *kvm_x86_ops;
88 EXPORT_SYMBOL_GPL(kvm_x86_ops);
91 module_param_named(ignore_msrs, ignore_msrs, bool, S_IRUGO | S_IWUSR);
93 bool kvm_has_tsc_control;
94 EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
95 u32 kvm_max_guest_tsc_khz;
96 EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
98 #define KVM_NR_SHARED_MSRS 16
100 struct kvm_shared_msrs_global {
102 u32 msrs[KVM_NR_SHARED_MSRS];
105 struct kvm_shared_msrs {
106 struct user_return_notifier urn;
108 struct kvm_shared_msr_values {
111 } values[KVM_NR_SHARED_MSRS];
114 static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
115 static DEFINE_PER_CPU(struct kvm_shared_msrs, shared_msrs);
117 struct kvm_stats_debugfs_item debugfs_entries[] = {
118 { "pf_fixed", VCPU_STAT(pf_fixed) },
119 { "pf_guest", VCPU_STAT(pf_guest) },
120 { "tlb_flush", VCPU_STAT(tlb_flush) },
121 { "invlpg", VCPU_STAT(invlpg) },
122 { "exits", VCPU_STAT(exits) },
123 { "io_exits", VCPU_STAT(io_exits) },
124 { "mmio_exits", VCPU_STAT(mmio_exits) },
125 { "signal_exits", VCPU_STAT(signal_exits) },
126 { "irq_window", VCPU_STAT(irq_window_exits) },
127 { "nmi_window", VCPU_STAT(nmi_window_exits) },
128 { "halt_exits", VCPU_STAT(halt_exits) },
129 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
130 { "hypercalls", VCPU_STAT(hypercalls) },
131 { "request_irq", VCPU_STAT(request_irq_exits) },
132 { "irq_exits", VCPU_STAT(irq_exits) },
133 { "host_state_reload", VCPU_STAT(host_state_reload) },
134 { "efer_reload", VCPU_STAT(efer_reload) },
135 { "fpu_reload", VCPU_STAT(fpu_reload) },
136 { "insn_emulation", VCPU_STAT(insn_emulation) },
137 { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
138 { "irq_injections", VCPU_STAT(irq_injections) },
139 { "nmi_injections", VCPU_STAT(nmi_injections) },
140 { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
141 { "mmu_pte_write", VM_STAT(mmu_pte_write) },
142 { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
143 { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
144 { "mmu_flooded", VM_STAT(mmu_flooded) },
145 { "mmu_recycled", VM_STAT(mmu_recycled) },
146 { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
147 { "mmu_unsync", VM_STAT(mmu_unsync) },
148 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
149 { "largepages", VM_STAT(lpages) },
153 u64 __read_mostly host_xcr0;
155 int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
157 static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
160 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
161 vcpu->arch.apf.gfns[i] = ~0;
164 static void kvm_on_user_return(struct user_return_notifier *urn)
167 struct kvm_shared_msrs *locals
168 = container_of(urn, struct kvm_shared_msrs, urn);
169 struct kvm_shared_msr_values *values;
171 for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
172 values = &locals->values[slot];
173 if (values->host != values->curr) {
174 wrmsrl(shared_msrs_global.msrs[slot], values->host);
175 values->curr = values->host;
178 locals->registered = false;
179 user_return_notifier_unregister(urn);
182 static void shared_msr_update(unsigned slot, u32 msr)
184 struct kvm_shared_msrs *smsr;
187 smsr = &__get_cpu_var(shared_msrs);
188 /* only read, and nobody should modify it at this time,
189 * so don't need lock */
190 if (slot >= shared_msrs_global.nr) {
191 printk(KERN_ERR "kvm: invalid MSR slot!");
194 rdmsrl_safe(msr, &value);
195 smsr->values[slot].host = value;
196 smsr->values[slot].curr = value;
199 void kvm_define_shared_msr(unsigned slot, u32 msr)
201 if (slot >= shared_msrs_global.nr)
202 shared_msrs_global.nr = slot + 1;
203 shared_msrs_global.msrs[slot] = msr;
204 /* we need ensured the shared_msr_global have been updated */
207 EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
209 static void kvm_shared_msr_cpu_online(void)
213 for (i = 0; i < shared_msrs_global.nr; ++i)
214 shared_msr_update(i, shared_msrs_global.msrs[i]);
217 void kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
219 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
221 if (((value ^ smsr->values[slot].curr) & mask) == 0)
223 smsr->values[slot].curr = value;
224 wrmsrl(shared_msrs_global.msrs[slot], value);
225 if (!smsr->registered) {
226 smsr->urn.on_user_return = kvm_on_user_return;
227 user_return_notifier_register(&smsr->urn);
228 smsr->registered = true;
231 EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
233 static void drop_user_return_notifiers(void *ignore)
235 struct kvm_shared_msrs *smsr = &__get_cpu_var(shared_msrs);
237 if (smsr->registered)
238 kvm_on_user_return(&smsr->urn);
241 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
243 if (irqchip_in_kernel(vcpu->kvm))
244 return vcpu->arch.apic_base;
246 return vcpu->arch.apic_base;
248 EXPORT_SYMBOL_GPL(kvm_get_apic_base);
250 void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
252 /* TODO: reserve bits check */
253 if (irqchip_in_kernel(vcpu->kvm))
254 kvm_lapic_set_base(vcpu, data);
256 vcpu->arch.apic_base = data;
258 EXPORT_SYMBOL_GPL(kvm_set_apic_base);
260 #define EXCPT_BENIGN 0
261 #define EXCPT_CONTRIBUTORY 1
264 static int exception_class(int vector)
274 return EXCPT_CONTRIBUTORY;
281 static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
282 unsigned nr, bool has_error, u32 error_code,
288 kvm_make_request(KVM_REQ_EVENT, vcpu);
290 if (!vcpu->arch.exception.pending) {
292 vcpu->arch.exception.pending = true;
293 vcpu->arch.exception.has_error_code = has_error;
294 vcpu->arch.exception.nr = nr;
295 vcpu->arch.exception.error_code = error_code;
296 vcpu->arch.exception.reinject = reinject;
300 /* to check exception */
301 prev_nr = vcpu->arch.exception.nr;
302 if (prev_nr == DF_VECTOR) {
303 /* triple fault -> shutdown */
304 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
307 class1 = exception_class(prev_nr);
308 class2 = exception_class(nr);
309 if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
310 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
311 /* generate double fault per SDM Table 5-5 */
312 vcpu->arch.exception.pending = true;
313 vcpu->arch.exception.has_error_code = true;
314 vcpu->arch.exception.nr = DF_VECTOR;
315 vcpu->arch.exception.error_code = 0;
317 /* replace previous exception with a new one in a hope
318 that instruction re-execution will regenerate lost
323 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
325 kvm_multiple_exception(vcpu, nr, false, 0, false);
327 EXPORT_SYMBOL_GPL(kvm_queue_exception);
329 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
331 kvm_multiple_exception(vcpu, nr, false, 0, true);
333 EXPORT_SYMBOL_GPL(kvm_requeue_exception);
335 void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
338 kvm_inject_gp(vcpu, 0);
340 kvm_x86_ops->skip_emulated_instruction(vcpu);
342 EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
344 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
346 ++vcpu->stat.pf_guest;
347 vcpu->arch.cr2 = fault->address;
348 kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
350 EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
352 void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
354 if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
355 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
357 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
360 void kvm_inject_nmi(struct kvm_vcpu *vcpu)
362 kvm_make_request(KVM_REQ_EVENT, vcpu);
363 vcpu->arch.nmi_pending = 1;
365 EXPORT_SYMBOL_GPL(kvm_inject_nmi);
367 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
369 kvm_multiple_exception(vcpu, nr, true, error_code, false);
371 EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
373 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
375 kvm_multiple_exception(vcpu, nr, true, error_code, true);
377 EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
380 * Checks if cpl <= required_cpl; if true, return true. Otherwise queue
381 * a #GP and return false.
383 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
385 if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
387 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
390 EXPORT_SYMBOL_GPL(kvm_require_cpl);
393 * This function will be used to read from the physical memory of the currently
394 * running guest. The difference to kvm_read_guest_page is that this function
395 * can read from guest physical or from the guest's guest physical memory.
397 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
398 gfn_t ngfn, void *data, int offset, int len,
404 ngpa = gfn_to_gpa(ngfn);
405 real_gfn = mmu->translate_gpa(vcpu, ngpa, access);
406 if (real_gfn == UNMAPPED_GVA)
409 real_gfn = gpa_to_gfn(real_gfn);
411 return kvm_read_guest_page(vcpu->kvm, real_gfn, data, offset, len);
413 EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
415 int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
416 void *data, int offset, int len, u32 access)
418 return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
419 data, offset, len, access);
423 * Load the pae pdptrs. Return true is they are all valid.
425 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
427 gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
428 unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
431 u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
433 ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
434 offset * sizeof(u64), sizeof(pdpte),
435 PFERR_USER_MASK|PFERR_WRITE_MASK);
440 for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
441 if (is_present_gpte(pdpte[i]) &&
442 (pdpte[i] & vcpu->arch.mmu.rsvd_bits_mask[0][2])) {
449 memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
450 __set_bit(VCPU_EXREG_PDPTR,
451 (unsigned long *)&vcpu->arch.regs_avail);
452 __set_bit(VCPU_EXREG_PDPTR,
453 (unsigned long *)&vcpu->arch.regs_dirty);
458 EXPORT_SYMBOL_GPL(load_pdptrs);
460 static bool pdptrs_changed(struct kvm_vcpu *vcpu)
462 u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
468 if (is_long_mode(vcpu) || !is_pae(vcpu))
471 if (!test_bit(VCPU_EXREG_PDPTR,
472 (unsigned long *)&vcpu->arch.regs_avail))
475 gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
476 offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
477 r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
478 PFERR_USER_MASK | PFERR_WRITE_MASK);
481 changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
487 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
489 unsigned long old_cr0 = kvm_read_cr0(vcpu);
490 unsigned long update_bits = X86_CR0_PG | X86_CR0_WP |
491 X86_CR0_CD | X86_CR0_NW;
496 if (cr0 & 0xffffffff00000000UL)
500 cr0 &= ~CR0_RESERVED_BITS;
502 if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
505 if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
508 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
510 if ((vcpu->arch.efer & EFER_LME)) {
515 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
520 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
525 kvm_x86_ops->set_cr0(vcpu, cr0);
527 if ((cr0 ^ old_cr0) & X86_CR0_PG) {
528 kvm_clear_async_pf_completion_queue(vcpu);
529 kvm_async_pf_hash_reset(vcpu);
532 if ((cr0 ^ old_cr0) & update_bits)
533 kvm_mmu_reset_context(vcpu);
536 EXPORT_SYMBOL_GPL(kvm_set_cr0);
538 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
540 (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
542 EXPORT_SYMBOL_GPL(kvm_lmsw);
544 int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
548 /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now */
549 if (index != XCR_XFEATURE_ENABLED_MASK)
552 if (kvm_x86_ops->get_cpl(vcpu) != 0)
554 if (!(xcr0 & XSTATE_FP))
556 if ((xcr0 & XSTATE_YMM) && !(xcr0 & XSTATE_SSE))
558 if (xcr0 & ~host_xcr0)
560 vcpu->arch.xcr0 = xcr0;
561 vcpu->guest_xcr0_loaded = 0;
565 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
567 if (__kvm_set_xcr(vcpu, index, xcr)) {
568 kvm_inject_gp(vcpu, 0);
573 EXPORT_SYMBOL_GPL(kvm_set_xcr);
575 static bool guest_cpuid_has_xsave(struct kvm_vcpu *vcpu)
577 struct kvm_cpuid_entry2 *best;
579 best = kvm_find_cpuid_entry(vcpu, 1, 0);
580 return best && (best->ecx & bit(X86_FEATURE_XSAVE));
583 static bool guest_cpuid_has_smep(struct kvm_vcpu *vcpu)
585 struct kvm_cpuid_entry2 *best;
587 best = kvm_find_cpuid_entry(vcpu, 7, 0);
588 return best && (best->ebx & bit(X86_FEATURE_SMEP));
591 static bool guest_cpuid_has_fsgsbase(struct kvm_vcpu *vcpu)
593 struct kvm_cpuid_entry2 *best;
595 best = kvm_find_cpuid_entry(vcpu, 7, 0);
596 return best && (best->ebx & bit(X86_FEATURE_FSGSBASE));
599 static void update_cpuid(struct kvm_vcpu *vcpu)
601 struct kvm_cpuid_entry2 *best;
603 best = kvm_find_cpuid_entry(vcpu, 1, 0);
607 /* Update OSXSAVE bit */
608 if (cpu_has_xsave && best->function == 0x1) {
609 best->ecx &= ~(bit(X86_FEATURE_OSXSAVE));
610 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE))
611 best->ecx |= bit(X86_FEATURE_OSXSAVE);
615 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
617 unsigned long old_cr4 = kvm_read_cr4(vcpu);
618 unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE |
619 X86_CR4_PAE | X86_CR4_SMEP;
620 if (cr4 & CR4_RESERVED_BITS)
623 if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
626 if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
629 if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_RDWRGSFS))
632 if (is_long_mode(vcpu)) {
633 if (!(cr4 & X86_CR4_PAE))
635 } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
636 && ((cr4 ^ old_cr4) & pdptr_bits)
637 && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
641 if (kvm_x86_ops->set_cr4(vcpu, cr4))
644 if ((cr4 ^ old_cr4) & pdptr_bits)
645 kvm_mmu_reset_context(vcpu);
647 if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
652 EXPORT_SYMBOL_GPL(kvm_set_cr4);
654 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
656 if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
657 kvm_mmu_sync_roots(vcpu);
658 kvm_mmu_flush_tlb(vcpu);
662 if (is_long_mode(vcpu)) {
663 if (cr3 & CR3_L_MODE_RESERVED_BITS)
667 if (cr3 & CR3_PAE_RESERVED_BITS)
669 if (is_paging(vcpu) &&
670 !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
674 * We don't check reserved bits in nonpae mode, because
675 * this isn't enforced, and VMware depends on this.
680 * Does the new cr3 value map to physical memory? (Note, we
681 * catch an invalid cr3 even in real-mode, because it would
682 * cause trouble later on when we turn on paging anyway.)
684 * A real CPU would silently accept an invalid cr3 and would
685 * attempt to use it - with largely undefined (and often hard
686 * to debug) behavior on the guest side.
688 if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
690 vcpu->arch.cr3 = cr3;
691 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
692 vcpu->arch.mmu.new_cr3(vcpu);
695 EXPORT_SYMBOL_GPL(kvm_set_cr3);
697 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
699 if (cr8 & CR8_RESERVED_BITS)
701 if (irqchip_in_kernel(vcpu->kvm))
702 kvm_lapic_set_tpr(vcpu, cr8);
704 vcpu->arch.cr8 = cr8;
707 EXPORT_SYMBOL_GPL(kvm_set_cr8);
709 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
711 if (irqchip_in_kernel(vcpu->kvm))
712 return kvm_lapic_get_cr8(vcpu);
714 return vcpu->arch.cr8;
716 EXPORT_SYMBOL_GPL(kvm_get_cr8);
718 static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
722 vcpu->arch.db[dr] = val;
723 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
724 vcpu->arch.eff_db[dr] = val;
727 if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
731 if (val & 0xffffffff00000000ULL)
733 vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
736 if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
740 if (val & 0xffffffff00000000ULL)
742 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
743 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
744 kvm_x86_ops->set_dr7(vcpu, vcpu->arch.dr7);
745 vcpu->arch.switch_db_regs = (val & DR7_BP_EN_MASK);
753 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
757 res = __kvm_set_dr(vcpu, dr, val);
759 kvm_queue_exception(vcpu, UD_VECTOR);
761 kvm_inject_gp(vcpu, 0);
765 EXPORT_SYMBOL_GPL(kvm_set_dr);
767 static int _kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
771 *val = vcpu->arch.db[dr];
774 if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
778 *val = vcpu->arch.dr6;
781 if (kvm_read_cr4_bits(vcpu, X86_CR4_DE))
785 *val = vcpu->arch.dr7;
792 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
794 if (_kvm_get_dr(vcpu, dr, val)) {
795 kvm_queue_exception(vcpu, UD_VECTOR);
800 EXPORT_SYMBOL_GPL(kvm_get_dr);
803 * List of msr numbers which we expose to userspace through KVM_GET_MSRS
804 * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
806 * This list is modified at module load time to reflect the
807 * capabilities of the host cpu. This capabilities test skips MSRs that are
808 * kvm-specific. Those are put in the beginning of the list.
811 #define KVM_SAVE_MSRS_BEGIN 9
812 static u32 msrs_to_save[] = {
813 MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
814 MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
815 HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
816 HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
817 MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
820 MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
822 MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
825 static unsigned num_msrs_to_save;
827 static u32 emulated_msrs[] = {
828 MSR_IA32_MISC_ENABLE,
833 static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
835 u64 old_efer = vcpu->arch.efer;
837 if (efer & efer_reserved_bits)
841 && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
844 if (efer & EFER_FFXSR) {
845 struct kvm_cpuid_entry2 *feat;
847 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
848 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
852 if (efer & EFER_SVME) {
853 struct kvm_cpuid_entry2 *feat;
855 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
856 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
861 efer |= vcpu->arch.efer & EFER_LMA;
863 kvm_x86_ops->set_efer(vcpu, efer);
865 vcpu->arch.mmu.base_role.nxe = (efer & EFER_NX) && !tdp_enabled;
867 /* Update reserved bits */
868 if ((efer ^ old_efer) & EFER_NX)
869 kvm_mmu_reset_context(vcpu);
874 void kvm_enable_efer_bits(u64 mask)
876 efer_reserved_bits &= ~mask;
878 EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
882 * Writes msr value into into the appropriate "register".
883 * Returns 0 on success, non-0 otherwise.
884 * Assumes vcpu_load() was already called.
886 int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
888 return kvm_x86_ops->set_msr(vcpu, msr_index, data);
892 * Adapt set_msr() to msr_io()'s calling convention
894 static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
896 return kvm_set_msr(vcpu, index, *data);
899 static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
903 struct pvclock_wall_clock wc;
904 struct timespec boot;
909 r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
914 ++version; /* first time write, random junk */
918 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
921 * The guest calculates current wall clock time by adding
922 * system time (updated by kvm_guest_time_update below) to the
923 * wall clock specified here. guest system time equals host
924 * system time for us, thus we must fill in host boot time here.
928 wc.sec = boot.tv_sec;
929 wc.nsec = boot.tv_nsec;
930 wc.version = version;
932 kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
935 kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
938 static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
940 uint32_t quotient, remainder;
942 /* Don't try to replace with do_div(), this one calculates
943 * "(dividend << 32) / divisor" */
945 : "=a" (quotient), "=d" (remainder)
946 : "0" (0), "1" (dividend), "r" (divisor) );
950 static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
951 s8 *pshift, u32 *pmultiplier)
958 tps64 = base_khz * 1000LL;
959 scaled64 = scaled_khz * 1000LL;
960 while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
965 tps32 = (uint32_t)tps64;
966 while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
967 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
975 *pmultiplier = div_frac(scaled64, tps32);
977 pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
978 __func__, base_khz, scaled_khz, shift, *pmultiplier);
981 static inline u64 get_kernel_ns(void)
985 WARN_ON(preemptible());
987 monotonic_to_bootbased(&ts);
988 return timespec_to_ns(&ts);
991 static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
992 unsigned long max_tsc_khz;
994 static inline int kvm_tsc_changes_freq(void)
997 int ret = !boot_cpu_has(X86_FEATURE_CONSTANT_TSC) &&
998 cpufreq_quick_get(cpu) != 0;
1003 static u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu)
1005 if (vcpu->arch.virtual_tsc_khz)
1006 return vcpu->arch.virtual_tsc_khz;
1008 return __this_cpu_read(cpu_tsc_khz);
1011 static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
1015 WARN_ON(preemptible());
1016 if (kvm_tsc_changes_freq())
1017 printk_once(KERN_WARNING
1018 "kvm: unreliable cycle conversion on adjustable rate TSC\n");
1019 ret = nsec * vcpu_tsc_khz(vcpu);
1020 do_div(ret, USEC_PER_SEC);
1024 static void kvm_init_tsc_catchup(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
1026 /* Compute a scale to convert nanoseconds in TSC cycles */
1027 kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
1028 &vcpu->arch.tsc_catchup_shift,
1029 &vcpu->arch.tsc_catchup_mult);
1032 static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1034 u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.last_tsc_nsec,
1035 vcpu->arch.tsc_catchup_mult,
1036 vcpu->arch.tsc_catchup_shift);
1037 tsc += vcpu->arch.last_tsc_write;
1041 void kvm_write_tsc(struct kvm_vcpu *vcpu, u64 data)
1043 struct kvm *kvm = vcpu->kvm;
1044 u64 offset, ns, elapsed;
1045 unsigned long flags;
1048 raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
1049 offset = kvm_x86_ops->compute_tsc_offset(vcpu, data);
1050 ns = get_kernel_ns();
1051 elapsed = ns - kvm->arch.last_tsc_nsec;
1052 sdiff = data - kvm->arch.last_tsc_write;
1057 * Special case: close write to TSC within 5 seconds of
1058 * another CPU is interpreted as an attempt to synchronize
1059 * The 5 seconds is to accommodate host load / swapping as
1060 * well as any reset of TSC during the boot process.
1062 * In that case, for a reliable TSC, we can match TSC offsets,
1063 * or make a best guest using elapsed value.
1065 if (sdiff < nsec_to_cycles(vcpu, 5ULL * NSEC_PER_SEC) &&
1066 elapsed < 5ULL * NSEC_PER_SEC) {
1067 if (!check_tsc_unstable()) {
1068 offset = kvm->arch.last_tsc_offset;
1069 pr_debug("kvm: matched tsc offset for %llu\n", data);
1071 u64 delta = nsec_to_cycles(vcpu, elapsed);
1073 pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
1075 ns = kvm->arch.last_tsc_nsec;
1077 kvm->arch.last_tsc_nsec = ns;
1078 kvm->arch.last_tsc_write = data;
1079 kvm->arch.last_tsc_offset = offset;
1080 kvm_x86_ops->write_tsc_offset(vcpu, offset);
1081 raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
1083 /* Reset of TSC must disable overshoot protection below */
1084 vcpu->arch.hv_clock.tsc_timestamp = 0;
1085 vcpu->arch.last_tsc_write = data;
1086 vcpu->arch.last_tsc_nsec = ns;
1088 EXPORT_SYMBOL_GPL(kvm_write_tsc);
1090 static int kvm_guest_time_update(struct kvm_vcpu *v)
1092 unsigned long flags;
1093 struct kvm_vcpu_arch *vcpu = &v->arch;
1095 unsigned long this_tsc_khz;
1096 s64 kernel_ns, max_kernel_ns;
1099 /* Keep irq disabled to prevent changes to the clock */
1100 local_irq_save(flags);
1101 kvm_get_msr(v, MSR_IA32_TSC, &tsc_timestamp);
1102 kernel_ns = get_kernel_ns();
1103 this_tsc_khz = vcpu_tsc_khz(v);
1104 if (unlikely(this_tsc_khz == 0)) {
1105 local_irq_restore(flags);
1106 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1111 * We may have to catch up the TSC to match elapsed wall clock
1112 * time for two reasons, even if kvmclock is used.
1113 * 1) CPU could have been running below the maximum TSC rate
1114 * 2) Broken TSC compensation resets the base at each VCPU
1115 * entry to avoid unknown leaps of TSC even when running
1116 * again on the same CPU. This may cause apparent elapsed
1117 * time to disappear, and the guest to stand still or run
1120 if (vcpu->tsc_catchup) {
1121 u64 tsc = compute_guest_tsc(v, kernel_ns);
1122 if (tsc > tsc_timestamp) {
1123 kvm_x86_ops->adjust_tsc_offset(v, tsc - tsc_timestamp);
1124 tsc_timestamp = tsc;
1128 local_irq_restore(flags);
1130 if (!vcpu->time_page)
1134 * Time as measured by the TSC may go backwards when resetting the base
1135 * tsc_timestamp. The reason for this is that the TSC resolution is
1136 * higher than the resolution of the other clock scales. Thus, many
1137 * possible measurments of the TSC correspond to one measurement of any
1138 * other clock, and so a spread of values is possible. This is not a
1139 * problem for the computation of the nanosecond clock; with TSC rates
1140 * around 1GHZ, there can only be a few cycles which correspond to one
1141 * nanosecond value, and any path through this code will inevitably
1142 * take longer than that. However, with the kernel_ns value itself,
1143 * the precision may be much lower, down to HZ granularity. If the
1144 * first sampling of TSC against kernel_ns ends in the low part of the
1145 * range, and the second in the high end of the range, we can get:
1147 * (TSC - offset_low) * S + kns_old > (TSC - offset_high) * S + kns_new
1149 * As the sampling errors potentially range in the thousands of cycles,
1150 * it is possible such a time value has already been observed by the
1151 * guest. To protect against this, we must compute the system time as
1152 * observed by the guest and ensure the new system time is greater.
1155 if (vcpu->hv_clock.tsc_timestamp && vcpu->last_guest_tsc) {
1156 max_kernel_ns = vcpu->last_guest_tsc -
1157 vcpu->hv_clock.tsc_timestamp;
1158 max_kernel_ns = pvclock_scale_delta(max_kernel_ns,
1159 vcpu->hv_clock.tsc_to_system_mul,
1160 vcpu->hv_clock.tsc_shift);
1161 max_kernel_ns += vcpu->last_kernel_ns;
1164 if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
1165 kvm_get_time_scale(NSEC_PER_SEC / 1000, this_tsc_khz,
1166 &vcpu->hv_clock.tsc_shift,
1167 &vcpu->hv_clock.tsc_to_system_mul);
1168 vcpu->hw_tsc_khz = this_tsc_khz;
1171 if (max_kernel_ns > kernel_ns)
1172 kernel_ns = max_kernel_ns;
1174 /* With all the info we got, fill in the values */
1175 vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
1176 vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
1177 vcpu->last_kernel_ns = kernel_ns;
1178 vcpu->last_guest_tsc = tsc_timestamp;
1179 vcpu->hv_clock.flags = 0;
1182 * The interface expects us to write an even number signaling that the
1183 * update is finished. Since the guest won't see the intermediate
1184 * state, we just increase by 2 at the end.
1186 vcpu->hv_clock.version += 2;
1188 shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
1190 memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
1191 sizeof(vcpu->hv_clock));
1193 kunmap_atomic(shared_kaddr, KM_USER0);
1195 mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
1199 static bool msr_mtrr_valid(unsigned msr)
1202 case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
1203 case MSR_MTRRfix64K_00000:
1204 case MSR_MTRRfix16K_80000:
1205 case MSR_MTRRfix16K_A0000:
1206 case MSR_MTRRfix4K_C0000:
1207 case MSR_MTRRfix4K_C8000:
1208 case MSR_MTRRfix4K_D0000:
1209 case MSR_MTRRfix4K_D8000:
1210 case MSR_MTRRfix4K_E0000:
1211 case MSR_MTRRfix4K_E8000:
1212 case MSR_MTRRfix4K_F0000:
1213 case MSR_MTRRfix4K_F8000:
1214 case MSR_MTRRdefType:
1215 case MSR_IA32_CR_PAT:
1223 static bool valid_pat_type(unsigned t)
1225 return t < 8 && (1 << t) & 0xf3; /* 0, 1, 4, 5, 6, 7 */
1228 static bool valid_mtrr_type(unsigned t)
1230 return t < 8 && (1 << t) & 0x73; /* 0, 1, 4, 5, 6 */
1233 static bool mtrr_valid(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1237 if (!msr_mtrr_valid(msr))
1240 if (msr == MSR_IA32_CR_PAT) {
1241 for (i = 0; i < 8; i++)
1242 if (!valid_pat_type((data >> (i * 8)) & 0xff))
1245 } else if (msr == MSR_MTRRdefType) {
1248 return valid_mtrr_type(data & 0xff);
1249 } else if (msr >= MSR_MTRRfix64K_00000 && msr <= MSR_MTRRfix4K_F8000) {
1250 for (i = 0; i < 8 ; i++)
1251 if (!valid_mtrr_type((data >> (i * 8)) & 0xff))
1256 /* variable MTRRs */
1257 return valid_mtrr_type(data & 0xff);
1260 static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1262 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
1264 if (!mtrr_valid(vcpu, msr, data))
1267 if (msr == MSR_MTRRdefType) {
1268 vcpu->arch.mtrr_state.def_type = data;
1269 vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
1270 } else if (msr == MSR_MTRRfix64K_00000)
1272 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
1273 p[1 + msr - MSR_MTRRfix16K_80000] = data;
1274 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
1275 p[3 + msr - MSR_MTRRfix4K_C0000] = data;
1276 else if (msr == MSR_IA32_CR_PAT)
1277 vcpu->arch.pat = data;
1278 else { /* Variable MTRRs */
1279 int idx, is_mtrr_mask;
1282 idx = (msr - 0x200) / 2;
1283 is_mtrr_mask = msr - 0x200 - 2 * idx;
1286 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
1289 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
1293 kvm_mmu_reset_context(vcpu);
1297 static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1299 u64 mcg_cap = vcpu->arch.mcg_cap;
1300 unsigned bank_num = mcg_cap & 0xff;
1303 case MSR_IA32_MCG_STATUS:
1304 vcpu->arch.mcg_status = data;
1306 case MSR_IA32_MCG_CTL:
1307 if (!(mcg_cap & MCG_CTL_P))
1309 if (data != 0 && data != ~(u64)0)
1311 vcpu->arch.mcg_ctl = data;
1314 if (msr >= MSR_IA32_MC0_CTL &&
1315 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
1316 u32 offset = msr - MSR_IA32_MC0_CTL;
1317 /* only 0 or all 1s can be written to IA32_MCi_CTL
1318 * some Linux kernels though clear bit 10 in bank 4 to
1319 * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1320 * this to avoid an uncatched #GP in the guest
1322 if ((offset & 0x3) == 0 &&
1323 data != 0 && (data | (1 << 10)) != ~(u64)0)
1325 vcpu->arch.mce_banks[offset] = data;
1333 static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
1335 struct kvm *kvm = vcpu->kvm;
1336 int lm = is_long_mode(vcpu);
1337 u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
1338 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
1339 u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
1340 : kvm->arch.xen_hvm_config.blob_size_32;
1341 u32 page_num = data & ~PAGE_MASK;
1342 u64 page_addr = data & PAGE_MASK;
1347 if (page_num >= blob_size)
1350 page = kzalloc(PAGE_SIZE, GFP_KERNEL);
1354 if (copy_from_user(page, blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE))
1356 if (kvm_write_guest(kvm, page_addr, page, PAGE_SIZE))
1365 static bool kvm_hv_hypercall_enabled(struct kvm *kvm)
1367 return kvm->arch.hv_hypercall & HV_X64_MSR_HYPERCALL_ENABLE;
1370 static bool kvm_hv_msr_partition_wide(u32 msr)
1374 case HV_X64_MSR_GUEST_OS_ID:
1375 case HV_X64_MSR_HYPERCALL:
1383 static int set_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1385 struct kvm *kvm = vcpu->kvm;
1388 case HV_X64_MSR_GUEST_OS_ID:
1389 kvm->arch.hv_guest_os_id = data;
1390 /* setting guest os id to zero disables hypercall page */
1391 if (!kvm->arch.hv_guest_os_id)
1392 kvm->arch.hv_hypercall &= ~HV_X64_MSR_HYPERCALL_ENABLE;
1394 case HV_X64_MSR_HYPERCALL: {
1399 /* if guest os id is not set hypercall should remain disabled */
1400 if (!kvm->arch.hv_guest_os_id)
1402 if (!(data & HV_X64_MSR_HYPERCALL_ENABLE)) {
1403 kvm->arch.hv_hypercall = data;
1406 gfn = data >> HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT;
1407 addr = gfn_to_hva(kvm, gfn);
1408 if (kvm_is_error_hva(addr))
1410 kvm_x86_ops->patch_hypercall(vcpu, instructions);
1411 ((unsigned char *)instructions)[3] = 0xc3; /* ret */
1412 if (__copy_to_user((void __user *)addr, instructions, 4))
1414 kvm->arch.hv_hypercall = data;
1418 pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
1419 "data 0x%llx\n", msr, data);
1425 static int set_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1428 case HV_X64_MSR_APIC_ASSIST_PAGE: {
1431 if (!(data & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE)) {
1432 vcpu->arch.hv_vapic = data;
1435 addr = gfn_to_hva(vcpu->kvm, data >>
1436 HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT);
1437 if (kvm_is_error_hva(addr))
1439 if (__clear_user((void __user *)addr, PAGE_SIZE))
1441 vcpu->arch.hv_vapic = data;
1444 case HV_X64_MSR_EOI:
1445 return kvm_hv_vapic_msr_write(vcpu, APIC_EOI, data);
1446 case HV_X64_MSR_ICR:
1447 return kvm_hv_vapic_msr_write(vcpu, APIC_ICR, data);
1448 case HV_X64_MSR_TPR:
1449 return kvm_hv_vapic_msr_write(vcpu, APIC_TASKPRI, data);
1451 pr_unimpl(vcpu, "HYPER-V unimplemented wrmsr: 0x%x "
1452 "data 0x%llx\n", msr, data);
1459 static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
1461 gpa_t gpa = data & ~0x3f;
1463 /* Bits 2:5 are resrved, Should be zero */
1467 vcpu->arch.apf.msr_val = data;
1469 if (!(data & KVM_ASYNC_PF_ENABLED)) {
1470 kvm_clear_async_pf_completion_queue(vcpu);
1471 kvm_async_pf_hash_reset(vcpu);
1475 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa))
1478 vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
1479 kvm_async_pf_wakeup_all(vcpu);
1483 static void kvmclock_reset(struct kvm_vcpu *vcpu)
1485 if (vcpu->arch.time_page) {
1486 kvm_release_page_dirty(vcpu->arch.time_page);
1487 vcpu->arch.time_page = NULL;
1491 static void accumulate_steal_time(struct kvm_vcpu *vcpu)
1495 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
1498 delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
1499 vcpu->arch.st.last_steal = current->sched_info.run_delay;
1500 vcpu->arch.st.accum_steal = delta;
1503 static void record_steal_time(struct kvm_vcpu *vcpu)
1505 if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
1508 if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
1509 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
1512 vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
1513 vcpu->arch.st.steal.version += 2;
1514 vcpu->arch.st.accum_steal = 0;
1516 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
1517 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
1520 int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1524 return set_efer(vcpu, data);
1526 data &= ~(u64)0x40; /* ignore flush filter disable */
1527 data &= ~(u64)0x100; /* ignore ignne emulation enable */
1529 pr_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
1534 case MSR_FAM10H_MMIO_CONF_BASE:
1536 pr_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
1541 case MSR_AMD64_NB_CFG:
1543 case MSR_IA32_DEBUGCTLMSR:
1545 /* We support the non-activated case already */
1547 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
1548 /* Values other than LBR and BTF are vendor-specific,
1549 thus reserved and should throw a #GP */
1552 pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
1555 case MSR_IA32_UCODE_REV:
1556 case MSR_IA32_UCODE_WRITE:
1557 case MSR_VM_HSAVE_PA:
1558 case MSR_AMD64_PATCH_LOADER:
1560 case 0x200 ... 0x2ff:
1561 return set_msr_mtrr(vcpu, msr, data);
1562 case MSR_IA32_APICBASE:
1563 kvm_set_apic_base(vcpu, data);
1565 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1566 return kvm_x2apic_msr_write(vcpu, msr, data);
1567 case MSR_IA32_MISC_ENABLE:
1568 vcpu->arch.ia32_misc_enable_msr = data;
1570 case MSR_KVM_WALL_CLOCK_NEW:
1571 case MSR_KVM_WALL_CLOCK:
1572 vcpu->kvm->arch.wall_clock = data;
1573 kvm_write_wall_clock(vcpu->kvm, data);
1575 case MSR_KVM_SYSTEM_TIME_NEW:
1576 case MSR_KVM_SYSTEM_TIME: {
1577 kvmclock_reset(vcpu);
1579 vcpu->arch.time = data;
1580 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1582 /* we verify if the enable bit is set... */
1586 /* ...but clean it before doing the actual write */
1587 vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
1589 vcpu->arch.time_page =
1590 gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
1592 if (is_error_page(vcpu->arch.time_page)) {
1593 kvm_release_page_clean(vcpu->arch.time_page);
1594 vcpu->arch.time_page = NULL;
1598 case MSR_KVM_ASYNC_PF_EN:
1599 if (kvm_pv_enable_async_pf(vcpu, data))
1602 case MSR_KVM_STEAL_TIME:
1604 if (unlikely(!sched_info_on()))
1607 if (data & KVM_STEAL_RESERVED_MASK)
1610 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
1611 data & KVM_STEAL_VALID_BITS))
1614 vcpu->arch.st.msr_val = data;
1616 if (!(data & KVM_MSR_ENABLED))
1619 vcpu->arch.st.last_steal = current->sched_info.run_delay;
1622 accumulate_steal_time(vcpu);
1625 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
1629 case MSR_IA32_MCG_CTL:
1630 case MSR_IA32_MCG_STATUS:
1631 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1632 return set_msr_mce(vcpu, msr, data);
1634 /* Performance counters are not protected by a CPUID bit,
1635 * so we should check all of them in the generic path for the sake of
1636 * cross vendor migration.
1637 * Writing a zero into the event select MSRs disables them,
1638 * which we perfectly emulate ;-). Any other value should be at least
1639 * reported, some guests depend on them.
1641 case MSR_P6_EVNTSEL0:
1642 case MSR_P6_EVNTSEL1:
1643 case MSR_K7_EVNTSEL0:
1644 case MSR_K7_EVNTSEL1:
1645 case MSR_K7_EVNTSEL2:
1646 case MSR_K7_EVNTSEL3:
1648 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1649 "0x%x data 0x%llx\n", msr, data);
1651 /* at least RHEL 4 unconditionally writes to the perfctr registers,
1652 * so we ignore writes to make it happy.
1654 case MSR_P6_PERFCTR0:
1655 case MSR_P6_PERFCTR1:
1656 case MSR_K7_PERFCTR0:
1657 case MSR_K7_PERFCTR1:
1658 case MSR_K7_PERFCTR2:
1659 case MSR_K7_PERFCTR3:
1660 pr_unimpl(vcpu, "unimplemented perfctr wrmsr: "
1661 "0x%x data 0x%llx\n", msr, data);
1663 case MSR_K7_CLK_CTL:
1665 * Ignore all writes to this no longer documented MSR.
1666 * Writes are only relevant for old K7 processors,
1667 * all pre-dating SVM, but a recommended workaround from
1668 * AMD for these chips. It is possible to speicify the
1669 * affected processor models on the command line, hence
1670 * the need to ignore the workaround.
1673 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
1674 if (kvm_hv_msr_partition_wide(msr)) {
1676 mutex_lock(&vcpu->kvm->lock);
1677 r = set_msr_hyperv_pw(vcpu, msr, data);
1678 mutex_unlock(&vcpu->kvm->lock);
1681 return set_msr_hyperv(vcpu, msr, data);
1683 case MSR_IA32_BBL_CR_CTL3:
1684 /* Drop writes to this legacy MSR -- see rdmsr
1685 * counterpart for further detail.
1687 pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
1690 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
1691 return xen_hvm_config(vcpu, data);
1693 pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
1697 pr_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
1704 EXPORT_SYMBOL_GPL(kvm_set_msr_common);
1708 * Reads an msr value (of 'msr_index') into 'pdata'.
1709 * Returns 0 on success, non-0 otherwise.
1710 * Assumes vcpu_load() was already called.
1712 int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
1714 return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
1717 static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1719 u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
1721 if (!msr_mtrr_valid(msr))
1724 if (msr == MSR_MTRRdefType)
1725 *pdata = vcpu->arch.mtrr_state.def_type +
1726 (vcpu->arch.mtrr_state.enabled << 10);
1727 else if (msr == MSR_MTRRfix64K_00000)
1729 else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
1730 *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
1731 else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
1732 *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
1733 else if (msr == MSR_IA32_CR_PAT)
1734 *pdata = vcpu->arch.pat;
1735 else { /* Variable MTRRs */
1736 int idx, is_mtrr_mask;
1739 idx = (msr - 0x200) / 2;
1740 is_mtrr_mask = msr - 0x200 - 2 * idx;
1743 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
1746 (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
1753 static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1756 u64 mcg_cap = vcpu->arch.mcg_cap;
1757 unsigned bank_num = mcg_cap & 0xff;
1760 case MSR_IA32_P5_MC_ADDR:
1761 case MSR_IA32_P5_MC_TYPE:
1764 case MSR_IA32_MCG_CAP:
1765 data = vcpu->arch.mcg_cap;
1767 case MSR_IA32_MCG_CTL:
1768 if (!(mcg_cap & MCG_CTL_P))
1770 data = vcpu->arch.mcg_ctl;
1772 case MSR_IA32_MCG_STATUS:
1773 data = vcpu->arch.mcg_status;
1776 if (msr >= MSR_IA32_MC0_CTL &&
1777 msr < MSR_IA32_MC0_CTL + 4 * bank_num) {
1778 u32 offset = msr - MSR_IA32_MC0_CTL;
1779 data = vcpu->arch.mce_banks[offset];
1788 static int get_msr_hyperv_pw(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1791 struct kvm *kvm = vcpu->kvm;
1794 case HV_X64_MSR_GUEST_OS_ID:
1795 data = kvm->arch.hv_guest_os_id;
1797 case HV_X64_MSR_HYPERCALL:
1798 data = kvm->arch.hv_hypercall;
1801 pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
1809 static int get_msr_hyperv(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1814 case HV_X64_MSR_VP_INDEX: {
1817 kvm_for_each_vcpu(r, v, vcpu->kvm)
1822 case HV_X64_MSR_EOI:
1823 return kvm_hv_vapic_msr_read(vcpu, APIC_EOI, pdata);
1824 case HV_X64_MSR_ICR:
1825 return kvm_hv_vapic_msr_read(vcpu, APIC_ICR, pdata);
1826 case HV_X64_MSR_TPR:
1827 return kvm_hv_vapic_msr_read(vcpu, APIC_TASKPRI, pdata);
1828 case HV_X64_MSR_APIC_ASSIST_PAGE:
1829 data = vcpu->arch.hv_vapic;
1832 pr_unimpl(vcpu, "Hyper-V unhandled rdmsr: 0x%x\n", msr);
1839 int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
1844 case MSR_IA32_PLATFORM_ID:
1845 case MSR_IA32_UCODE_REV:
1846 case MSR_IA32_EBL_CR_POWERON:
1847 case MSR_IA32_DEBUGCTLMSR:
1848 case MSR_IA32_LASTBRANCHFROMIP:
1849 case MSR_IA32_LASTBRANCHTOIP:
1850 case MSR_IA32_LASTINTFROMIP:
1851 case MSR_IA32_LASTINTTOIP:
1854 case MSR_VM_HSAVE_PA:
1855 case MSR_P6_PERFCTR0:
1856 case MSR_P6_PERFCTR1:
1857 case MSR_P6_EVNTSEL0:
1858 case MSR_P6_EVNTSEL1:
1859 case MSR_K7_EVNTSEL0:
1860 case MSR_K7_PERFCTR0:
1861 case MSR_K8_INT_PENDING_MSG:
1862 case MSR_AMD64_NB_CFG:
1863 case MSR_FAM10H_MMIO_CONF_BASE:
1867 data = 0x500 | KVM_NR_VAR_MTRR;
1869 case 0x200 ... 0x2ff:
1870 return get_msr_mtrr(vcpu, msr, pdata);
1871 case 0xcd: /* fsb frequency */
1875 * MSR_EBC_FREQUENCY_ID
1876 * Conservative value valid for even the basic CPU models.
1877 * Models 0,1: 000 in bits 23:21 indicating a bus speed of
1878 * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
1879 * and 266MHz for model 3, or 4. Set Core Clock
1880 * Frequency to System Bus Frequency Ratio to 1 (bits
1881 * 31:24) even though these are only valid for CPU
1882 * models > 2, however guests may end up dividing or
1883 * multiplying by zero otherwise.
1885 case MSR_EBC_FREQUENCY_ID:
1888 case MSR_IA32_APICBASE:
1889 data = kvm_get_apic_base(vcpu);
1891 case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
1892 return kvm_x2apic_msr_read(vcpu, msr, pdata);
1894 case MSR_IA32_MISC_ENABLE:
1895 data = vcpu->arch.ia32_misc_enable_msr;
1897 case MSR_IA32_PERF_STATUS:
1898 /* TSC increment by tick */
1900 /* CPU multiplier */
1901 data |= (((uint64_t)4ULL) << 40);
1904 data = vcpu->arch.efer;
1906 case MSR_KVM_WALL_CLOCK:
1907 case MSR_KVM_WALL_CLOCK_NEW:
1908 data = vcpu->kvm->arch.wall_clock;
1910 case MSR_KVM_SYSTEM_TIME:
1911 case MSR_KVM_SYSTEM_TIME_NEW:
1912 data = vcpu->arch.time;
1914 case MSR_KVM_ASYNC_PF_EN:
1915 data = vcpu->arch.apf.msr_val;
1917 case MSR_KVM_STEAL_TIME:
1918 data = vcpu->arch.st.msr_val;
1920 case MSR_IA32_P5_MC_ADDR:
1921 case MSR_IA32_P5_MC_TYPE:
1922 case MSR_IA32_MCG_CAP:
1923 case MSR_IA32_MCG_CTL:
1924 case MSR_IA32_MCG_STATUS:
1925 case MSR_IA32_MC0_CTL ... MSR_IA32_MC0_CTL + 4 * KVM_MAX_MCE_BANKS - 1:
1926 return get_msr_mce(vcpu, msr, pdata);
1927 case MSR_K7_CLK_CTL:
1929 * Provide expected ramp-up count for K7. All other
1930 * are set to zero, indicating minimum divisors for
1933 * This prevents guest kernels on AMD host with CPU
1934 * type 6, model 8 and higher from exploding due to
1935 * the rdmsr failing.
1939 case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
1940 if (kvm_hv_msr_partition_wide(msr)) {
1942 mutex_lock(&vcpu->kvm->lock);
1943 r = get_msr_hyperv_pw(vcpu, msr, pdata);
1944 mutex_unlock(&vcpu->kvm->lock);
1947 return get_msr_hyperv(vcpu, msr, pdata);
1949 case MSR_IA32_BBL_CR_CTL3:
1950 /* This legacy MSR exists but isn't fully documented in current
1951 * silicon. It is however accessed by winxp in very narrow
1952 * scenarios where it sets bit #19, itself documented as
1953 * a "reserved" bit. Best effort attempt to source coherent
1954 * read data here should the balance of the register be
1955 * interpreted by the guest:
1957 * L2 cache control register 3: 64GB range, 256KB size,
1958 * enabled, latency 0x1, configured
1964 pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
1967 pr_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr);
1975 EXPORT_SYMBOL_GPL(kvm_get_msr_common);
1978 * Read or write a bunch of msrs. All parameters are kernel addresses.
1980 * @return number of msrs set successfully.
1982 static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
1983 struct kvm_msr_entry *entries,
1984 int (*do_msr)(struct kvm_vcpu *vcpu,
1985 unsigned index, u64 *data))
1989 idx = srcu_read_lock(&vcpu->kvm->srcu);
1990 for (i = 0; i < msrs->nmsrs; ++i)
1991 if (do_msr(vcpu, entries[i].index, &entries[i].data))
1993 srcu_read_unlock(&vcpu->kvm->srcu, idx);
1999 * Read or write a bunch of msrs. Parameters are user addresses.
2001 * @return number of msrs set successfully.
2003 static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2004 int (*do_msr)(struct kvm_vcpu *vcpu,
2005 unsigned index, u64 *data),
2008 struct kvm_msrs msrs;
2009 struct kvm_msr_entry *entries;
2014 if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2018 if (msrs.nmsrs >= MAX_IO_MSRS)
2022 size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
2023 entries = kmalloc(size, GFP_KERNEL);
2028 if (copy_from_user(entries, user_msrs->entries, size))
2031 r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2036 if (writeback && copy_to_user(user_msrs->entries, entries, size))
2047 int kvm_dev_ioctl_check_extension(long ext)
2052 case KVM_CAP_IRQCHIP:
2054 case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
2055 case KVM_CAP_SET_TSS_ADDR:
2056 case KVM_CAP_EXT_CPUID:
2057 case KVM_CAP_CLOCKSOURCE:
2059 case KVM_CAP_NOP_IO_DELAY:
2060 case KVM_CAP_MP_STATE:
2061 case KVM_CAP_SYNC_MMU:
2062 case KVM_CAP_USER_NMI:
2063 case KVM_CAP_REINJECT_CONTROL:
2064 case KVM_CAP_IRQ_INJECT_STATUS:
2065 case KVM_CAP_ASSIGN_DEV_IRQ:
2067 case KVM_CAP_IOEVENTFD:
2069 case KVM_CAP_PIT_STATE2:
2070 case KVM_CAP_SET_IDENTITY_MAP_ADDR:
2071 case KVM_CAP_XEN_HVM:
2072 case KVM_CAP_ADJUST_CLOCK:
2073 case KVM_CAP_VCPU_EVENTS:
2074 case KVM_CAP_HYPERV:
2075 case KVM_CAP_HYPERV_VAPIC:
2076 case KVM_CAP_HYPERV_SPIN:
2077 case KVM_CAP_PCI_SEGMENT:
2078 case KVM_CAP_DEBUGREGS:
2079 case KVM_CAP_X86_ROBUST_SINGLESTEP:
2081 case KVM_CAP_ASYNC_PF:
2082 case KVM_CAP_GET_TSC_KHZ:
2085 case KVM_CAP_COALESCED_MMIO:
2086 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2089 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2091 case KVM_CAP_NR_VCPUS:
2092 r = KVM_SOFT_MAX_VCPUS;
2094 case KVM_CAP_MAX_VCPUS:
2097 case KVM_CAP_NR_MEMSLOTS:
2098 r = KVM_MEMORY_SLOTS;
2100 case KVM_CAP_PV_MMU: /* obsolete */
2107 r = KVM_MAX_MCE_BANKS;
2112 case KVM_CAP_TSC_CONTROL:
2113 r = kvm_has_tsc_control;
2123 long kvm_arch_dev_ioctl(struct file *filp,
2124 unsigned int ioctl, unsigned long arg)
2126 void __user *argp = (void __user *)arg;
2130 case KVM_GET_MSR_INDEX_LIST: {
2131 struct kvm_msr_list __user *user_msr_list = argp;
2132 struct kvm_msr_list msr_list;
2136 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2139 msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
2140 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2143 if (n < msr_list.nmsrs)
2146 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2147 num_msrs_to_save * sizeof(u32)))
2149 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
2151 ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
2156 case KVM_GET_SUPPORTED_CPUID: {
2157 struct kvm_cpuid2 __user *cpuid_arg = argp;
2158 struct kvm_cpuid2 cpuid;
2161 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2163 r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
2164 cpuid_arg->entries);
2169 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2174 case KVM_X86_GET_MCE_CAP_SUPPORTED: {
2177 mce_cap = KVM_MCE_CAP_SUPPORTED;
2179 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
2191 static void wbinvd_ipi(void *garbage)
2196 static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2198 return vcpu->kvm->arch.iommu_domain &&
2199 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY);
2202 void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2204 /* Address WBINVD may be executed by guest */
2205 if (need_emulate_wbinvd(vcpu)) {
2206 if (kvm_x86_ops->has_wbinvd_exit())
2207 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2208 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2209 smp_call_function_single(vcpu->cpu,
2210 wbinvd_ipi, NULL, 1);
2213 kvm_x86_ops->vcpu_load(vcpu, cpu);
2214 if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
2215 /* Make sure TSC doesn't go backwards */
2219 kvm_get_msr(vcpu, MSR_IA32_TSC, &tsc);
2220 tsc_delta = !vcpu->arch.last_guest_tsc ? 0 :
2221 tsc - vcpu->arch.last_guest_tsc;
2224 mark_tsc_unstable("KVM discovered backwards TSC");
2225 if (check_tsc_unstable()) {
2226 kvm_x86_ops->adjust_tsc_offset(vcpu, -tsc_delta);
2227 vcpu->arch.tsc_catchup = 1;
2229 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2230 if (vcpu->cpu != cpu)
2231 kvm_migrate_timers(vcpu);
2235 accumulate_steal_time(vcpu);
2236 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2239 void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2241 kvm_x86_ops->vcpu_put(vcpu);
2242 kvm_put_guest_fpu(vcpu);
2243 kvm_get_msr(vcpu, MSR_IA32_TSC, &vcpu->arch.last_guest_tsc);
2246 static int is_efer_nx(void)
2248 unsigned long long efer = 0;
2250 rdmsrl_safe(MSR_EFER, &efer);
2251 return efer & EFER_NX;
2254 static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
2257 struct kvm_cpuid_entry2 *e, *entry;
2260 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
2261 e = &vcpu->arch.cpuid_entries[i];
2262 if (e->function == 0x80000001) {
2267 if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
2268 entry->edx &= ~(1 << 20);
2269 printk(KERN_INFO "kvm: guest NX capability removed\n");
2273 /* when an old userspace process fills a new kernel module */
2274 static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
2275 struct kvm_cpuid *cpuid,
2276 struct kvm_cpuid_entry __user *entries)
2279 struct kvm_cpuid_entry *cpuid_entries;
2282 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
2285 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
2289 if (copy_from_user(cpuid_entries, entries,
2290 cpuid->nent * sizeof(struct kvm_cpuid_entry)))
2292 for (i = 0; i < cpuid->nent; i++) {
2293 vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
2294 vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
2295 vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
2296 vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
2297 vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
2298 vcpu->arch.cpuid_entries[i].index = 0;
2299 vcpu->arch.cpuid_entries[i].flags = 0;
2300 vcpu->arch.cpuid_entries[i].padding[0] = 0;
2301 vcpu->arch.cpuid_entries[i].padding[1] = 0;
2302 vcpu->arch.cpuid_entries[i].padding[2] = 0;
2304 vcpu->arch.cpuid_nent = cpuid->nent;
2305 cpuid_fix_nx_cap(vcpu);
2307 kvm_apic_set_version(vcpu);
2308 kvm_x86_ops->cpuid_update(vcpu);
2312 vfree(cpuid_entries);
2317 static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
2318 struct kvm_cpuid2 *cpuid,
2319 struct kvm_cpuid_entry2 __user *entries)
2324 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
2327 if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
2328 cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
2330 vcpu->arch.cpuid_nent = cpuid->nent;
2331 kvm_apic_set_version(vcpu);
2332 kvm_x86_ops->cpuid_update(vcpu);
2340 static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
2341 struct kvm_cpuid2 *cpuid,
2342 struct kvm_cpuid_entry2 __user *entries)
2347 if (cpuid->nent < vcpu->arch.cpuid_nent)
2350 if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
2351 vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
2356 cpuid->nent = vcpu->arch.cpuid_nent;
2360 static void cpuid_mask(u32 *word, int wordnum)
2362 *word &= boot_cpu_data.x86_capability[wordnum];
2365 static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
2368 entry->function = function;
2369 entry->index = index;
2370 cpuid_count(entry->function, entry->index,
2371 &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
2375 static bool supported_xcr0_bit(unsigned bit)
2377 u64 mask = ((u64)1 << bit);
2379 return mask & (XSTATE_FP | XSTATE_SSE | XSTATE_YMM) & host_xcr0;
2382 #define F(x) bit(X86_FEATURE_##x)
2384 static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
2385 u32 index, int *nent, int maxnent)
2387 unsigned f_nx = is_efer_nx() ? F(NX) : 0;
2388 #ifdef CONFIG_X86_64
2389 unsigned f_gbpages = (kvm_x86_ops->get_lpage_level() == PT_PDPE_LEVEL)
2391 unsigned f_lm = F(LM);
2393 unsigned f_gbpages = 0;
2396 unsigned f_rdtscp = kvm_x86_ops->rdtscp_supported() ? F(RDTSCP) : 0;
2399 const u32 kvm_supported_word0_x86_features =
2400 F(FPU) | F(VME) | F(DE) | F(PSE) |
2401 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
2402 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SEP) |
2403 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
2404 F(PAT) | F(PSE36) | 0 /* PSN */ | F(CLFLSH) |
2405 0 /* Reserved, DS, ACPI */ | F(MMX) |
2406 F(FXSR) | F(XMM) | F(XMM2) | F(SELFSNOOP) |
2407 0 /* HTT, TM, Reserved, PBE */;
2408 /* cpuid 0x80000001.edx */
2409 const u32 kvm_supported_word1_x86_features =
2410 F(FPU) | F(VME) | F(DE) | F(PSE) |
2411 F(TSC) | F(MSR) | F(PAE) | F(MCE) |
2412 F(CX8) | F(APIC) | 0 /* Reserved */ | F(SYSCALL) |
2413 F(MTRR) | F(PGE) | F(MCA) | F(CMOV) |
2414 F(PAT) | F(PSE36) | 0 /* Reserved */ |
2415 f_nx | 0 /* Reserved */ | F(MMXEXT) | F(MMX) |
2416 F(FXSR) | F(FXSR_OPT) | f_gbpages | f_rdtscp |
2417 0 /* Reserved */ | f_lm | F(3DNOWEXT) | F(3DNOW);
2419 const u32 kvm_supported_word4_x86_features =
2420 F(XMM3) | F(PCLMULQDQ) | 0 /* DTES64, MONITOR */ |
2421 0 /* DS-CPL, VMX, SMX, EST */ |
2422 0 /* TM2 */ | F(SSSE3) | 0 /* CNXT-ID */ | 0 /* Reserved */ |
2423 0 /* Reserved */ | F(CX16) | 0 /* xTPR Update, PDCM */ |
2424 0 /* Reserved, DCA */ | F(XMM4_1) |
2425 F(XMM4_2) | F(X2APIC) | F(MOVBE) | F(POPCNT) |
2426 0 /* Reserved*/ | F(AES) | F(XSAVE) | 0 /* OSXSAVE */ | F(AVX) |
2427 F(F16C) | F(RDRAND);
2428 /* cpuid 0x80000001.ecx */
2429 const u32 kvm_supported_word6_x86_features =
2430 F(LAHF_LM) | F(CMP_LEGACY) | 0 /*SVM*/ | 0 /* ExtApicSpace */ |
2431 F(CR8_LEGACY) | F(ABM) | F(SSE4A) | F(MISALIGNSSE) |
2432 F(3DNOWPREFETCH) | 0 /* OSVW */ | 0 /* IBS */ | F(XOP) |
2433 0 /* SKINIT, WDT, LWP */ | F(FMA4) | F(TBM);
2435 /* cpuid 0xC0000001.edx */
2436 const u32 kvm_supported_word5_x86_features =
2437 F(XSTORE) | F(XSTORE_EN) | F(XCRYPT) | F(XCRYPT_EN) |
2438 F(ACE2) | F(ACE2_EN) | F(PHE) | F(PHE_EN) |
2442 const u32 kvm_supported_word9_x86_features =
2443 F(SMEP) | F(FSGSBASE) | F(ERMS);
2445 /* all calls to cpuid_count() should be made on the same cpu */
2447 do_cpuid_1_ent(entry, function, index);
2452 entry->eax = min(entry->eax, (u32)0xd);
2455 entry->edx &= kvm_supported_word0_x86_features;
2456 cpuid_mask(&entry->edx, 0);
2457 entry->ecx &= kvm_supported_word4_x86_features;
2458 cpuid_mask(&entry->ecx, 4);
2459 /* we support x2apic emulation even if host does not support
2460 * it since we emulate x2apic in software */
2461 entry->ecx |= F(X2APIC);
2463 /* function 2 entries are STATEFUL. That is, repeated cpuid commands
2464 * may return different values. This forces us to get_cpu() before
2465 * issuing the first command, and also to emulate this annoying behavior
2466 * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
2468 int t, times = entry->eax & 0xff;
2470 entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
2471 entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
2472 for (t = 1; t < times && *nent < maxnent; ++t) {
2473 do_cpuid_1_ent(&entry[t], function, 0);
2474 entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
2479 /* function 4 has additional index. */
2483 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2484 /* read more entries until cache_type is zero */
2485 for (i = 1; *nent < maxnent; ++i) {
2486 cache_type = entry[i - 1].eax & 0x1f;
2489 do_cpuid_1_ent(&entry[i], function, i);
2491 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2497 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2498 /* Mask ebx against host capbability word 9 */
2500 entry->ebx &= kvm_supported_word9_x86_features;
2501 cpuid_mask(&entry->ebx, 9);
2511 /* function 0xb has additional index. */
2515 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2516 /* read more entries until level_type is zero */
2517 for (i = 1; *nent < maxnent; ++i) {
2518 level_type = entry[i - 1].ecx & 0xff00;
2521 do_cpuid_1_ent(&entry[i], function, i);
2523 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2531 entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2532 for (idx = 1, i = 1; *nent < maxnent && idx < 64; ++idx) {
2533 do_cpuid_1_ent(&entry[i], function, idx);
2534 if (entry[i].eax == 0 || !supported_xcr0_bit(idx))
2537 KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
2543 case KVM_CPUID_SIGNATURE: {
2544 char signature[12] = "KVMKVMKVM\0\0";
2545 u32 *sigptr = (u32 *)signature;
2547 entry->ebx = sigptr[0];
2548 entry->ecx = sigptr[1];
2549 entry->edx = sigptr[2];
2552 case KVM_CPUID_FEATURES:
2553 entry->eax = (1 << KVM_FEATURE_CLOCKSOURCE) |
2554 (1 << KVM_FEATURE_NOP_IO_DELAY) |
2555 (1 << KVM_FEATURE_CLOCKSOURCE2) |
2556 (1 << KVM_FEATURE_ASYNC_PF) |
2557 (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT);
2559 if (sched_info_on())
2560 entry->eax |= (1 << KVM_FEATURE_STEAL_TIME);
2567 entry->eax = min(entry->eax, 0x8000001a);
2570 entry->edx &= kvm_supported_word1_x86_features;
2571 cpuid_mask(&entry->edx, 1);
2572 entry->ecx &= kvm_supported_word6_x86_features;
2573 cpuid_mask(&entry->ecx, 6);
2576 unsigned g_phys_as = (entry->eax >> 16) & 0xff;
2577 unsigned virt_as = max((entry->eax >> 8) & 0xff, 48U);
2578 unsigned phys_as = entry->eax & 0xff;
2581 g_phys_as = phys_as;
2582 entry->eax = g_phys_as | (virt_as << 8);
2583 entry->ebx = entry->edx = 0;
2587 entry->ecx = entry->edx = 0;
2593 /*Add support for Centaur's CPUID instruction*/
2595 /*Just support up to 0xC0000004 now*/
2596 entry->eax = min(entry->eax, 0xC0000004);
2599 entry->edx &= kvm_supported_word5_x86_features;
2600 cpuid_mask(&entry->edx, 5);
2602 case 3: /* Processor serial number */
2603 case 5: /* MONITOR/MWAIT */
2604 case 6: /* Thermal management */
2605 case 0xA: /* Architectural Performance Monitoring */
2606 case 0x80000007: /* Advanced power management */
2611 entry->eax = entry->ebx = entry->ecx = entry->edx = 0;
2615 kvm_x86_ops->set_supported_cpuid(function, entry);
2622 static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
2623 struct kvm_cpuid_entry2 __user *entries)
2625 struct kvm_cpuid_entry2 *cpuid_entries;
2626 int limit, nent = 0, r = -E2BIG;
2629 if (cpuid->nent < 1)
2631 if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
2632 cpuid->nent = KVM_MAX_CPUID_ENTRIES;
2634 cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
2638 do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
2639 limit = cpuid_entries[0].eax;
2640 for (func = 1; func <= limit && nent < cpuid->nent; ++func)
2641 do_cpuid_ent(&cpuid_entries[nent], func, 0,
2642 &nent, cpuid->nent);
2644 if (nent >= cpuid->nent)
2647 do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
2648 limit = cpuid_entries[nent - 1].eax;
2649 for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
2650 do_cpuid_ent(&cpuid_entries[nent], func, 0,
2651 &nent, cpuid->nent);
2656 if (nent >= cpuid->nent)
2659 /* Add support for Centaur's CPUID instruction. */
2660 if (boot_cpu_data.x86_vendor == X86_VENDOR_CENTAUR) {
2661 do_cpuid_ent(&cpuid_entries[nent], 0xC0000000, 0,
2662 &nent, cpuid->nent);
2665 if (nent >= cpuid->nent)
2668 limit = cpuid_entries[nent - 1].eax;
2669 for (func = 0xC0000001;
2670 func <= limit && nent < cpuid->nent; ++func)
2671 do_cpuid_ent(&cpuid_entries[nent], func, 0,
2672 &nent, cpuid->nent);
2675 if (nent >= cpuid->nent)
2679 do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_SIGNATURE, 0, &nent,
2683 if (nent >= cpuid->nent)
2686 do_cpuid_ent(&cpuid_entries[nent], KVM_CPUID_FEATURES, 0, &nent,
2690 if (nent >= cpuid->nent)
2694 if (copy_to_user(entries, cpuid_entries,
2695 nent * sizeof(struct kvm_cpuid_entry2)))
2701 vfree(cpuid_entries);
2706 static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2707 struct kvm_lapic_state *s)
2709 memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
2714 static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2715 struct kvm_lapic_state *s)
2717 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2718 kvm_apic_post_state_restore(vcpu);
2719 update_cr8_intercept(vcpu);
2724 static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2725 struct kvm_interrupt *irq)
2727 if (irq->irq < 0 || irq->irq >= 256)
2729 if (irqchip_in_kernel(vcpu->kvm))
2732 kvm_queue_interrupt(vcpu, irq->irq, false);
2733 kvm_make_request(KVM_REQ_EVENT, vcpu);
2738 static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2740 kvm_inject_nmi(vcpu);
2745 static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2746 struct kvm_tpr_access_ctl *tac)
2750 vcpu->arch.tpr_access_reporting = !!tac->enabled;
2754 static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2758 unsigned bank_num = mcg_cap & 0xff, bank;
2761 if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
2763 if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
2766 vcpu->arch.mcg_cap = mcg_cap;
2767 /* Init IA32_MCG_CTL to all 1s */
2768 if (mcg_cap & MCG_CTL_P)
2769 vcpu->arch.mcg_ctl = ~(u64)0;
2770 /* Init IA32_MCi_CTL to all 1s */
2771 for (bank = 0; bank < bank_num; bank++)
2772 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2777 static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2778 struct kvm_x86_mce *mce)
2780 u64 mcg_cap = vcpu->arch.mcg_cap;
2781 unsigned bank_num = mcg_cap & 0xff;
2782 u64 *banks = vcpu->arch.mce_banks;
2784 if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2787 * if IA32_MCG_CTL is not all 1s, the uncorrected error
2788 * reporting is disabled
2790 if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2791 vcpu->arch.mcg_ctl != ~(u64)0)
2793 banks += 4 * mce->bank;
2795 * if IA32_MCi_CTL is not all 1s, the uncorrected error
2796 * reporting is disabled for the bank
2798 if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2800 if (mce->status & MCI_STATUS_UC) {
2801 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
2802 !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
2803 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2806 if (banks[1] & MCI_STATUS_VAL)
2807 mce->status |= MCI_STATUS_OVER;
2808 banks[2] = mce->addr;
2809 banks[3] = mce->misc;
2810 vcpu->arch.mcg_status = mce->mcg_status;
2811 banks[1] = mce->status;
2812 kvm_queue_exception(vcpu, MC_VECTOR);
2813 } else if (!(banks[1] & MCI_STATUS_VAL)
2814 || !(banks[1] & MCI_STATUS_UC)) {
2815 if (banks[1] & MCI_STATUS_VAL)
2816 mce->status |= MCI_STATUS_OVER;
2817 banks[2] = mce->addr;
2818 banks[3] = mce->misc;
2819 banks[1] = mce->status;
2821 banks[1] |= MCI_STATUS_OVER;
2825 static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2826 struct kvm_vcpu_events *events)
2828 events->exception.injected =
2829 vcpu->arch.exception.pending &&
2830 !kvm_exception_is_soft(vcpu->arch.exception.nr);
2831 events->exception.nr = vcpu->arch.exception.nr;
2832 events->exception.has_error_code = vcpu->arch.exception.has_error_code;
2833 events->exception.pad = 0;
2834 events->exception.error_code = vcpu->arch.exception.error_code;
2836 events->interrupt.injected =
2837 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
2838 events->interrupt.nr = vcpu->arch.interrupt.nr;
2839 events->interrupt.soft = 0;
2840 events->interrupt.shadow =
2841 kvm_x86_ops->get_interrupt_shadow(vcpu,
2842 KVM_X86_SHADOW_INT_MOV_SS | KVM_X86_SHADOW_INT_STI);
2844 events->nmi.injected = vcpu->arch.nmi_injected;
2845 events->nmi.pending = vcpu->arch.nmi_pending;
2846 events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
2847 events->nmi.pad = 0;
2849 events->sipi_vector = vcpu->arch.sipi_vector;
2851 events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
2852 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2853 | KVM_VCPUEVENT_VALID_SHADOW);
2854 memset(&events->reserved, 0, sizeof(events->reserved));
2857 static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2858 struct kvm_vcpu_events *events)
2860 if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
2861 | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2862 | KVM_VCPUEVENT_VALID_SHADOW))
2865 vcpu->arch.exception.pending = events->exception.injected;
2866 vcpu->arch.exception.nr = events->exception.nr;
2867 vcpu->arch.exception.has_error_code = events->exception.has_error_code;
2868 vcpu->arch.exception.error_code = events->exception.error_code;
2870 vcpu->arch.interrupt.pending = events->interrupt.injected;
2871 vcpu->arch.interrupt.nr = events->interrupt.nr;
2872 vcpu->arch.interrupt.soft = events->interrupt.soft;
2873 if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
2874 kvm_x86_ops->set_interrupt_shadow(vcpu,
2875 events->interrupt.shadow);
2877 vcpu->arch.nmi_injected = events->nmi.injected;
2878 if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
2879 vcpu->arch.nmi_pending = events->nmi.pending;
2880 kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
2882 if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR)
2883 vcpu->arch.sipi_vector = events->sipi_vector;
2885 kvm_make_request(KVM_REQ_EVENT, vcpu);
2890 static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
2891 struct kvm_debugregs *dbgregs)
2893 memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
2894 dbgregs->dr6 = vcpu->arch.dr6;
2895 dbgregs->dr7 = vcpu->arch.dr7;
2897 memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
2900 static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
2901 struct kvm_debugregs *dbgregs)
2906 memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
2907 vcpu->arch.dr6 = dbgregs->dr6;
2908 vcpu->arch.dr7 = dbgregs->dr7;
2913 static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
2914 struct kvm_xsave *guest_xsave)
2917 memcpy(guest_xsave->region,
2918 &vcpu->arch.guest_fpu.state->xsave,
2921 memcpy(guest_xsave->region,
2922 &vcpu->arch.guest_fpu.state->fxsave,
2923 sizeof(struct i387_fxsave_struct));
2924 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
2929 static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
2930 struct kvm_xsave *guest_xsave)
2933 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
2936 memcpy(&vcpu->arch.guest_fpu.state->xsave,
2937 guest_xsave->region, xstate_size);
2939 if (xstate_bv & ~XSTATE_FPSSE)
2941 memcpy(&vcpu->arch.guest_fpu.state->fxsave,
2942 guest_xsave->region, sizeof(struct i387_fxsave_struct));
2947 static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
2948 struct kvm_xcrs *guest_xcrs)
2950 if (!cpu_has_xsave) {
2951 guest_xcrs->nr_xcrs = 0;
2955 guest_xcrs->nr_xcrs = 1;
2956 guest_xcrs->flags = 0;
2957 guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
2958 guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
2961 static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
2962 struct kvm_xcrs *guest_xcrs)
2969 if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
2972 for (i = 0; i < guest_xcrs->nr_xcrs; i++)
2973 /* Only support XCR0 currently */
2974 if (guest_xcrs->xcrs[0].xcr == XCR_XFEATURE_ENABLED_MASK) {
2975 r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
2976 guest_xcrs->xcrs[0].value);
2984 long kvm_arch_vcpu_ioctl(struct file *filp,
2985 unsigned int ioctl, unsigned long arg)
2987 struct kvm_vcpu *vcpu = filp->private_data;
2988 void __user *argp = (void __user *)arg;
2991 struct kvm_lapic_state *lapic;
2992 struct kvm_xsave *xsave;
2993 struct kvm_xcrs *xcrs;
2999 case KVM_GET_LAPIC: {
3001 if (!vcpu->arch.apic)
3003 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
3008 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
3012 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
3017 case KVM_SET_LAPIC: {
3019 if (!vcpu->arch.apic)
3021 u.lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
3026 if (copy_from_user(u.lapic, argp, sizeof(struct kvm_lapic_state)))
3028 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
3034 case KVM_INTERRUPT: {
3035 struct kvm_interrupt irq;
3038 if (copy_from_user(&irq, argp, sizeof irq))
3040 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
3047 r = kvm_vcpu_ioctl_nmi(vcpu);
3053 case KVM_SET_CPUID: {
3054 struct kvm_cpuid __user *cpuid_arg = argp;
3055 struct kvm_cpuid cpuid;
3058 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3060 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3065 case KVM_SET_CPUID2: {
3066 struct kvm_cpuid2 __user *cpuid_arg = argp;
3067 struct kvm_cpuid2 cpuid;
3070 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3072 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
3073 cpuid_arg->entries);
3078 case KVM_GET_CPUID2: {
3079 struct kvm_cpuid2 __user *cpuid_arg = argp;
3080 struct kvm_cpuid2 cpuid;
3083 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3085 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
3086 cpuid_arg->entries);
3090 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3096 r = msr_io(vcpu, argp, kvm_get_msr, 1);
3099 r = msr_io(vcpu, argp, do_set_msr, 0);
3101 case KVM_TPR_ACCESS_REPORTING: {
3102 struct kvm_tpr_access_ctl tac;
3105 if (copy_from_user(&tac, argp, sizeof tac))
3107 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3111 if (copy_to_user(argp, &tac, sizeof tac))
3116 case KVM_SET_VAPIC_ADDR: {
3117 struct kvm_vapic_addr va;
3120 if (!irqchip_in_kernel(vcpu->kvm))
3123 if (copy_from_user(&va, argp, sizeof va))
3126 kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
3129 case KVM_X86_SETUP_MCE: {
3133 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3135 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3138 case KVM_X86_SET_MCE: {
3139 struct kvm_x86_mce mce;
3142 if (copy_from_user(&mce, argp, sizeof mce))
3144 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3147 case KVM_GET_VCPU_EVENTS: {
3148 struct kvm_vcpu_events events;
3150 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3153 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3158 case KVM_SET_VCPU_EVENTS: {
3159 struct kvm_vcpu_events events;
3162 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3165 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3168 case KVM_GET_DEBUGREGS: {
3169 struct kvm_debugregs dbgregs;
3171 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3174 if (copy_to_user(argp, &dbgregs,
3175 sizeof(struct kvm_debugregs)))
3180 case KVM_SET_DEBUGREGS: {
3181 struct kvm_debugregs dbgregs;
3184 if (copy_from_user(&dbgregs, argp,
3185 sizeof(struct kvm_debugregs)))
3188 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3191 case KVM_GET_XSAVE: {
3192 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
3197 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
3200 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
3205 case KVM_SET_XSAVE: {
3206 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
3212 if (copy_from_user(u.xsave, argp, sizeof(struct kvm_xsave)))
3215 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
3218 case KVM_GET_XCRS: {
3219 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
3224 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
3227 if (copy_to_user(argp, u.xcrs,
3228 sizeof(struct kvm_xcrs)))
3233 case KVM_SET_XCRS: {
3234 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
3240 if (copy_from_user(u.xcrs, argp,
3241 sizeof(struct kvm_xcrs)))
3244 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
3247 case KVM_SET_TSC_KHZ: {
3251 if (!kvm_has_tsc_control)
3254 user_tsc_khz = (u32)arg;
3256 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3259 kvm_x86_ops->set_tsc_khz(vcpu, user_tsc_khz);
3264 case KVM_GET_TSC_KHZ: {
3266 if (check_tsc_unstable())
3269 r = vcpu_tsc_khz(vcpu);
3281 static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3285 if (addr > (unsigned int)(-3 * PAGE_SIZE))
3287 ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3291 static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3294 kvm->arch.ept_identity_map_addr = ident_addr;
3298 static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3299 u32 kvm_nr_mmu_pages)
3301 if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3304 mutex_lock(&kvm->slots_lock);
3305 spin_lock(&kvm->mmu_lock);
3307 kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
3308 kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
3310 spin_unlock(&kvm->mmu_lock);
3311 mutex_unlock(&kvm->slots_lock);
3315 static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3317 return kvm->arch.n_max_mmu_pages;
3320 static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3325 switch (chip->chip_id) {
3326 case KVM_IRQCHIP_PIC_MASTER:
3327 memcpy(&chip->chip.pic,
3328 &pic_irqchip(kvm)->pics[0],
3329 sizeof(struct kvm_pic_state));
3331 case KVM_IRQCHIP_PIC_SLAVE:
3332 memcpy(&chip->chip.pic,
3333 &pic_irqchip(kvm)->pics[1],
3334 sizeof(struct kvm_pic_state));
3336 case KVM_IRQCHIP_IOAPIC:
3337 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
3346 static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3351 switch (chip->chip_id) {
3352 case KVM_IRQCHIP_PIC_MASTER:
3353 spin_lock(&pic_irqchip(kvm)->lock);
3354 memcpy(&pic_irqchip(kvm)->pics[0],
3356 sizeof(struct kvm_pic_state));
3357 spin_unlock(&pic_irqchip(kvm)->lock);
3359 case KVM_IRQCHIP_PIC_SLAVE:
3360 spin_lock(&pic_irqchip(kvm)->lock);
3361 memcpy(&pic_irqchip(kvm)->pics[1],
3363 sizeof(struct kvm_pic_state));
3364 spin_unlock(&pic_irqchip(kvm)->lock);
3366 case KVM_IRQCHIP_IOAPIC:
3367 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
3373 kvm_pic_update_irq(pic_irqchip(kvm));
3377 static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3381 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3382 memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
3383 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3387 static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3391 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3392 memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
3393 kvm_pit_load_count(kvm, 0, ps->channels[0].count, 0);
3394 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3398 static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3402 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3403 memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3404 sizeof(ps->channels));
3405 ps->flags = kvm->arch.vpit->pit_state.flags;
3406 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3407 memset(&ps->reserved, 0, sizeof(ps->reserved));
3411 static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3413 int r = 0, start = 0;
3414 u32 prev_legacy, cur_legacy;
3415 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3416 prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
3417 cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3418 if (!prev_legacy && cur_legacy)
3420 memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
3421 sizeof(kvm->arch.vpit->pit_state.channels));
3422 kvm->arch.vpit->pit_state.flags = ps->flags;
3423 kvm_pit_load_count(kvm, 0, kvm->arch.vpit->pit_state.channels[0].count, start);
3424 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3428 static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3429 struct kvm_reinject_control *control)
3431 if (!kvm->arch.vpit)
3433 mutex_lock(&kvm->arch.vpit->pit_state.lock);
3434 kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
3435 mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3440 * Get (and clear) the dirty memory log for a memory slot.
3442 int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
3443 struct kvm_dirty_log *log)
3446 struct kvm_memory_slot *memslot;
3448 unsigned long is_dirty = 0;
3450 mutex_lock(&kvm->slots_lock);
3453 if (log->slot >= KVM_MEMORY_SLOTS)
3456 memslot = &kvm->memslots->memslots[log->slot];
3458 if (!memslot->dirty_bitmap)
3461 n = kvm_dirty_bitmap_bytes(memslot);
3463 for (i = 0; !is_dirty && i < n/sizeof(long); i++)
3464 is_dirty = memslot->dirty_bitmap[i];
3466 /* If nothing is dirty, don't bother messing with page tables. */
3468 struct kvm_memslots *slots, *old_slots;
3469 unsigned long *dirty_bitmap;
3471 dirty_bitmap = memslot->dirty_bitmap_head;
3472 if (memslot->dirty_bitmap == dirty_bitmap)
3473 dirty_bitmap += n / sizeof(long);
3474 memset(dirty_bitmap, 0, n);
3477 slots = kzalloc(sizeof(struct kvm_memslots), GFP_KERNEL);
3480 memcpy(slots, kvm->memslots, sizeof(struct kvm_memslots));
3481 slots->memslots[log->slot].dirty_bitmap = dirty_bitmap;
3482 slots->generation++;
3484 old_slots = kvm->memslots;
3485 rcu_assign_pointer(kvm->memslots, slots);
3486 synchronize_srcu_expedited(&kvm->srcu);
3487 dirty_bitmap = old_slots->memslots[log->slot].dirty_bitmap;
3490 spin_lock(&kvm->mmu_lock);
3491 kvm_mmu_slot_remove_write_access(kvm, log->slot);
3492 spin_unlock(&kvm->mmu_lock);
3495 if (copy_to_user(log->dirty_bitmap, dirty_bitmap, n))
3499 if (clear_user(log->dirty_bitmap, n))
3505 mutex_unlock(&kvm->slots_lock);
3509 long kvm_arch_vm_ioctl(struct file *filp,
3510 unsigned int ioctl, unsigned long arg)
3512 struct kvm *kvm = filp->private_data;
3513 void __user *argp = (void __user *)arg;
3516 * This union makes it completely explicit to gcc-3.x
3517 * that these two variables' stack usage should be
3518 * combined, not added together.
3521 struct kvm_pit_state ps;
3522 struct kvm_pit_state2 ps2;
3523 struct kvm_pit_config pit_config;
3527 case KVM_SET_TSS_ADDR:
3528 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
3532 case KVM_SET_IDENTITY_MAP_ADDR: {
3536 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3538 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
3543 case KVM_SET_NR_MMU_PAGES:
3544 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
3548 case KVM_GET_NR_MMU_PAGES:
3549 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3551 case KVM_CREATE_IRQCHIP: {
3552 struct kvm_pic *vpic;
3554 mutex_lock(&kvm->lock);
3557 goto create_irqchip_unlock;
3559 vpic = kvm_create_pic(kvm);
3561 r = kvm_ioapic_init(kvm);
3563 mutex_lock(&kvm->slots_lock);
3564 kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
3566 kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
3568 kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS,
3570 mutex_unlock(&kvm->slots_lock);
3572 goto create_irqchip_unlock;
3575 goto create_irqchip_unlock;
3577 kvm->arch.vpic = vpic;
3579 r = kvm_setup_default_irq_routing(kvm);
3581 mutex_lock(&kvm->slots_lock);
3582 mutex_lock(&kvm->irq_lock);
3583 kvm_ioapic_destroy(kvm);
3584 kvm_destroy_pic(kvm);
3585 mutex_unlock(&kvm->irq_lock);
3586 mutex_unlock(&kvm->slots_lock);
3588 create_irqchip_unlock:
3589 mutex_unlock(&kvm->lock);
3592 case KVM_CREATE_PIT:
3593 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
3595 case KVM_CREATE_PIT2:
3597 if (copy_from_user(&u.pit_config, argp,
3598 sizeof(struct kvm_pit_config)))
3601 mutex_lock(&kvm->slots_lock);
3604 goto create_pit_unlock;
3606 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
3610 mutex_unlock(&kvm->slots_lock);
3612 case KVM_IRQ_LINE_STATUS:
3613 case KVM_IRQ_LINE: {
3614 struct kvm_irq_level irq_event;
3617 if (copy_from_user(&irq_event, argp, sizeof irq_event))
3620 if (irqchip_in_kernel(kvm)) {
3622 status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
3623 irq_event.irq, irq_event.level);
3624 if (ioctl == KVM_IRQ_LINE_STATUS) {
3626 irq_event.status = status;
3627 if (copy_to_user(argp, &irq_event,
3635 case KVM_GET_IRQCHIP: {
3636 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3637 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
3643 if (copy_from_user(chip, argp, sizeof *chip))
3644 goto get_irqchip_out;
3646 if (!irqchip_in_kernel(kvm))
3647 goto get_irqchip_out;
3648 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
3650 goto get_irqchip_out;
3652 if (copy_to_user(argp, chip, sizeof *chip))
3653 goto get_irqchip_out;
3661 case KVM_SET_IRQCHIP: {
3662 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3663 struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
3669 if (copy_from_user(chip, argp, sizeof *chip))
3670 goto set_irqchip_out;
3672 if (!irqchip_in_kernel(kvm))
3673 goto set_irqchip_out;
3674 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
3676 goto set_irqchip_out;
3686 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
3689 if (!kvm->arch.vpit)
3691 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
3695 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
3702 if (copy_from_user(&u.ps, argp, sizeof u.ps))
3705 if (!kvm->arch.vpit)
3707 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
3713 case KVM_GET_PIT2: {
3715 if (!kvm->arch.vpit)
3717 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
3721 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
3726 case KVM_SET_PIT2: {
3728 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
3731 if (!kvm->arch.vpit)
3733 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
3739 case KVM_REINJECT_CONTROL: {
3740 struct kvm_reinject_control control;
3742 if (copy_from_user(&control, argp, sizeof(control)))
3744 r = kvm_vm_ioctl_reinject(kvm, &control);
3750 case KVM_XEN_HVM_CONFIG: {
3752 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
3753 sizeof(struct kvm_xen_hvm_config)))
3756 if (kvm->arch.xen_hvm_config.flags)
3761 case KVM_SET_CLOCK: {
3762 struct kvm_clock_data user_ns;
3767 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
3775 local_irq_disable();
3776 now_ns = get_kernel_ns();
3777 delta = user_ns.clock - now_ns;
3779 kvm->arch.kvmclock_offset = delta;
3782 case KVM_GET_CLOCK: {
3783 struct kvm_clock_data user_ns;
3786 local_irq_disable();
3787 now_ns = get_kernel_ns();
3788 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
3791 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
3794 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
3807 static void kvm_init_msr_list(void)
3812 /* skip the first msrs in the list. KVM-specific */
3813 for (i = j = KVM_SAVE_MSRS_BEGIN; i < ARRAY_SIZE(msrs_to_save); i++) {
3814 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
3817 msrs_to_save[j] = msrs_to_save[i];
3820 num_msrs_to_save = j;
3823 static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
3831 if (!(vcpu->arch.apic &&
3832 !kvm_iodevice_write(&vcpu->arch.apic->dev, addr, n, v))
3833 && kvm_io_bus_write(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
3844 static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
3851 if (!(vcpu->arch.apic &&
3852 !kvm_iodevice_read(&vcpu->arch.apic->dev, addr, n, v))
3853 && kvm_io_bus_read(vcpu->kvm, KVM_MMIO_BUS, addr, n, v))
3855 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
3865 static void kvm_set_segment(struct kvm_vcpu *vcpu,
3866 struct kvm_segment *var, int seg)
3868 kvm_x86_ops->set_segment(vcpu, var, seg);
3871 void kvm_get_segment(struct kvm_vcpu *vcpu,
3872 struct kvm_segment *var, int seg)
3874 kvm_x86_ops->get_segment(vcpu, var, seg);
3877 static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
3882 static gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
3885 struct x86_exception exception;
3887 BUG_ON(!mmu_is_nested(vcpu));
3889 /* NPT walks are always user-walks */
3890 access |= PFERR_USER_MASK;
3891 t_gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, &exception);
3896 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
3897 struct x86_exception *exception)
3899 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3900 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
3903 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
3904 struct x86_exception *exception)
3906 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3907 access |= PFERR_FETCH_MASK;
3908 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
3911 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
3912 struct x86_exception *exception)
3914 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3915 access |= PFERR_WRITE_MASK;
3916 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
3919 /* uses this to access any guest's mapped memory without checking CPL */
3920 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
3921 struct x86_exception *exception)
3923 return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
3926 static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
3927 struct kvm_vcpu *vcpu, u32 access,
3928 struct x86_exception *exception)
3931 int r = X86EMUL_CONTINUE;
3934 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
3936 unsigned offset = addr & (PAGE_SIZE-1);
3937 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
3940 if (gpa == UNMAPPED_GVA)
3941 return X86EMUL_PROPAGATE_FAULT;
3942 ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
3944 r = X86EMUL_IO_NEEDED;
3956 /* used for instruction fetching */
3957 static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
3958 gva_t addr, void *val, unsigned int bytes,
3959 struct x86_exception *exception)
3961 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3962 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3964 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu,
3965 access | PFERR_FETCH_MASK,
3969 int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
3970 gva_t addr, void *val, unsigned int bytes,
3971 struct x86_exception *exception)
3973 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3974 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
3976 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
3979 EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
3981 static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
3982 gva_t addr, void *val, unsigned int bytes,
3983 struct x86_exception *exception)
3985 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3986 return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
3989 int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
3990 gva_t addr, void *val,
3992 struct x86_exception *exception)
3994 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
3996 int r = X86EMUL_CONTINUE;
3999 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4002 unsigned offset = addr & (PAGE_SIZE-1);
4003 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4006 if (gpa == UNMAPPED_GVA)
4007 return X86EMUL_PROPAGATE_FAULT;
4008 ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
4010 r = X86EMUL_IO_NEEDED;
4021 EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
4023 static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4024 gpa_t *gpa, struct x86_exception *exception,
4027 u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4029 if (vcpu_match_mmio_gva(vcpu, gva) &&
4030 check_write_user_access(vcpu, write, access,
4031 vcpu->arch.access)) {
4032 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4033 (gva & (PAGE_SIZE - 1));
4034 trace_vcpu_match_mmio(gva, *gpa, write, false);
4039 access |= PFERR_WRITE_MASK;
4041 *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4043 if (*gpa == UNMAPPED_GVA)
4046 /* For APIC access vmexit */
4047 if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4050 if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
4051 trace_vcpu_match_mmio(gva, *gpa, write, true);
4058 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
4059 const void *val, int bytes)
4063 ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
4066 kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
4070 struct read_write_emulator_ops {
4071 int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4073 int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4074 void *val, int bytes);
4075 int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4076 int bytes, void *val);
4077 int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4078 void *val, int bytes);
4082 static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4084 if (vcpu->mmio_read_completed) {
4085 memcpy(val, vcpu->mmio_data, bytes);
4086 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
4087 vcpu->mmio_phys_addr, *(u64 *)val);
4088 vcpu->mmio_read_completed = 0;
4095 static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4096 void *val, int bytes)
4098 return !kvm_read_guest(vcpu->kvm, gpa, val, bytes);
4101 static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4102 void *val, int bytes)
4104 return emulator_write_phys(vcpu, gpa, val, bytes);
4107 static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4109 trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4110 return vcpu_mmio_write(vcpu, gpa, bytes, val);
4113 static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4114 void *val, int bytes)
4116 trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4117 return X86EMUL_IO_NEEDED;
4120 static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4121 void *val, int bytes)
4123 memcpy(vcpu->mmio_data, val, bytes);
4124 memcpy(vcpu->run->mmio.data, vcpu->mmio_data, 8);
4125 return X86EMUL_CONTINUE;
4128 static struct read_write_emulator_ops read_emultor = {
4129 .read_write_prepare = read_prepare,
4130 .read_write_emulate = read_emulate,
4131 .read_write_mmio = vcpu_mmio_read,
4132 .read_write_exit_mmio = read_exit_mmio,
4135 static struct read_write_emulator_ops write_emultor = {
4136 .read_write_emulate = write_emulate,
4137 .read_write_mmio = write_mmio,
4138 .read_write_exit_mmio = write_exit_mmio,
4142 static int emulator_read_write_onepage(unsigned long addr, void *val,
4144 struct x86_exception *exception,
4145 struct kvm_vcpu *vcpu,
4146 struct read_write_emulator_ops *ops)
4150 bool write = ops->write;
4152 if (ops->read_write_prepare &&
4153 ops->read_write_prepare(vcpu, val, bytes))
4154 return X86EMUL_CONTINUE;
4156 ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
4159 return X86EMUL_PROPAGATE_FAULT;
4161 /* For APIC access vmexit */
4165 if (ops->read_write_emulate(vcpu, gpa, val, bytes))
4166 return X86EMUL_CONTINUE;
4170 * Is this MMIO handled locally?
4172 handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
4173 if (handled == bytes)
4174 return X86EMUL_CONTINUE;
4180 vcpu->mmio_needed = 1;
4181 vcpu->run->exit_reason = KVM_EXIT_MMIO;
4182 vcpu->run->mmio.phys_addr = vcpu->mmio_phys_addr = gpa;
4183 vcpu->mmio_size = bytes;
4184 vcpu->run->mmio.len = min(vcpu->mmio_size, 8);
4185 vcpu->run->mmio.is_write = vcpu->mmio_is_write = write;
4186 vcpu->mmio_index = 0;
4188 return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
4191 int emulator_read_write(struct x86_emulate_ctxt *ctxt, unsigned long addr,
4192 void *val, unsigned int bytes,
4193 struct x86_exception *exception,
4194 struct read_write_emulator_ops *ops)
4196 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4198 /* Crossing a page boundary? */
4199 if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
4202 now = -addr & ~PAGE_MASK;
4203 rc = emulator_read_write_onepage(addr, val, now, exception,
4206 if (rc != X86EMUL_CONTINUE)
4213 return emulator_read_write_onepage(addr, val, bytes, exception,
4217 static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4221 struct x86_exception *exception)
4223 return emulator_read_write(ctxt, addr, val, bytes,
4224 exception, &read_emultor);
4227 int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
4231 struct x86_exception *exception)
4233 return emulator_read_write(ctxt, addr, (void *)val, bytes,
4234 exception, &write_emultor);
4237 #define CMPXCHG_TYPE(t, ptr, old, new) \
4238 (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4240 #ifdef CONFIG_X86_64
4241 # define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4243 # define CMPXCHG64(ptr, old, new) \
4244 (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
4247 static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4252 struct x86_exception *exception)
4254 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4260 /* guests cmpxchg8b have to be emulated atomically */
4261 if (bytes > 8 || (bytes & (bytes - 1)))
4264 gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
4266 if (gpa == UNMAPPED_GVA ||
4267 (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4270 if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4273 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
4274 if (is_error_page(page)) {
4275 kvm_release_page_clean(page);
4279 kaddr = kmap_atomic(page, KM_USER0);
4280 kaddr += offset_in_page(gpa);
4283 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4286 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4289 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4292 exchanged = CMPXCHG64(kaddr, old, new);
4297 kunmap_atomic(kaddr, KM_USER0);
4298 kvm_release_page_dirty(page);
4301 return X86EMUL_CMPXCHG_FAILED;
4303 kvm_mmu_pte_write(vcpu, gpa, new, bytes, 1);
4305 return X86EMUL_CONTINUE;
4308 printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
4310 return emulator_write_emulated(ctxt, addr, new, bytes, exception);
4313 static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4315 /* TODO: String I/O for in kernel device */
4318 if (vcpu->arch.pio.in)
4319 r = kvm_io_bus_read(vcpu->kvm, KVM_PIO_BUS, vcpu->arch.pio.port,
4320 vcpu->arch.pio.size, pd);
4322 r = kvm_io_bus_write(vcpu->kvm, KVM_PIO_BUS,
4323 vcpu->arch.pio.port, vcpu->arch.pio.size,
4329 static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4330 int size, unsigned short port, void *val,
4333 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4335 if (vcpu->arch.pio.count)
4338 trace_kvm_pio(0, port, size, count);
4340 vcpu->arch.pio.port = port;
4341 vcpu->arch.pio.in = 1;
4342 vcpu->arch.pio.count = count;
4343 vcpu->arch.pio.size = size;
4345 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
4347 memcpy(val, vcpu->arch.pio_data, size * count);
4348 vcpu->arch.pio.count = 0;
4352 vcpu->run->exit_reason = KVM_EXIT_IO;
4353 vcpu->run->io.direction = KVM_EXIT_IO_IN;
4354 vcpu->run->io.size = size;
4355 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4356 vcpu->run->io.count = count;
4357 vcpu->run->io.port = port;
4362 static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4363 int size, unsigned short port,
4364 const void *val, unsigned int count)
4366 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4368 trace_kvm_pio(1, port, size, count);
4370 vcpu->arch.pio.port = port;
4371 vcpu->arch.pio.in = 0;
4372 vcpu->arch.pio.count = count;
4373 vcpu->arch.pio.size = size;
4375 memcpy(vcpu->arch.pio_data, val, size * count);
4377 if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
4378 vcpu->arch.pio.count = 0;
4382 vcpu->run->exit_reason = KVM_EXIT_IO;
4383 vcpu->run->io.direction = KVM_EXIT_IO_OUT;
4384 vcpu->run->io.size = size;
4385 vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4386 vcpu->run->io.count = count;
4387 vcpu->run->io.port = port;
4392 static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4394 return kvm_x86_ops->get_segment_base(vcpu, seg);
4397 static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
4399 kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
4402 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4404 if (!need_emulate_wbinvd(vcpu))
4405 return X86EMUL_CONTINUE;
4407 if (kvm_x86_ops->has_wbinvd_exit()) {
4408 int cpu = get_cpu();
4410 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4411 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4412 wbinvd_ipi, NULL, 1);
4414 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
4417 return X86EMUL_CONTINUE;
4419 EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4421 static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4423 kvm_emulate_wbinvd(emul_to_vcpu(ctxt));
4426 int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
4428 return _kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
4431 int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
4434 return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
4437 static u64 mk_cr_64(u64 curr_cr, u32 new_val)
4439 return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
4442 static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
4444 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4445 unsigned long value;
4449 value = kvm_read_cr0(vcpu);
4452 value = vcpu->arch.cr2;
4455 value = kvm_read_cr3(vcpu);
4458 value = kvm_read_cr4(vcpu);
4461 value = kvm_get_cr8(vcpu);
4464 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
4471 static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
4473 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4478 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
4481 vcpu->arch.cr2 = val;
4484 res = kvm_set_cr3(vcpu, val);
4487 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
4490 res = kvm_set_cr8(vcpu, val);
4493 vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
4500 static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
4502 return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
4505 static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4507 kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
4510 static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4512 kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
4515 static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4517 kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
4520 static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4522 kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
4525 static unsigned long emulator_get_cached_segment_base(
4526 struct x86_emulate_ctxt *ctxt, int seg)
4528 return get_segment_base(emul_to_vcpu(ctxt), seg);
4531 static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
4532 struct desc_struct *desc, u32 *base3,
4535 struct kvm_segment var;
4537 kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
4538 *selector = var.selector;
4545 set_desc_limit(desc, var.limit);
4546 set_desc_base(desc, (unsigned long)var.base);
4547 #ifdef CONFIG_X86_64
4549 *base3 = var.base >> 32;
4551 desc->type = var.type;
4553 desc->dpl = var.dpl;
4554 desc->p = var.present;
4555 desc->avl = var.avl;
4563 static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
4564 struct desc_struct *desc, u32 base3,
4567 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4568 struct kvm_segment var;
4570 var.selector = selector;
4571 var.base = get_desc_base(desc);
4572 #ifdef CONFIG_X86_64
4573 var.base |= ((u64)base3) << 32;
4575 var.limit = get_desc_limit(desc);
4577 var.limit = (var.limit << 12) | 0xfff;
4578 var.type = desc->type;
4579 var.present = desc->p;
4580 var.dpl = desc->dpl;
4585 var.avl = desc->avl;
4586 var.present = desc->p;
4587 var.unusable = !var.present;
4590 kvm_set_segment(vcpu, &var, seg);
4594 static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
4595 u32 msr_index, u64 *pdata)
4597 return kvm_get_msr(emul_to_vcpu(ctxt), msr_index, pdata);
4600 static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
4601 u32 msr_index, u64 data)
4603 return kvm_set_msr(emul_to_vcpu(ctxt), msr_index, data);
4606 static void emulator_halt(struct x86_emulate_ctxt *ctxt)
4608 emul_to_vcpu(ctxt)->arch.halt_request = 1;
4611 static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
4614 kvm_load_guest_fpu(emul_to_vcpu(ctxt));
4616 * CR0.TS may reference the host fpu state, not the guest fpu state,
4617 * so it may be clear at this point.
4622 static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
4627 static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
4628 struct x86_instruction_info *info,
4629 enum x86_intercept_stage stage)
4631 return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
4634 static struct x86_emulate_ops emulate_ops = {
4635 .read_std = kvm_read_guest_virt_system,
4636 .write_std = kvm_write_guest_virt_system,
4637 .fetch = kvm_fetch_guest_virt,
4638 .read_emulated = emulator_read_emulated,
4639 .write_emulated = emulator_write_emulated,
4640 .cmpxchg_emulated = emulator_cmpxchg_emulated,
4641 .invlpg = emulator_invlpg,
4642 .pio_in_emulated = emulator_pio_in_emulated,
4643 .pio_out_emulated = emulator_pio_out_emulated,
4644 .get_segment = emulator_get_segment,
4645 .set_segment = emulator_set_segment,
4646 .get_cached_segment_base = emulator_get_cached_segment_base,
4647 .get_gdt = emulator_get_gdt,
4648 .get_idt = emulator_get_idt,
4649 .set_gdt = emulator_set_gdt,
4650 .set_idt = emulator_set_idt,
4651 .get_cr = emulator_get_cr,
4652 .set_cr = emulator_set_cr,
4653 .cpl = emulator_get_cpl,
4654 .get_dr = emulator_get_dr,
4655 .set_dr = emulator_set_dr,
4656 .set_msr = emulator_set_msr,
4657 .get_msr = emulator_get_msr,
4658 .halt = emulator_halt,
4659 .wbinvd = emulator_wbinvd,
4660 .fix_hypercall = emulator_fix_hypercall,
4661 .get_fpu = emulator_get_fpu,
4662 .put_fpu = emulator_put_fpu,
4663 .intercept = emulator_intercept,
4666 static void cache_all_regs(struct kvm_vcpu *vcpu)
4668 kvm_register_read(vcpu, VCPU_REGS_RAX);
4669 kvm_register_read(vcpu, VCPU_REGS_RSP);
4670 kvm_register_read(vcpu, VCPU_REGS_RIP);
4671 vcpu->arch.regs_dirty = ~0;
4674 static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
4676 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu, mask);
4678 * an sti; sti; sequence only disable interrupts for the first
4679 * instruction. So, if the last instruction, be it emulated or
4680 * not, left the system with the INT_STI flag enabled, it
4681 * means that the last instruction is an sti. We should not
4682 * leave the flag on in this case. The same goes for mov ss
4684 if (!(int_shadow & mask))
4685 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
4688 static void inject_emulated_exception(struct kvm_vcpu *vcpu)
4690 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
4691 if (ctxt->exception.vector == PF_VECTOR)
4692 kvm_propagate_fault(vcpu, &ctxt->exception);
4693 else if (ctxt->exception.error_code_valid)
4694 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
4695 ctxt->exception.error_code);
4697 kvm_queue_exception(vcpu, ctxt->exception.vector);
4700 static void init_decode_cache(struct x86_emulate_ctxt *ctxt,
4701 const unsigned long *regs)
4703 memset(&ctxt->twobyte, 0,
4704 (void *)&ctxt->regs - (void *)&ctxt->twobyte);
4705 memcpy(ctxt->regs, regs, sizeof(ctxt->regs));
4707 ctxt->fetch.start = 0;
4708 ctxt->fetch.end = 0;
4709 ctxt->io_read.pos = 0;
4710 ctxt->io_read.end = 0;
4711 ctxt->mem_read.pos = 0;
4712 ctxt->mem_read.end = 0;
4715 static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
4717 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
4721 * TODO: fix emulate.c to use guest_read/write_register
4722 * instead of direct ->regs accesses, can save hundred cycles
4723 * on Intel for instructions that don't read/change RSP, for
4726 cache_all_regs(vcpu);
4728 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
4730 ctxt->eflags = kvm_get_rflags(vcpu);
4731 ctxt->eip = kvm_rip_read(vcpu);
4732 ctxt->mode = (!is_protmode(vcpu)) ? X86EMUL_MODE_REAL :
4733 (ctxt->eflags & X86_EFLAGS_VM) ? X86EMUL_MODE_VM86 :
4734 cs_l ? X86EMUL_MODE_PROT64 :
4735 cs_db ? X86EMUL_MODE_PROT32 :
4736 X86EMUL_MODE_PROT16;
4737 ctxt->guest_mode = is_guest_mode(vcpu);
4739 init_decode_cache(ctxt, vcpu->arch.regs);
4740 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
4743 int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
4745 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
4748 init_emulate_ctxt(vcpu);
4752 ctxt->_eip = ctxt->eip + inc_eip;
4753 ret = emulate_int_real(ctxt, irq);
4755 if (ret != X86EMUL_CONTINUE)
4756 return EMULATE_FAIL;
4758 ctxt->eip = ctxt->_eip;
4759 memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
4760 kvm_rip_write(vcpu, ctxt->eip);
4761 kvm_set_rflags(vcpu, ctxt->eflags);
4763 if (irq == NMI_VECTOR)
4764 vcpu->arch.nmi_pending = false;
4766 vcpu->arch.interrupt.pending = false;
4768 return EMULATE_DONE;
4770 EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
4772 static int handle_emulation_failure(struct kvm_vcpu *vcpu)
4774 int r = EMULATE_DONE;
4776 ++vcpu->stat.insn_emulation_fail;
4777 trace_kvm_emulate_insn_failed(vcpu);
4778 if (!is_guest_mode(vcpu)) {
4779 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4780 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4781 vcpu->run->internal.ndata = 0;
4784 kvm_queue_exception(vcpu, UD_VECTOR);
4789 static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t gva)
4797 * if emulation was due to access to shadowed page table
4798 * and it failed try to unshadow page and re-entetr the
4799 * guest to let CPU execute the instruction.
4801 if (kvm_mmu_unprotect_page_virt(vcpu, gva))
4804 gpa = kvm_mmu_gva_to_gpa_system(vcpu, gva, NULL);
4806 if (gpa == UNMAPPED_GVA)
4807 return true; /* let cpu generate fault */
4809 if (!kvm_is_error_hva(gfn_to_hva(vcpu->kvm, gpa >> PAGE_SHIFT)))
4815 int x86_emulate_instruction(struct kvm_vcpu *vcpu,
4822 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
4823 bool writeback = true;
4825 kvm_clear_exception_queue(vcpu);
4827 if (!(emulation_type & EMULTYPE_NO_DECODE)) {
4828 init_emulate_ctxt(vcpu);
4829 ctxt->interruptibility = 0;
4830 ctxt->have_exception = false;
4831 ctxt->perm_ok = false;
4833 ctxt->only_vendor_specific_insn
4834 = emulation_type & EMULTYPE_TRAP_UD;
4836 r = x86_decode_insn(ctxt, insn, insn_len);
4838 trace_kvm_emulate_insn_start(vcpu);
4839 ++vcpu->stat.insn_emulation;
4840 if (r != EMULATION_OK) {
4841 if (emulation_type & EMULTYPE_TRAP_UD)
4842 return EMULATE_FAIL;
4843 if (reexecute_instruction(vcpu, cr2))
4844 return EMULATE_DONE;
4845 if (emulation_type & EMULTYPE_SKIP)
4846 return EMULATE_FAIL;
4847 return handle_emulation_failure(vcpu);
4851 if (emulation_type & EMULTYPE_SKIP) {
4852 kvm_rip_write(vcpu, ctxt->_eip);
4853 return EMULATE_DONE;
4856 /* this is needed for vmware backdoor interface to work since it
4857 changes registers values during IO operation */
4858 if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
4859 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
4860 memcpy(ctxt->regs, vcpu->arch.regs, sizeof ctxt->regs);
4864 r = x86_emulate_insn(ctxt);
4866 if (r == EMULATION_INTERCEPTED)
4867 return EMULATE_DONE;
4869 if (r == EMULATION_FAILED) {
4870 if (reexecute_instruction(vcpu, cr2))
4871 return EMULATE_DONE;
4873 return handle_emulation_failure(vcpu);
4876 if (ctxt->have_exception) {
4877 inject_emulated_exception(vcpu);
4879 } else if (vcpu->arch.pio.count) {
4880 if (!vcpu->arch.pio.in)
4881 vcpu->arch.pio.count = 0;
4884 r = EMULATE_DO_MMIO;
4885 } else if (vcpu->mmio_needed) {
4886 if (!vcpu->mmio_is_write)
4888 r = EMULATE_DO_MMIO;
4889 } else if (r == EMULATION_RESTART)
4895 toggle_interruptibility(vcpu, ctxt->interruptibility);
4896 kvm_set_rflags(vcpu, ctxt->eflags);
4897 kvm_make_request(KVM_REQ_EVENT, vcpu);
4898 memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
4899 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
4900 kvm_rip_write(vcpu, ctxt->eip);
4902 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
4906 EXPORT_SYMBOL_GPL(x86_emulate_instruction);
4908 int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
4910 unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
4911 int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
4912 size, port, &val, 1);
4913 /* do not return to emulator after return from userspace */
4914 vcpu->arch.pio.count = 0;
4917 EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
4919 static void tsc_bad(void *info)
4921 __this_cpu_write(cpu_tsc_khz, 0);
4924 static void tsc_khz_changed(void *data)
4926 struct cpufreq_freqs *freq = data;
4927 unsigned long khz = 0;
4931 else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
4932 khz = cpufreq_quick_get(raw_smp_processor_id());
4935 __this_cpu_write(cpu_tsc_khz, khz);
4938 static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
4941 struct cpufreq_freqs *freq = data;
4943 struct kvm_vcpu *vcpu;
4944 int i, send_ipi = 0;
4947 * We allow guests to temporarily run on slowing clocks,
4948 * provided we notify them after, or to run on accelerating
4949 * clocks, provided we notify them before. Thus time never
4952 * However, we have a problem. We can't atomically update
4953 * the frequency of a given CPU from this function; it is
4954 * merely a notifier, which can be called from any CPU.
4955 * Changing the TSC frequency at arbitrary points in time
4956 * requires a recomputation of local variables related to
4957 * the TSC for each VCPU. We must flag these local variables
4958 * to be updated and be sure the update takes place with the
4959 * new frequency before any guests proceed.
4961 * Unfortunately, the combination of hotplug CPU and frequency
4962 * change creates an intractable locking scenario; the order
4963 * of when these callouts happen is undefined with respect to
4964 * CPU hotplug, and they can race with each other. As such,
4965 * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
4966 * undefined; you can actually have a CPU frequency change take
4967 * place in between the computation of X and the setting of the
4968 * variable. To protect against this problem, all updates of
4969 * the per_cpu tsc_khz variable are done in an interrupt
4970 * protected IPI, and all callers wishing to update the value
4971 * must wait for a synchronous IPI to complete (which is trivial
4972 * if the caller is on the CPU already). This establishes the
4973 * necessary total order on variable updates.
4975 * Note that because a guest time update may take place
4976 * anytime after the setting of the VCPU's request bit, the
4977 * correct TSC value must be set before the request. However,
4978 * to ensure the update actually makes it to any guest which
4979 * starts running in hardware virtualization between the set
4980 * and the acquisition of the spinlock, we must also ping the
4981 * CPU after setting the request bit.
4985 if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
4987 if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
4990 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
4992 raw_spin_lock(&kvm_lock);
4993 list_for_each_entry(kvm, &vm_list, vm_list) {
4994 kvm_for_each_vcpu(i, vcpu, kvm) {
4995 if (vcpu->cpu != freq->cpu)
4997 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
4998 if (vcpu->cpu != smp_processor_id())
5002 raw_spin_unlock(&kvm_lock);
5004 if (freq->old < freq->new && send_ipi) {
5006 * We upscale the frequency. Must make the guest
5007 * doesn't see old kvmclock values while running with
5008 * the new frequency, otherwise we risk the guest sees
5009 * time go backwards.
5011 * In case we update the frequency for another cpu
5012 * (which might be in guest context) send an interrupt
5013 * to kick the cpu out of guest context. Next time
5014 * guest context is entered kvmclock will be updated,
5015 * so the guest will not see stale values.
5017 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5022 static struct notifier_block kvmclock_cpufreq_notifier_block = {
5023 .notifier_call = kvmclock_cpufreq_notifier
5026 static int kvmclock_cpu_notifier(struct notifier_block *nfb,
5027 unsigned long action, void *hcpu)
5029 unsigned int cpu = (unsigned long)hcpu;
5033 case CPU_DOWN_FAILED:
5034 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5036 case CPU_DOWN_PREPARE:
5037 smp_call_function_single(cpu, tsc_bad, NULL, 1);
5043 static struct notifier_block kvmclock_cpu_notifier_block = {
5044 .notifier_call = kvmclock_cpu_notifier,
5045 .priority = -INT_MAX
5048 static void kvm_timer_init(void)
5052 max_tsc_khz = tsc_khz;
5053 register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5054 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5055 #ifdef CONFIG_CPU_FREQ
5056 struct cpufreq_policy policy;
5057 memset(&policy, 0, sizeof(policy));
5059 cpufreq_get_policy(&policy, cpu);
5060 if (policy.cpuinfo.max_freq)
5061 max_tsc_khz = policy.cpuinfo.max_freq;
5064 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5065 CPUFREQ_TRANSITION_NOTIFIER);
5067 pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
5068 for_each_online_cpu(cpu)
5069 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5072 static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5074 static int kvm_is_in_guest(void)
5076 return percpu_read(current_vcpu) != NULL;
5079 static int kvm_is_user_mode(void)
5083 if (percpu_read(current_vcpu))
5084 user_mode = kvm_x86_ops->get_cpl(percpu_read(current_vcpu));
5086 return user_mode != 0;
5089 static unsigned long kvm_get_guest_ip(void)
5091 unsigned long ip = 0;
5093 if (percpu_read(current_vcpu))
5094 ip = kvm_rip_read(percpu_read(current_vcpu));
5099 static struct perf_guest_info_callbacks kvm_guest_cbs = {
5100 .is_in_guest = kvm_is_in_guest,
5101 .is_user_mode = kvm_is_user_mode,
5102 .get_guest_ip = kvm_get_guest_ip,
5105 void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5107 percpu_write(current_vcpu, vcpu);
5109 EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5111 void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5113 percpu_write(current_vcpu, NULL);
5115 EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5117 static void kvm_set_mmio_spte_mask(void)
5120 int maxphyaddr = boot_cpu_data.x86_phys_bits;
5123 * Set the reserved bits and the present bit of an paging-structure
5124 * entry to generate page fault with PFER.RSV = 1.
5126 mask = ((1ull << (62 - maxphyaddr + 1)) - 1) << maxphyaddr;
5129 #ifdef CONFIG_X86_64
5131 * If reserved bit is not supported, clear the present bit to disable
5134 if (maxphyaddr == 52)
5138 kvm_mmu_set_mmio_spte_mask(mask);
5141 int kvm_arch_init(void *opaque)
5144 struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
5147 printk(KERN_ERR "kvm: already loaded the other module\n");
5152 if (!ops->cpu_has_kvm_support()) {
5153 printk(KERN_ERR "kvm: no hardware support\n");
5157 if (ops->disabled_by_bios()) {
5158 printk(KERN_ERR "kvm: disabled by bios\n");
5163 r = kvm_mmu_module_init();
5167 kvm_set_mmio_spte_mask();
5168 kvm_init_msr_list();
5171 kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
5172 PT_DIRTY_MASK, PT64_NX_MASK, 0);
5176 perf_register_guest_info_callbacks(&kvm_guest_cbs);
5179 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
5187 void kvm_arch_exit(void)
5189 perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
5191 if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5192 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
5193 CPUFREQ_TRANSITION_NOTIFIER);
5194 unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5196 kvm_mmu_module_exit();
5199 int kvm_emulate_halt(struct kvm_vcpu *vcpu)
5201 ++vcpu->stat.halt_exits;
5202 if (irqchip_in_kernel(vcpu->kvm)) {
5203 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
5206 vcpu->run->exit_reason = KVM_EXIT_HLT;
5210 EXPORT_SYMBOL_GPL(kvm_emulate_halt);
5212 static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
5215 if (is_long_mode(vcpu))
5218 return a0 | ((gpa_t)a1 << 32);
5221 int kvm_hv_hypercall(struct kvm_vcpu *vcpu)
5223 u64 param, ingpa, outgpa, ret;
5224 uint16_t code, rep_idx, rep_cnt, res = HV_STATUS_SUCCESS, rep_done = 0;
5225 bool fast, longmode;
5229 * hypercall generates UD from non zero cpl and real mode
5232 if (kvm_x86_ops->get_cpl(vcpu) != 0 || !is_protmode(vcpu)) {
5233 kvm_queue_exception(vcpu, UD_VECTOR);
5237 kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5238 longmode = is_long_mode(vcpu) && cs_l == 1;
5241 param = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDX) << 32) |
5242 (kvm_register_read(vcpu, VCPU_REGS_RAX) & 0xffffffff);
5243 ingpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RBX) << 32) |
5244 (kvm_register_read(vcpu, VCPU_REGS_RCX) & 0xffffffff);
5245 outgpa = ((u64)kvm_register_read(vcpu, VCPU_REGS_RDI) << 32) |
5246 (kvm_register_read(vcpu, VCPU_REGS_RSI) & 0xffffffff);
5248 #ifdef CONFIG_X86_64
5250 param = kvm_register_read(vcpu, VCPU_REGS_RCX);
5251 ingpa = kvm_register_read(vcpu, VCPU_REGS_RDX);
5252 outgpa = kvm_register_read(vcpu, VCPU_REGS_R8);
5256 code = param & 0xffff;
5257 fast = (param >> 16) & 0x1;
5258 rep_cnt = (param >> 32) & 0xfff;
5259 rep_idx = (param >> 48) & 0xfff;
5261 trace_kvm_hv_hypercall(code, fast, rep_cnt, rep_idx, ingpa, outgpa);
5264 case HV_X64_HV_NOTIFY_LONG_SPIN_WAIT:
5265 kvm_vcpu_on_spin(vcpu);
5268 res = HV_STATUS_INVALID_HYPERCALL_CODE;
5272 ret = res | (((u64)rep_done & 0xfff) << 32);
5274 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
5276 kvm_register_write(vcpu, VCPU_REGS_RDX, ret >> 32);
5277 kvm_register_write(vcpu, VCPU_REGS_RAX, ret & 0xffffffff);
5283 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
5285 unsigned long nr, a0, a1, a2, a3, ret;
5288 if (kvm_hv_hypercall_enabled(vcpu->kvm))
5289 return kvm_hv_hypercall(vcpu);
5291 nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
5292 a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
5293 a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
5294 a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
5295 a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
5297 trace_kvm_hypercall(nr, a0, a1, a2, a3);
5299 if (!is_long_mode(vcpu)) {
5307 if (kvm_x86_ops->get_cpl(vcpu) != 0) {
5313 case KVM_HC_VAPIC_POLL_IRQ:
5317 r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
5324 kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
5325 ++vcpu->stat.hypercalls;
5328 EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
5330 int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
5332 struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5333 char instruction[3];
5334 unsigned long rip = kvm_rip_read(vcpu);
5337 * Blow out the MMU to ensure that no other VCPU has an active mapping
5338 * to ensure that the updated hypercall appears atomically across all
5341 kvm_mmu_zap_all(vcpu->kvm);
5343 kvm_x86_ops->patch_hypercall(vcpu, instruction);
5345 return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
5348 static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
5350 struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
5351 int j, nent = vcpu->arch.cpuid_nent;
5353 e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
5354 /* when no next entry is found, the current entry[i] is reselected */
5355 for (j = i + 1; ; j = (j + 1) % nent) {
5356 struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
5357 if (ej->function == e->function) {
5358 ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
5362 return 0; /* silence gcc, even though control never reaches here */
5365 /* find an entry with matching function, matching index (if needed), and that
5366 * should be read next (if it's stateful) */
5367 static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
5368 u32 function, u32 index)
5370 if (e->function != function)
5372 if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
5374 if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
5375 !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
5380 struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
5381 u32 function, u32 index)
5384 struct kvm_cpuid_entry2 *best = NULL;
5386 for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
5387 struct kvm_cpuid_entry2 *e;
5389 e = &vcpu->arch.cpuid_entries[i];
5390 if (is_matching_cpuid_entry(e, function, index)) {
5391 if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
5392 move_to_next_stateful_cpuid_entry(vcpu, i);
5399 EXPORT_SYMBOL_GPL(kvm_find_cpuid_entry);
5401 int cpuid_maxphyaddr(struct kvm_vcpu *vcpu)
5403 struct kvm_cpuid_entry2 *best;
5405 best = kvm_find_cpuid_entry(vcpu, 0x80000000, 0);
5406 if (!best || best->eax < 0x80000008)
5408 best = kvm_find_cpuid_entry(vcpu, 0x80000008, 0);
5410 return best->eax & 0xff;
5416 * If no match is found, check whether we exceed the vCPU's limit
5417 * and return the content of the highest valid _standard_ leaf instead.
5418 * This is to satisfy the CPUID specification.
5420 static struct kvm_cpuid_entry2* check_cpuid_limit(struct kvm_vcpu *vcpu,
5421 u32 function, u32 index)
5423 struct kvm_cpuid_entry2 *maxlevel;
5425 maxlevel = kvm_find_cpuid_entry(vcpu, function & 0x80000000, 0);
5426 if (!maxlevel || maxlevel->eax >= function)
5428 if (function & 0x80000000) {
5429 maxlevel = kvm_find_cpuid_entry(vcpu, 0, 0);
5433 return kvm_find_cpuid_entry(vcpu, maxlevel->eax, index);
5436 void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
5438 u32 function, index;
5439 struct kvm_cpuid_entry2 *best;
5441 function = kvm_register_read(vcpu, VCPU_REGS_RAX);
5442 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5443 kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
5444 kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
5445 kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
5446 kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
5447 best = kvm_find_cpuid_entry(vcpu, function, index);
5450 best = check_cpuid_limit(vcpu, function, index);
5453 kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
5454 kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
5455 kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
5456 kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
5458 kvm_x86_ops->skip_emulated_instruction(vcpu);
5459 trace_kvm_cpuid(function,
5460 kvm_register_read(vcpu, VCPU_REGS_RAX),
5461 kvm_register_read(vcpu, VCPU_REGS_RBX),
5462 kvm_register_read(vcpu, VCPU_REGS_RCX),
5463 kvm_register_read(vcpu, VCPU_REGS_RDX));
5465 EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
5468 * Check if userspace requested an interrupt window, and that the
5469 * interrupt window is open.
5471 * No need to exit to userspace if we already have an interrupt queued.
5473 static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
5475 return (!irqchip_in_kernel(vcpu->kvm) && !kvm_cpu_has_interrupt(vcpu) &&
5476 vcpu->run->request_interrupt_window &&
5477 kvm_arch_interrupt_allowed(vcpu));
5480 static void post_kvm_run_save(struct kvm_vcpu *vcpu)
5482 struct kvm_run *kvm_run = vcpu->run;
5484 kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
5485 kvm_run->cr8 = kvm_get_cr8(vcpu);
5486 kvm_run->apic_base = kvm_get_apic_base(vcpu);
5487 if (irqchip_in_kernel(vcpu->kvm))
5488 kvm_run->ready_for_interrupt_injection = 1;
5490 kvm_run->ready_for_interrupt_injection =
5491 kvm_arch_interrupt_allowed(vcpu) &&
5492 !kvm_cpu_has_interrupt(vcpu) &&
5493 !kvm_event_needs_reinjection(vcpu);
5496 static void vapic_enter(struct kvm_vcpu *vcpu)
5498 struct kvm_lapic *apic = vcpu->arch.apic;
5501 if (!apic || !apic->vapic_addr)
5504 page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
5506 vcpu->arch.apic->vapic_page = page;
5509 static void vapic_exit(struct kvm_vcpu *vcpu)
5511 struct kvm_lapic *apic = vcpu->arch.apic;
5514 if (!apic || !apic->vapic_addr)
5517 idx = srcu_read_lock(&vcpu->kvm->srcu);
5518 kvm_release_page_dirty(apic->vapic_page);
5519 mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
5520 srcu_read_unlock(&vcpu->kvm->srcu, idx);
5523 static void update_cr8_intercept(struct kvm_vcpu *vcpu)
5527 if (!kvm_x86_ops->update_cr8_intercept)
5530 if (!vcpu->arch.apic)
5533 if (!vcpu->arch.apic->vapic_addr)
5534 max_irr = kvm_lapic_find_highest_irr(vcpu);
5541 tpr = kvm_lapic_get_cr8(vcpu);
5543 kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
5546 static void inject_pending_event(struct kvm_vcpu *vcpu)
5548 /* try to reinject previous events if any */
5549 if (vcpu->arch.exception.pending) {
5550 trace_kvm_inj_exception(vcpu->arch.exception.nr,
5551 vcpu->arch.exception.has_error_code,
5552 vcpu->arch.exception.error_code);
5553 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
5554 vcpu->arch.exception.has_error_code,
5555 vcpu->arch.exception.error_code,
5556 vcpu->arch.exception.reinject);
5560 if (vcpu->arch.nmi_injected) {
5561 kvm_x86_ops->set_nmi(vcpu);
5565 if (vcpu->arch.interrupt.pending) {
5566 kvm_x86_ops->set_irq(vcpu);
5570 /* try to inject new event if pending */
5571 if (vcpu->arch.nmi_pending) {
5572 if (kvm_x86_ops->nmi_allowed(vcpu)) {
5573 vcpu->arch.nmi_pending = false;
5574 vcpu->arch.nmi_injected = true;
5575 kvm_x86_ops->set_nmi(vcpu);
5577 } else if (kvm_cpu_has_interrupt(vcpu)) {
5578 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
5579 kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
5581 kvm_x86_ops->set_irq(vcpu);
5586 static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
5588 if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
5589 !vcpu->guest_xcr0_loaded) {
5590 /* kvm_set_xcr() also depends on this */
5591 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
5592 vcpu->guest_xcr0_loaded = 1;
5596 static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
5598 if (vcpu->guest_xcr0_loaded) {
5599 if (vcpu->arch.xcr0 != host_xcr0)
5600 xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
5601 vcpu->guest_xcr0_loaded = 0;
5605 static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
5609 bool req_int_win = !irqchip_in_kernel(vcpu->kvm) &&
5610 vcpu->run->request_interrupt_window;
5612 if (vcpu->requests) {
5613 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
5614 kvm_mmu_unload(vcpu);
5615 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
5616 __kvm_migrate_timers(vcpu);
5617 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
5618 r = kvm_guest_time_update(vcpu);
5622 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
5623 kvm_mmu_sync_roots(vcpu);
5624 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
5625 kvm_x86_ops->tlb_flush(vcpu);
5626 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
5627 vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
5631 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
5632 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
5636 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
5637 vcpu->fpu_active = 0;
5638 kvm_x86_ops->fpu_deactivate(vcpu);
5640 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
5641 /* Page is swapped out. Do synthetic halt */
5642 vcpu->arch.apf.halted = true;
5646 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
5647 record_steal_time(vcpu);
5651 r = kvm_mmu_reload(vcpu);
5656 * An NMI can be injected between local nmi_pending read and
5657 * vcpu->arch.nmi_pending read inside inject_pending_event().
5658 * But in that case, KVM_REQ_EVENT will be set, which makes
5659 * the race described above benign.
5661 nmi_pending = ACCESS_ONCE(vcpu->arch.nmi_pending);
5663 if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
5664 inject_pending_event(vcpu);
5666 /* enable NMI/IRQ window open exits if needed */
5668 kvm_x86_ops->enable_nmi_window(vcpu);
5669 else if (kvm_cpu_has_interrupt(vcpu) || req_int_win)
5670 kvm_x86_ops->enable_irq_window(vcpu);
5672 if (kvm_lapic_enabled(vcpu)) {
5673 update_cr8_intercept(vcpu);
5674 kvm_lapic_sync_to_vapic(vcpu);
5680 kvm_x86_ops->prepare_guest_switch(vcpu);
5681 if (vcpu->fpu_active)
5682 kvm_load_guest_fpu(vcpu);
5683 kvm_load_guest_xcr0(vcpu);
5685 vcpu->mode = IN_GUEST_MODE;
5687 /* We should set ->mode before check ->requests,
5688 * see the comment in make_all_cpus_request.
5692 local_irq_disable();
5694 if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
5695 || need_resched() || signal_pending(current)) {
5696 vcpu->mode = OUTSIDE_GUEST_MODE;
5700 kvm_x86_ops->cancel_injection(vcpu);
5705 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
5709 if (unlikely(vcpu->arch.switch_db_regs)) {
5711 set_debugreg(vcpu->arch.eff_db[0], 0);
5712 set_debugreg(vcpu->arch.eff_db[1], 1);
5713 set_debugreg(vcpu->arch.eff_db[2], 2);
5714 set_debugreg(vcpu->arch.eff_db[3], 3);
5717 trace_kvm_entry(vcpu->vcpu_id);
5718 kvm_x86_ops->run(vcpu);
5721 * If the guest has used debug registers, at least dr7
5722 * will be disabled while returning to the host.
5723 * If we don't have active breakpoints in the host, we don't
5724 * care about the messed up debug address registers. But if
5725 * we have some of them active, restore the old state.
5727 if (hw_breakpoint_active())
5728 hw_breakpoint_restore();
5730 kvm_get_msr(vcpu, MSR_IA32_TSC, &vcpu->arch.last_guest_tsc);
5732 vcpu->mode = OUTSIDE_GUEST_MODE;
5739 * We must have an instruction between local_irq_enable() and
5740 * kvm_guest_exit(), so the timer interrupt isn't delayed by
5741 * the interrupt shadow. The stat.exits increment will do nicely.
5742 * But we need to prevent reordering, hence this barrier():
5750 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
5753 * Profile KVM exit RIPs:
5755 if (unlikely(prof_on == KVM_PROFILING)) {
5756 unsigned long rip = kvm_rip_read(vcpu);
5757 profile_hit(KVM_PROFILING, (void *)rip);
5761 kvm_lapic_sync_from_vapic(vcpu);
5763 r = kvm_x86_ops->handle_exit(vcpu);
5769 static int __vcpu_run(struct kvm_vcpu *vcpu)
5772 struct kvm *kvm = vcpu->kvm;
5774 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
5775 pr_debug("vcpu %d received sipi with vector # %x\n",
5776 vcpu->vcpu_id, vcpu->arch.sipi_vector);
5777 kvm_lapic_reset(vcpu);
5778 r = kvm_arch_vcpu_reset(vcpu);
5781 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
5784 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
5789 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
5790 !vcpu->arch.apf.halted)
5791 r = vcpu_enter_guest(vcpu);
5793 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
5794 kvm_vcpu_block(vcpu);
5795 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
5796 if (kvm_check_request(KVM_REQ_UNHALT, vcpu))
5798 switch(vcpu->arch.mp_state) {
5799 case KVM_MP_STATE_HALTED:
5800 vcpu->arch.mp_state =
5801 KVM_MP_STATE_RUNNABLE;
5802 case KVM_MP_STATE_RUNNABLE:
5803 vcpu->arch.apf.halted = false;
5805 case KVM_MP_STATE_SIPI_RECEIVED:
5816 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
5817 if (kvm_cpu_has_pending_timer(vcpu))
5818 kvm_inject_pending_timer_irqs(vcpu);
5820 if (dm_request_for_irq_injection(vcpu)) {
5822 vcpu->run->exit_reason = KVM_EXIT_INTR;
5823 ++vcpu->stat.request_irq_exits;
5826 kvm_check_async_pf_completion(vcpu);
5828 if (signal_pending(current)) {
5830 vcpu->run->exit_reason = KVM_EXIT_INTR;
5831 ++vcpu->stat.signal_exits;
5833 if (need_resched()) {
5834 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
5836 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
5840 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
5847 static int complete_mmio(struct kvm_vcpu *vcpu)
5849 struct kvm_run *run = vcpu->run;
5852 if (!(vcpu->arch.pio.count || vcpu->mmio_needed))
5855 if (vcpu->mmio_needed) {
5856 vcpu->mmio_needed = 0;
5857 if (!vcpu->mmio_is_write)
5858 memcpy(vcpu->mmio_data + vcpu->mmio_index,
5860 vcpu->mmio_index += 8;
5861 if (vcpu->mmio_index < vcpu->mmio_size) {
5862 run->exit_reason = KVM_EXIT_MMIO;
5863 run->mmio.phys_addr = vcpu->mmio_phys_addr + vcpu->mmio_index;
5864 memcpy(run->mmio.data, vcpu->mmio_data + vcpu->mmio_index, 8);
5865 run->mmio.len = min(vcpu->mmio_size - vcpu->mmio_index, 8);
5866 run->mmio.is_write = vcpu->mmio_is_write;
5867 vcpu->mmio_needed = 1;
5870 if (vcpu->mmio_is_write)
5872 vcpu->mmio_read_completed = 1;
5874 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
5875 r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
5876 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
5877 if (r != EMULATE_DONE)
5882 int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
5887 if (!tsk_used_math(current) && init_fpu(current))
5890 if (vcpu->sigset_active)
5891 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
5893 if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
5894 kvm_vcpu_block(vcpu);
5895 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
5900 /* re-sync apic's tpr */
5901 if (!irqchip_in_kernel(vcpu->kvm)) {
5902 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
5908 r = complete_mmio(vcpu);
5912 if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
5913 kvm_register_write(vcpu, VCPU_REGS_RAX,
5914 kvm_run->hypercall.ret);
5916 r = __vcpu_run(vcpu);
5919 post_kvm_run_save(vcpu);
5920 if (vcpu->sigset_active)
5921 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
5926 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
5928 if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
5930 * We are here if userspace calls get_regs() in the middle of
5931 * instruction emulation. Registers state needs to be copied
5932 * back from emulation context to vcpu. Usrapace shouldn't do
5933 * that usually, but some bad designed PV devices (vmware
5934 * backdoor interface) need this to work
5936 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5937 memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
5938 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
5940 regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
5941 regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
5942 regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
5943 regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
5944 regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
5945 regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
5946 regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
5947 regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
5948 #ifdef CONFIG_X86_64
5949 regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
5950 regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
5951 regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
5952 regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
5953 regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
5954 regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
5955 regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
5956 regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
5959 regs->rip = kvm_rip_read(vcpu);
5960 regs->rflags = kvm_get_rflags(vcpu);
5965 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
5967 vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
5968 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
5970 kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
5971 kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
5972 kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
5973 kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
5974 kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
5975 kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
5976 kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
5977 kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
5978 #ifdef CONFIG_X86_64
5979 kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
5980 kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
5981 kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
5982 kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
5983 kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
5984 kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
5985 kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
5986 kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
5989 kvm_rip_write(vcpu, regs->rip);
5990 kvm_set_rflags(vcpu, regs->rflags);
5992 vcpu->arch.exception.pending = false;
5994 kvm_make_request(KVM_REQ_EVENT, vcpu);
5999 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
6001 struct kvm_segment cs;
6003 kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
6007 EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
6009 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
6010 struct kvm_sregs *sregs)
6014 kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
6015 kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
6016 kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
6017 kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
6018 kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
6019 kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
6021 kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
6022 kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
6024 kvm_x86_ops->get_idt(vcpu, &dt);
6025 sregs->idt.limit = dt.size;
6026 sregs->idt.base = dt.address;
6027 kvm_x86_ops->get_gdt(vcpu, &dt);
6028 sregs->gdt.limit = dt.size;
6029 sregs->gdt.base = dt.address;
6031 sregs->cr0 = kvm_read_cr0(vcpu);
6032 sregs->cr2 = vcpu->arch.cr2;
6033 sregs->cr3 = kvm_read_cr3(vcpu);
6034 sregs->cr4 = kvm_read_cr4(vcpu);
6035 sregs->cr8 = kvm_get_cr8(vcpu);
6036 sregs->efer = vcpu->arch.efer;
6037 sregs->apic_base = kvm_get_apic_base(vcpu);
6039 memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
6041 if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
6042 set_bit(vcpu->arch.interrupt.nr,
6043 (unsigned long *)sregs->interrupt_bitmap);
6048 int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
6049 struct kvm_mp_state *mp_state)
6051 mp_state->mp_state = vcpu->arch.mp_state;
6055 int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
6056 struct kvm_mp_state *mp_state)
6058 vcpu->arch.mp_state = mp_state->mp_state;
6059 kvm_make_request(KVM_REQ_EVENT, vcpu);
6063 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason,
6064 bool has_error_code, u32 error_code)
6066 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
6069 init_emulate_ctxt(vcpu);
6071 ret = emulator_task_switch(ctxt, tss_selector, reason,
6072 has_error_code, error_code);
6075 return EMULATE_FAIL;
6077 memcpy(vcpu->arch.regs, ctxt->regs, sizeof ctxt->regs);
6078 kvm_rip_write(vcpu, ctxt->eip);
6079 kvm_set_rflags(vcpu, ctxt->eflags);
6080 kvm_make_request(KVM_REQ_EVENT, vcpu);
6081 return EMULATE_DONE;
6083 EXPORT_SYMBOL_GPL(kvm_task_switch);
6085 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
6086 struct kvm_sregs *sregs)
6088 int mmu_reset_needed = 0;
6089 int pending_vec, max_bits, idx;
6092 dt.size = sregs->idt.limit;
6093 dt.address = sregs->idt.base;
6094 kvm_x86_ops->set_idt(vcpu, &dt);
6095 dt.size = sregs->gdt.limit;
6096 dt.address = sregs->gdt.base;
6097 kvm_x86_ops->set_gdt(vcpu, &dt);
6099 vcpu->arch.cr2 = sregs->cr2;
6100 mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
6101 vcpu->arch.cr3 = sregs->cr3;
6102 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
6104 kvm_set_cr8(vcpu, sregs->cr8);
6106 mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
6107 kvm_x86_ops->set_efer(vcpu, sregs->efer);
6108 kvm_set_apic_base(vcpu, sregs->apic_base);
6110 mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
6111 kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
6112 vcpu->arch.cr0 = sregs->cr0;
6114 mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
6115 kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
6116 if (sregs->cr4 & X86_CR4_OSXSAVE)
6119 idx = srcu_read_lock(&vcpu->kvm->srcu);
6120 if (!is_long_mode(vcpu) && is_pae(vcpu)) {
6121 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
6122 mmu_reset_needed = 1;
6124 srcu_read_unlock(&vcpu->kvm->srcu, idx);
6126 if (mmu_reset_needed)
6127 kvm_mmu_reset_context(vcpu);
6129 max_bits = (sizeof sregs->interrupt_bitmap) << 3;
6130 pending_vec = find_first_bit(
6131 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
6132 if (pending_vec < max_bits) {
6133 kvm_queue_interrupt(vcpu, pending_vec, false);
6134 pr_debug("Set back pending irq %d\n", pending_vec);
6137 kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
6138 kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
6139 kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
6140 kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
6141 kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
6142 kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
6144 kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
6145 kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
6147 update_cr8_intercept(vcpu);
6149 /* Older userspace won't unhalt the vcpu on reset. */
6150 if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
6151 sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
6153 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
6155 kvm_make_request(KVM_REQ_EVENT, vcpu);
6160 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
6161 struct kvm_guest_debug *dbg)
6163 unsigned long rflags;
6166 if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
6168 if (vcpu->arch.exception.pending)
6170 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
6171 kvm_queue_exception(vcpu, DB_VECTOR);
6173 kvm_queue_exception(vcpu, BP_VECTOR);
6177 * Read rflags as long as potentially injected trace flags are still
6180 rflags = kvm_get_rflags(vcpu);
6182 vcpu->guest_debug = dbg->control;
6183 if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
6184 vcpu->guest_debug = 0;
6186 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
6187 for (i = 0; i < KVM_NR_DB_REGS; ++i)
6188 vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
6189 vcpu->arch.switch_db_regs =
6190 (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
6192 for (i = 0; i < KVM_NR_DB_REGS; i++)
6193 vcpu->arch.eff_db[i] = vcpu->arch.db[i];
6194 vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
6197 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6198 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
6199 get_segment_base(vcpu, VCPU_SREG_CS);
6202 * Trigger an rflags update that will inject or remove the trace
6205 kvm_set_rflags(vcpu, rflags);
6207 kvm_x86_ops->set_guest_debug(vcpu, dbg);
6217 * Translate a guest virtual address to a guest physical address.
6219 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
6220 struct kvm_translation *tr)
6222 unsigned long vaddr = tr->linear_address;
6226 idx = srcu_read_lock(&vcpu->kvm->srcu);
6227 gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
6228 srcu_read_unlock(&vcpu->kvm->srcu, idx);
6229 tr->physical_address = gpa;
6230 tr->valid = gpa != UNMAPPED_GVA;
6237 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
6239 struct i387_fxsave_struct *fxsave =
6240 &vcpu->arch.guest_fpu.state->fxsave;
6242 memcpy(fpu->fpr, fxsave->st_space, 128);
6243 fpu->fcw = fxsave->cwd;
6244 fpu->fsw = fxsave->swd;
6245 fpu->ftwx = fxsave->twd;
6246 fpu->last_opcode = fxsave->fop;
6247 fpu->last_ip = fxsave->rip;
6248 fpu->last_dp = fxsave->rdp;
6249 memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
6254 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
6256 struct i387_fxsave_struct *fxsave =
6257 &vcpu->arch.guest_fpu.state->fxsave;
6259 memcpy(fxsave->st_space, fpu->fpr, 128);
6260 fxsave->cwd = fpu->fcw;
6261 fxsave->swd = fpu->fsw;
6262 fxsave->twd = fpu->ftwx;
6263 fxsave->fop = fpu->last_opcode;
6264 fxsave->rip = fpu->last_ip;
6265 fxsave->rdp = fpu->last_dp;
6266 memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
6271 int fx_init(struct kvm_vcpu *vcpu)
6275 err = fpu_alloc(&vcpu->arch.guest_fpu);
6279 fpu_finit(&vcpu->arch.guest_fpu);
6282 * Ensure guest xcr0 is valid for loading
6284 vcpu->arch.xcr0 = XSTATE_FP;
6286 vcpu->arch.cr0 |= X86_CR0_ET;
6290 EXPORT_SYMBOL_GPL(fx_init);
6292 static void fx_free(struct kvm_vcpu *vcpu)
6294 fpu_free(&vcpu->arch.guest_fpu);
6297 void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
6299 if (vcpu->guest_fpu_loaded)
6303 * Restore all possible states in the guest,
6304 * and assume host would use all available bits.
6305 * Guest xcr0 would be loaded later.
6307 kvm_put_guest_xcr0(vcpu);
6308 vcpu->guest_fpu_loaded = 1;
6309 unlazy_fpu(current);
6310 fpu_restore_checking(&vcpu->arch.guest_fpu);
6314 void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
6316 kvm_put_guest_xcr0(vcpu);
6318 if (!vcpu->guest_fpu_loaded)
6321 vcpu->guest_fpu_loaded = 0;
6322 fpu_save_init(&vcpu->arch.guest_fpu);
6323 ++vcpu->stat.fpu_reload;
6324 kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
6328 void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
6330 kvmclock_reset(vcpu);
6332 free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
6334 kvm_x86_ops->vcpu_free(vcpu);
6337 struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
6340 if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
6341 printk_once(KERN_WARNING
6342 "kvm: SMP vm created on host with unstable TSC; "
6343 "guest TSC will not be reliable\n");
6344 return kvm_x86_ops->vcpu_create(kvm, id);
6347 int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
6351 vcpu->arch.mtrr_state.have_fixed = 1;
6353 r = kvm_arch_vcpu_reset(vcpu);
6355 r = kvm_mmu_setup(vcpu);
6361 void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
6363 vcpu->arch.apf.msr_val = 0;
6366 kvm_mmu_unload(vcpu);
6370 kvm_x86_ops->vcpu_free(vcpu);
6373 int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
6375 vcpu->arch.nmi_pending = false;
6376 vcpu->arch.nmi_injected = false;
6378 vcpu->arch.switch_db_regs = 0;
6379 memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
6380 vcpu->arch.dr6 = DR6_FIXED_1;
6381 vcpu->arch.dr7 = DR7_FIXED_1;
6383 kvm_make_request(KVM_REQ_EVENT, vcpu);
6384 vcpu->arch.apf.msr_val = 0;
6385 vcpu->arch.st.msr_val = 0;
6387 kvmclock_reset(vcpu);
6389 kvm_clear_async_pf_completion_queue(vcpu);
6390 kvm_async_pf_hash_reset(vcpu);
6391 vcpu->arch.apf.halted = false;
6393 return kvm_x86_ops->vcpu_reset(vcpu);
6396 int kvm_arch_hardware_enable(void *garbage)
6399 struct kvm_vcpu *vcpu;
6402 kvm_shared_msr_cpu_online();
6403 list_for_each_entry(kvm, &vm_list, vm_list)
6404 kvm_for_each_vcpu(i, vcpu, kvm)
6405 if (vcpu->cpu == smp_processor_id())
6406 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6407 return kvm_x86_ops->hardware_enable(garbage);
6410 void kvm_arch_hardware_disable(void *garbage)
6412 kvm_x86_ops->hardware_disable(garbage);
6413 drop_user_return_notifiers(garbage);
6416 int kvm_arch_hardware_setup(void)
6418 return kvm_x86_ops->hardware_setup();
6421 void kvm_arch_hardware_unsetup(void)
6423 kvm_x86_ops->hardware_unsetup();
6426 void kvm_arch_check_processor_compat(void *rtn)
6428 kvm_x86_ops->check_processor_compatibility(rtn);
6431 int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
6437 BUG_ON(vcpu->kvm == NULL);
6440 vcpu->arch.emulate_ctxt.ops = &emulate_ops;
6441 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
6442 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
6443 vcpu->arch.mmu.translate_gpa = translate_gpa;
6444 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6445 if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_bsp(vcpu))
6446 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
6448 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
6450 page = alloc_page(GFP_KERNEL | __GFP_ZERO);
6455 vcpu->arch.pio_data = page_address(page);
6457 kvm_init_tsc_catchup(vcpu, max_tsc_khz);
6459 r = kvm_mmu_create(vcpu);
6461 goto fail_free_pio_data;
6463 if (irqchip_in_kernel(kvm)) {
6464 r = kvm_create_lapic(vcpu);
6466 goto fail_mmu_destroy;
6469 vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
6471 if (!vcpu->arch.mce_banks) {
6473 goto fail_free_lapic;
6475 vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
6477 if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL))
6478 goto fail_free_mce_banks;
6480 kvm_async_pf_hash_reset(vcpu);
6483 fail_free_mce_banks:
6484 kfree(vcpu->arch.mce_banks);
6486 kvm_free_lapic(vcpu);
6488 kvm_mmu_destroy(vcpu);
6490 free_page((unsigned long)vcpu->arch.pio_data);
6495 void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
6499 kfree(vcpu->arch.mce_banks);
6500 kvm_free_lapic(vcpu);
6501 idx = srcu_read_lock(&vcpu->kvm->srcu);
6502 kvm_mmu_destroy(vcpu);
6503 srcu_read_unlock(&vcpu->kvm->srcu, idx);
6504 free_page((unsigned long)vcpu->arch.pio_data);
6507 int kvm_arch_init_vm(struct kvm *kvm)
6509 INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
6510 INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
6512 /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
6513 set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
6515 raw_spin_lock_init(&kvm->arch.tsc_write_lock);
6520 static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
6523 kvm_mmu_unload(vcpu);
6527 static void kvm_free_vcpus(struct kvm *kvm)
6530 struct kvm_vcpu *vcpu;
6533 * Unpin any mmu pages first.
6535 kvm_for_each_vcpu(i, vcpu, kvm) {
6536 kvm_clear_async_pf_completion_queue(vcpu);
6537 kvm_unload_vcpu_mmu(vcpu);
6539 kvm_for_each_vcpu(i, vcpu, kvm)
6540 kvm_arch_vcpu_free(vcpu);
6542 mutex_lock(&kvm->lock);
6543 for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
6544 kvm->vcpus[i] = NULL;
6546 atomic_set(&kvm->online_vcpus, 0);
6547 mutex_unlock(&kvm->lock);
6550 void kvm_arch_sync_events(struct kvm *kvm)
6552 kvm_free_all_assigned_devices(kvm);
6556 void kvm_arch_destroy_vm(struct kvm *kvm)
6558 kvm_iommu_unmap_guest(kvm);
6559 kfree(kvm->arch.vpic);
6560 kfree(kvm->arch.vioapic);
6561 kvm_free_vcpus(kvm);
6562 if (kvm->arch.apic_access_page)
6563 put_page(kvm->arch.apic_access_page);
6564 if (kvm->arch.ept_identity_pagetable)
6565 put_page(kvm->arch.ept_identity_pagetable);
6568 int kvm_arch_prepare_memory_region(struct kvm *kvm,
6569 struct kvm_memory_slot *memslot,
6570 struct kvm_memory_slot old,
6571 struct kvm_userspace_memory_region *mem,
6574 int npages = memslot->npages;
6575 int map_flags = MAP_PRIVATE | MAP_ANONYMOUS;
6577 /* Prevent internal slot pages from being moved by fork()/COW. */
6578 if (memslot->id >= KVM_MEMORY_SLOTS)
6579 map_flags = MAP_SHARED | MAP_ANONYMOUS;
6581 /*To keep backward compatibility with older userspace,
6582 *x86 needs to hanlde !user_alloc case.
6585 if (npages && !old.rmap) {
6586 unsigned long userspace_addr;
6588 down_write(¤t->mm->mmap_sem);
6589 userspace_addr = do_mmap(NULL, 0,
6591 PROT_READ | PROT_WRITE,
6594 up_write(¤t->mm->mmap_sem);
6596 if (IS_ERR((void *)userspace_addr))
6597 return PTR_ERR((void *)userspace_addr);
6599 memslot->userspace_addr = userspace_addr;
6607 void kvm_arch_commit_memory_region(struct kvm *kvm,
6608 struct kvm_userspace_memory_region *mem,
6609 struct kvm_memory_slot old,
6613 int nr_mmu_pages = 0, npages = mem->memory_size >> PAGE_SHIFT;
6615 if (!user_alloc && !old.user_alloc && old.rmap && !npages) {
6618 down_write(¤t->mm->mmap_sem);
6619 ret = do_munmap(current->mm, old.userspace_addr,
6620 old.npages * PAGE_SIZE);
6621 up_write(¤t->mm->mmap_sem);
6624 "kvm_vm_ioctl_set_memory_region: "
6625 "failed to munmap memory\n");
6628 if (!kvm->arch.n_requested_mmu_pages)
6629 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
6631 spin_lock(&kvm->mmu_lock);
6633 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
6634 kvm_mmu_slot_remove_write_access(kvm, mem->slot);
6635 spin_unlock(&kvm->mmu_lock);
6638 void kvm_arch_flush_shadow(struct kvm *kvm)
6640 kvm_mmu_zap_all(kvm);
6641 kvm_reload_remote_mmus(kvm);
6644 int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
6646 return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6647 !vcpu->arch.apf.halted)
6648 || !list_empty_careful(&vcpu->async_pf.done)
6649 || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
6650 || vcpu->arch.nmi_pending ||
6651 (kvm_arch_interrupt_allowed(vcpu) &&
6652 kvm_cpu_has_interrupt(vcpu));
6655 void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
6658 int cpu = vcpu->cpu;
6660 if (waitqueue_active(&vcpu->wq)) {
6661 wake_up_interruptible(&vcpu->wq);
6662 ++vcpu->stat.halt_wakeup;
6666 if (cpu != me && (unsigned)cpu < nr_cpu_ids && cpu_online(cpu))
6667 if (kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE)
6668 smp_send_reschedule(cpu);
6672 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
6674 return kvm_x86_ops->interrupt_allowed(vcpu);
6677 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
6679 unsigned long current_rip = kvm_rip_read(vcpu) +
6680 get_segment_base(vcpu, VCPU_SREG_CS);
6682 return current_rip == linear_rip;
6684 EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
6686 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
6688 unsigned long rflags;
6690 rflags = kvm_x86_ops->get_rflags(vcpu);
6691 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6692 rflags &= ~X86_EFLAGS_TF;
6695 EXPORT_SYMBOL_GPL(kvm_get_rflags);
6697 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
6699 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
6700 kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
6701 rflags |= X86_EFLAGS_TF;
6702 kvm_x86_ops->set_rflags(vcpu, rflags);
6703 kvm_make_request(KVM_REQ_EVENT, vcpu);
6705 EXPORT_SYMBOL_GPL(kvm_set_rflags);
6707 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
6711 if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
6712 is_error_page(work->page))
6715 r = kvm_mmu_reload(vcpu);
6719 if (!vcpu->arch.mmu.direct_map &&
6720 work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
6723 vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
6726 static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
6728 return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
6731 static inline u32 kvm_async_pf_next_probe(u32 key)
6733 return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
6736 static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
6738 u32 key = kvm_async_pf_hash_fn(gfn);
6740 while (vcpu->arch.apf.gfns[key] != ~0)
6741 key = kvm_async_pf_next_probe(key);
6743 vcpu->arch.apf.gfns[key] = gfn;
6746 static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
6749 u32 key = kvm_async_pf_hash_fn(gfn);
6751 for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
6752 (vcpu->arch.apf.gfns[key] != gfn &&
6753 vcpu->arch.apf.gfns[key] != ~0); i++)
6754 key = kvm_async_pf_next_probe(key);
6759 bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
6761 return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
6764 static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
6768 i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
6770 vcpu->arch.apf.gfns[i] = ~0;
6772 j = kvm_async_pf_next_probe(j);
6773 if (vcpu->arch.apf.gfns[j] == ~0)
6775 k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
6777 * k lies cyclically in ]i,j]
6779 * |....j i.k.| or |.k..j i...|
6781 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
6782 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
6787 static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
6790 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
6794 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
6795 struct kvm_async_pf *work)
6797 struct x86_exception fault;
6799 trace_kvm_async_pf_not_present(work->arch.token, work->gva);
6800 kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
6802 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
6803 (vcpu->arch.apf.send_user_only &&
6804 kvm_x86_ops->get_cpl(vcpu) == 0))
6805 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
6806 else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
6807 fault.vector = PF_VECTOR;
6808 fault.error_code_valid = true;
6809 fault.error_code = 0;
6810 fault.nested_page_fault = false;
6811 fault.address = work->arch.token;
6812 kvm_inject_page_fault(vcpu, &fault);
6816 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
6817 struct kvm_async_pf *work)
6819 struct x86_exception fault;
6821 trace_kvm_async_pf_ready(work->arch.token, work->gva);
6822 if (is_error_page(work->page))
6823 work->arch.token = ~0; /* broadcast wakeup */
6825 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
6827 if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
6828 !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
6829 fault.vector = PF_VECTOR;
6830 fault.error_code_valid = true;
6831 fault.error_code = 0;
6832 fault.nested_page_fault = false;
6833 fault.address = work->arch.token;
6834 kvm_inject_page_fault(vcpu, &fault);
6836 vcpu->arch.apf.halted = false;
6839 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
6841 if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
6844 return !kvm_event_needs_reinjection(vcpu) &&
6845 kvm_x86_ops->interrupt_allowed(vcpu);
6848 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
6849 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
6850 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
6851 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
6852 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
6853 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
6854 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
6855 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
6856 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
6857 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
6858 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
6859 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);