1 // SPDX-License-Identifier: GPL-2.0-only
5 * Used to coordinate shared registers between HT threads or
6 * among events on a single PMU.
9 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11 #include <linux/stddef.h>
12 #include <linux/types.h>
13 #include <linux/init.h>
14 #include <linux/slab.h>
15 #include <linux/export.h>
16 #include <linux/nmi.h>
18 #include <asm/cpufeature.h>
19 #include <asm/hardirq.h>
20 #include <asm/intel-family.h>
22 #include <asm/cpu_device_id.h>
24 #include "../perf_event.h"
27 * Intel PerfMon, used on Core and later.
29 static u64 intel_perfmon_event_map[PERF_COUNT_HW_MAX] __read_mostly =
31 [PERF_COUNT_HW_CPU_CYCLES] = 0x003c,
32 [PERF_COUNT_HW_INSTRUCTIONS] = 0x00c0,
33 [PERF_COUNT_HW_CACHE_REFERENCES] = 0x4f2e,
34 [PERF_COUNT_HW_CACHE_MISSES] = 0x412e,
35 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x00c4,
36 [PERF_COUNT_HW_BRANCH_MISSES] = 0x00c5,
37 [PERF_COUNT_HW_BUS_CYCLES] = 0x013c,
38 [PERF_COUNT_HW_REF_CPU_CYCLES] = 0x0300, /* pseudo-encoding */
41 static struct event_constraint intel_core_event_constraints[] __read_mostly =
43 INTEL_EVENT_CONSTRAINT(0x11, 0x2), /* FP_ASSIST */
44 INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
45 INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
46 INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
47 INTEL_EVENT_CONSTRAINT(0x19, 0x2), /* DELAYED_BYPASS */
48 INTEL_EVENT_CONSTRAINT(0xc1, 0x1), /* FP_COMP_INSTR_RET */
52 static struct event_constraint intel_core2_event_constraints[] __read_mostly =
54 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
55 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
56 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
57 INTEL_EVENT_CONSTRAINT(0x10, 0x1), /* FP_COMP_OPS_EXE */
58 INTEL_EVENT_CONSTRAINT(0x11, 0x2), /* FP_ASSIST */
59 INTEL_EVENT_CONSTRAINT(0x12, 0x2), /* MUL */
60 INTEL_EVENT_CONSTRAINT(0x13, 0x2), /* DIV */
61 INTEL_EVENT_CONSTRAINT(0x14, 0x1), /* CYCLES_DIV_BUSY */
62 INTEL_EVENT_CONSTRAINT(0x18, 0x1), /* IDLE_DURING_DIV */
63 INTEL_EVENT_CONSTRAINT(0x19, 0x2), /* DELAYED_BYPASS */
64 INTEL_EVENT_CONSTRAINT(0xa1, 0x1), /* RS_UOPS_DISPATCH_CYCLES */
65 INTEL_EVENT_CONSTRAINT(0xc9, 0x1), /* ITLB_MISS_RETIRED (T30-9) */
66 INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED */
70 static struct event_constraint intel_nehalem_event_constraints[] __read_mostly =
72 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
73 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
74 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
75 INTEL_EVENT_CONSTRAINT(0x40, 0x3), /* L1D_CACHE_LD */
76 INTEL_EVENT_CONSTRAINT(0x41, 0x3), /* L1D_CACHE_ST */
77 INTEL_EVENT_CONSTRAINT(0x42, 0x3), /* L1D_CACHE_LOCK */
78 INTEL_EVENT_CONSTRAINT(0x43, 0x3), /* L1D_ALL_REF */
79 INTEL_EVENT_CONSTRAINT(0x48, 0x3), /* L1D_PEND_MISS */
80 INTEL_EVENT_CONSTRAINT(0x4e, 0x3), /* L1D_PREFETCH */
81 INTEL_EVENT_CONSTRAINT(0x51, 0x3), /* L1D */
82 INTEL_EVENT_CONSTRAINT(0x63, 0x3), /* CACHE_LOCK_CYCLES */
86 static struct extra_reg intel_nehalem_extra_regs[] __read_mostly =
88 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
89 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0xffff, RSP_0),
90 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x100b),
94 static struct event_constraint intel_westmere_event_constraints[] __read_mostly =
96 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
97 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
98 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
99 INTEL_EVENT_CONSTRAINT(0x51, 0x3), /* L1D */
100 INTEL_EVENT_CONSTRAINT(0x60, 0x1), /* OFFCORE_REQUESTS_OUTSTANDING */
101 INTEL_EVENT_CONSTRAINT(0x63, 0x3), /* CACHE_LOCK_CYCLES */
102 INTEL_EVENT_CONSTRAINT(0xb3, 0x1), /* SNOOPQ_REQUEST_OUTSTANDING */
106 static struct event_constraint intel_snb_event_constraints[] __read_mostly =
108 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
109 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
110 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
111 INTEL_UEVENT_CONSTRAINT(0x04a3, 0xf), /* CYCLE_ACTIVITY.CYCLES_NO_DISPATCH */
112 INTEL_UEVENT_CONSTRAINT(0x05a3, 0xf), /* CYCLE_ACTIVITY.STALLS_L2_PENDING */
113 INTEL_UEVENT_CONSTRAINT(0x02a3, 0x4), /* CYCLE_ACTIVITY.CYCLES_L1D_PENDING */
114 INTEL_UEVENT_CONSTRAINT(0x06a3, 0x4), /* CYCLE_ACTIVITY.STALLS_L1D_PENDING */
115 INTEL_EVENT_CONSTRAINT(0x48, 0x4), /* L1D_PEND_MISS.PENDING */
116 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PREC_DIST */
117 INTEL_EVENT_CONSTRAINT(0xcd, 0x8), /* MEM_TRANS_RETIRED.LOAD_LATENCY */
118 INTEL_UEVENT_CONSTRAINT(0x04a3, 0xf), /* CYCLE_ACTIVITY.CYCLES_NO_DISPATCH */
119 INTEL_UEVENT_CONSTRAINT(0x02a3, 0x4), /* CYCLE_ACTIVITY.CYCLES_L1D_PENDING */
122 * When HT is off these events can only run on the bottom 4 counters
123 * When HT is on, they are impacted by the HT bug and require EXCL access
125 INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOPS_RETIRED.* */
126 INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
127 INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
128 INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
133 static struct event_constraint intel_ivb_event_constraints[] __read_mostly =
135 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
136 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
137 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
138 INTEL_UEVENT_CONSTRAINT(0x0148, 0x4), /* L1D_PEND_MISS.PENDING */
139 INTEL_UEVENT_CONSTRAINT(0x0279, 0xf), /* IDQ.EMTPY */
140 INTEL_UEVENT_CONSTRAINT(0x019c, 0xf), /* IDQ_UOPS_NOT_DELIVERED.CORE */
141 INTEL_UEVENT_CONSTRAINT(0x02a3, 0xf), /* CYCLE_ACTIVITY.CYCLES_LDM_PENDING */
142 INTEL_UEVENT_CONSTRAINT(0x04a3, 0xf), /* CYCLE_ACTIVITY.CYCLES_NO_EXECUTE */
143 INTEL_UEVENT_CONSTRAINT(0x05a3, 0xf), /* CYCLE_ACTIVITY.STALLS_L2_PENDING */
144 INTEL_UEVENT_CONSTRAINT(0x06a3, 0xf), /* CYCLE_ACTIVITY.STALLS_LDM_PENDING */
145 INTEL_UEVENT_CONSTRAINT(0x08a3, 0x4), /* CYCLE_ACTIVITY.CYCLES_L1D_PENDING */
146 INTEL_UEVENT_CONSTRAINT(0x0ca3, 0x4), /* CYCLE_ACTIVITY.STALLS_L1D_PENDING */
147 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PREC_DIST */
150 * When HT is off these events can only run on the bottom 4 counters
151 * When HT is on, they are impacted by the HT bug and require EXCL access
153 INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOPS_RETIRED.* */
154 INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
155 INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
156 INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
161 static struct extra_reg intel_westmere_extra_regs[] __read_mostly =
163 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
164 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0xffff, RSP_0),
165 INTEL_UEVENT_EXTRA_REG(0x01bb, MSR_OFFCORE_RSP_1, 0xffff, RSP_1),
166 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x100b),
170 static struct event_constraint intel_v1_event_constraints[] __read_mostly =
175 static struct event_constraint intel_gen_event_constraints[] __read_mostly =
177 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
178 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
179 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
183 static struct event_constraint intel_slm_event_constraints[] __read_mostly =
185 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
186 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
187 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* pseudo CPU_CLK_UNHALTED.REF */
191 static struct event_constraint intel_skl_event_constraints[] = {
192 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
193 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
194 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
195 INTEL_UEVENT_CONSTRAINT(0x1c0, 0x2), /* INST_RETIRED.PREC_DIST */
198 * when HT is off, these can only run on the bottom 4 counters
200 INTEL_EVENT_CONSTRAINT(0xd0, 0xf), /* MEM_INST_RETIRED.* */
201 INTEL_EVENT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_RETIRED.* */
202 INTEL_EVENT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_L3_HIT_RETIRED.* */
203 INTEL_EVENT_CONSTRAINT(0xcd, 0xf), /* MEM_TRANS_RETIRED.* */
204 INTEL_EVENT_CONSTRAINT(0xc6, 0xf), /* FRONTEND_RETIRED.* */
209 static struct extra_reg intel_knl_extra_regs[] __read_mostly = {
210 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x799ffbb6e7ull, RSP_0),
211 INTEL_UEVENT_EXTRA_REG(0x02b7, MSR_OFFCORE_RSP_1, 0x399ffbffe7ull, RSP_1),
215 static struct extra_reg intel_snb_extra_regs[] __read_mostly = {
216 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
217 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x3f807f8fffull, RSP_0),
218 INTEL_UEVENT_EXTRA_REG(0x01bb, MSR_OFFCORE_RSP_1, 0x3f807f8fffull, RSP_1),
219 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x01cd),
223 static struct extra_reg intel_snbep_extra_regs[] __read_mostly = {
224 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
225 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x3fffff8fffull, RSP_0),
226 INTEL_UEVENT_EXTRA_REG(0x01bb, MSR_OFFCORE_RSP_1, 0x3fffff8fffull, RSP_1),
227 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x01cd),
231 static struct extra_reg intel_skl_extra_regs[] __read_mostly = {
232 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x3fffff8fffull, RSP_0),
233 INTEL_UEVENT_EXTRA_REG(0x01bb, MSR_OFFCORE_RSP_1, 0x3fffff8fffull, RSP_1),
234 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x01cd),
236 * Note the low 8 bits eventsel code is not a continuous field, containing
237 * some #GPing bits. These are masked out.
239 INTEL_UEVENT_EXTRA_REG(0x01c6, MSR_PEBS_FRONTEND, 0x7fff17, FE),
243 static struct event_constraint intel_icl_event_constraints[] = {
244 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
245 INTEL_UEVENT_CONSTRAINT(0x1c0, 0), /* INST_RETIRED.PREC_DIST */
246 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
247 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
248 FIXED_EVENT_CONSTRAINT(0x0400, 3), /* SLOTS */
249 INTEL_EVENT_CONSTRAINT_RANGE(0x03, 0x0a, 0xf),
250 INTEL_EVENT_CONSTRAINT_RANGE(0x1f, 0x28, 0xf),
251 INTEL_EVENT_CONSTRAINT(0x32, 0xf), /* SW_PREFETCH_ACCESS.* */
252 INTEL_EVENT_CONSTRAINT_RANGE(0x48, 0x54, 0xf),
253 INTEL_EVENT_CONSTRAINT_RANGE(0x60, 0x8b, 0xf),
254 INTEL_UEVENT_CONSTRAINT(0x04a3, 0xff), /* CYCLE_ACTIVITY.STALLS_TOTAL */
255 INTEL_UEVENT_CONSTRAINT(0x10a3, 0xff), /* CYCLE_ACTIVITY.STALLS_MEM_ANY */
256 INTEL_EVENT_CONSTRAINT(0xa3, 0xf), /* CYCLE_ACTIVITY.* */
257 INTEL_EVENT_CONSTRAINT_RANGE(0xa8, 0xb0, 0xf),
258 INTEL_EVENT_CONSTRAINT_RANGE(0xb7, 0xbd, 0xf),
259 INTEL_EVENT_CONSTRAINT_RANGE(0xd0, 0xe6, 0xf),
260 INTEL_EVENT_CONSTRAINT_RANGE(0xf0, 0xf4, 0xf),
264 static struct extra_reg intel_icl_extra_regs[] __read_mostly = {
265 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x3fffffbfffull, RSP_0),
266 INTEL_UEVENT_EXTRA_REG(0x01bb, MSR_OFFCORE_RSP_1, 0x3fffffbfffull, RSP_1),
267 INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(0x01cd),
268 INTEL_UEVENT_EXTRA_REG(0x01c6, MSR_PEBS_FRONTEND, 0x7fff17, FE),
272 EVENT_ATTR_STR(mem-loads, mem_ld_nhm, "event=0x0b,umask=0x10,ldlat=3");
273 EVENT_ATTR_STR(mem-loads, mem_ld_snb, "event=0xcd,umask=0x1,ldlat=3");
274 EVENT_ATTR_STR(mem-stores, mem_st_snb, "event=0xcd,umask=0x2");
276 static struct attribute *nhm_mem_events_attrs[] = {
277 EVENT_PTR(mem_ld_nhm),
282 * topdown events for Intel Core CPUs.
284 * The events are all in slots, which is a free slot in a 4 wide
285 * pipeline. Some events are already reported in slots, for cycle
286 * events we multiply by the pipeline width (4).
288 * With Hyper Threading on, topdown metrics are either summed or averaged
289 * between the threads of a core: (count_t0 + count_t1).
291 * For the average case the metric is always scaled to pipeline width,
292 * so we use factor 2 ((count_t0 + count_t1) / 2 * 4)
295 EVENT_ATTR_STR_HT(topdown-total-slots, td_total_slots,
296 "event=0x3c,umask=0x0", /* cpu_clk_unhalted.thread */
297 "event=0x3c,umask=0x0,any=1"); /* cpu_clk_unhalted.thread_any */
298 EVENT_ATTR_STR_HT(topdown-total-slots.scale, td_total_slots_scale, "4", "2");
299 EVENT_ATTR_STR(topdown-slots-issued, td_slots_issued,
300 "event=0xe,umask=0x1"); /* uops_issued.any */
301 EVENT_ATTR_STR(topdown-slots-retired, td_slots_retired,
302 "event=0xc2,umask=0x2"); /* uops_retired.retire_slots */
303 EVENT_ATTR_STR(topdown-fetch-bubbles, td_fetch_bubbles,
304 "event=0x9c,umask=0x1"); /* idq_uops_not_delivered_core */
305 EVENT_ATTR_STR_HT(topdown-recovery-bubbles, td_recovery_bubbles,
306 "event=0xd,umask=0x3,cmask=1", /* int_misc.recovery_cycles */
307 "event=0xd,umask=0x3,cmask=1,any=1"); /* int_misc.recovery_cycles_any */
308 EVENT_ATTR_STR_HT(topdown-recovery-bubbles.scale, td_recovery_bubbles_scale,
311 static struct attribute *snb_events_attrs[] = {
312 EVENT_PTR(td_slots_issued),
313 EVENT_PTR(td_slots_retired),
314 EVENT_PTR(td_fetch_bubbles),
315 EVENT_PTR(td_total_slots),
316 EVENT_PTR(td_total_slots_scale),
317 EVENT_PTR(td_recovery_bubbles),
318 EVENT_PTR(td_recovery_bubbles_scale),
322 static struct attribute *snb_mem_events_attrs[] = {
323 EVENT_PTR(mem_ld_snb),
324 EVENT_PTR(mem_st_snb),
328 static struct event_constraint intel_hsw_event_constraints[] = {
329 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
330 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
331 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
332 INTEL_UEVENT_CONSTRAINT(0x148, 0x4), /* L1D_PEND_MISS.PENDING */
333 INTEL_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PREC_DIST */
334 INTEL_EVENT_CONSTRAINT(0xcd, 0x8), /* MEM_TRANS_RETIRED.LOAD_LATENCY */
335 /* CYCLE_ACTIVITY.CYCLES_L1D_PENDING */
336 INTEL_UEVENT_CONSTRAINT(0x08a3, 0x4),
337 /* CYCLE_ACTIVITY.STALLS_L1D_PENDING */
338 INTEL_UEVENT_CONSTRAINT(0x0ca3, 0x4),
339 /* CYCLE_ACTIVITY.CYCLES_NO_EXECUTE */
340 INTEL_UEVENT_CONSTRAINT(0x04a3, 0xf),
343 * When HT is off these events can only run on the bottom 4 counters
344 * When HT is on, they are impacted by the HT bug and require EXCL access
346 INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOPS_RETIRED.* */
347 INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
348 INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
349 INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
354 static struct event_constraint intel_bdw_event_constraints[] = {
355 FIXED_EVENT_CONSTRAINT(0x00c0, 0), /* INST_RETIRED.ANY */
356 FIXED_EVENT_CONSTRAINT(0x003c, 1), /* CPU_CLK_UNHALTED.CORE */
357 FIXED_EVENT_CONSTRAINT(0x0300, 2), /* CPU_CLK_UNHALTED.REF */
358 INTEL_UEVENT_CONSTRAINT(0x148, 0x4), /* L1D_PEND_MISS.PENDING */
359 INTEL_UBIT_EVENT_CONSTRAINT(0x8a3, 0x4), /* CYCLE_ACTIVITY.CYCLES_L1D_MISS */
361 * when HT is off, these can only run on the bottom 4 counters
363 INTEL_EVENT_CONSTRAINT(0xd0, 0xf), /* MEM_INST_RETIRED.* */
364 INTEL_EVENT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_RETIRED.* */
365 INTEL_EVENT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_L3_HIT_RETIRED.* */
366 INTEL_EVENT_CONSTRAINT(0xcd, 0xf), /* MEM_TRANS_RETIRED.* */
370 static u64 intel_pmu_event_map(int hw_event)
372 return intel_perfmon_event_map[hw_event];
376 * Notes on the events:
377 * - data reads do not include code reads (comparable to earlier tables)
378 * - data counts include speculative execution (except L1 write, dtlb, bpu)
379 * - remote node access includes remote memory, remote cache, remote mmio.
380 * - prefetches are not included in the counts.
381 * - icache miss does not include decoded icache
384 #define SKL_DEMAND_DATA_RD BIT_ULL(0)
385 #define SKL_DEMAND_RFO BIT_ULL(1)
386 #define SKL_ANY_RESPONSE BIT_ULL(16)
387 #define SKL_SUPPLIER_NONE BIT_ULL(17)
388 #define SKL_L3_MISS_LOCAL_DRAM BIT_ULL(26)
389 #define SKL_L3_MISS_REMOTE_HOP0_DRAM BIT_ULL(27)
390 #define SKL_L3_MISS_REMOTE_HOP1_DRAM BIT_ULL(28)
391 #define SKL_L3_MISS_REMOTE_HOP2P_DRAM BIT_ULL(29)
392 #define SKL_L3_MISS (SKL_L3_MISS_LOCAL_DRAM| \
393 SKL_L3_MISS_REMOTE_HOP0_DRAM| \
394 SKL_L3_MISS_REMOTE_HOP1_DRAM| \
395 SKL_L3_MISS_REMOTE_HOP2P_DRAM)
396 #define SKL_SPL_HIT BIT_ULL(30)
397 #define SKL_SNOOP_NONE BIT_ULL(31)
398 #define SKL_SNOOP_NOT_NEEDED BIT_ULL(32)
399 #define SKL_SNOOP_MISS BIT_ULL(33)
400 #define SKL_SNOOP_HIT_NO_FWD BIT_ULL(34)
401 #define SKL_SNOOP_HIT_WITH_FWD BIT_ULL(35)
402 #define SKL_SNOOP_HITM BIT_ULL(36)
403 #define SKL_SNOOP_NON_DRAM BIT_ULL(37)
404 #define SKL_ANY_SNOOP (SKL_SPL_HIT|SKL_SNOOP_NONE| \
405 SKL_SNOOP_NOT_NEEDED|SKL_SNOOP_MISS| \
406 SKL_SNOOP_HIT_NO_FWD|SKL_SNOOP_HIT_WITH_FWD| \
407 SKL_SNOOP_HITM|SKL_SNOOP_NON_DRAM)
408 #define SKL_DEMAND_READ SKL_DEMAND_DATA_RD
409 #define SKL_SNOOP_DRAM (SKL_SNOOP_NONE| \
410 SKL_SNOOP_NOT_NEEDED|SKL_SNOOP_MISS| \
411 SKL_SNOOP_HIT_NO_FWD|SKL_SNOOP_HIT_WITH_FWD| \
412 SKL_SNOOP_HITM|SKL_SPL_HIT)
413 #define SKL_DEMAND_WRITE SKL_DEMAND_RFO
414 #define SKL_LLC_ACCESS SKL_ANY_RESPONSE
415 #define SKL_L3_MISS_REMOTE (SKL_L3_MISS_REMOTE_HOP0_DRAM| \
416 SKL_L3_MISS_REMOTE_HOP1_DRAM| \
417 SKL_L3_MISS_REMOTE_HOP2P_DRAM)
419 static __initconst const u64 skl_hw_cache_event_ids
420 [PERF_COUNT_HW_CACHE_MAX]
421 [PERF_COUNT_HW_CACHE_OP_MAX]
422 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
426 [ C(RESULT_ACCESS) ] = 0x81d0, /* MEM_INST_RETIRED.ALL_LOADS */
427 [ C(RESULT_MISS) ] = 0x151, /* L1D.REPLACEMENT */
430 [ C(RESULT_ACCESS) ] = 0x82d0, /* MEM_INST_RETIRED.ALL_STORES */
431 [ C(RESULT_MISS) ] = 0x0,
433 [ C(OP_PREFETCH) ] = {
434 [ C(RESULT_ACCESS) ] = 0x0,
435 [ C(RESULT_MISS) ] = 0x0,
440 [ C(RESULT_ACCESS) ] = 0x0,
441 [ C(RESULT_MISS) ] = 0x283, /* ICACHE_64B.MISS */
444 [ C(RESULT_ACCESS) ] = -1,
445 [ C(RESULT_MISS) ] = -1,
447 [ C(OP_PREFETCH) ] = {
448 [ C(RESULT_ACCESS) ] = 0x0,
449 [ C(RESULT_MISS) ] = 0x0,
454 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
455 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
458 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
459 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
461 [ C(OP_PREFETCH) ] = {
462 [ C(RESULT_ACCESS) ] = 0x0,
463 [ C(RESULT_MISS) ] = 0x0,
468 [ C(RESULT_ACCESS) ] = 0x81d0, /* MEM_INST_RETIRED.ALL_LOADS */
469 [ C(RESULT_MISS) ] = 0xe08, /* DTLB_LOAD_MISSES.WALK_COMPLETED */
472 [ C(RESULT_ACCESS) ] = 0x82d0, /* MEM_INST_RETIRED.ALL_STORES */
473 [ C(RESULT_MISS) ] = 0xe49, /* DTLB_STORE_MISSES.WALK_COMPLETED */
475 [ C(OP_PREFETCH) ] = {
476 [ C(RESULT_ACCESS) ] = 0x0,
477 [ C(RESULT_MISS) ] = 0x0,
482 [ C(RESULT_ACCESS) ] = 0x2085, /* ITLB_MISSES.STLB_HIT */
483 [ C(RESULT_MISS) ] = 0xe85, /* ITLB_MISSES.WALK_COMPLETED */
486 [ C(RESULT_ACCESS) ] = -1,
487 [ C(RESULT_MISS) ] = -1,
489 [ C(OP_PREFETCH) ] = {
490 [ C(RESULT_ACCESS) ] = -1,
491 [ C(RESULT_MISS) ] = -1,
496 [ C(RESULT_ACCESS) ] = 0xc4, /* BR_INST_RETIRED.ALL_BRANCHES */
497 [ C(RESULT_MISS) ] = 0xc5, /* BR_MISP_RETIRED.ALL_BRANCHES */
500 [ C(RESULT_ACCESS) ] = -1,
501 [ C(RESULT_MISS) ] = -1,
503 [ C(OP_PREFETCH) ] = {
504 [ C(RESULT_ACCESS) ] = -1,
505 [ C(RESULT_MISS) ] = -1,
510 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
511 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
514 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
515 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
517 [ C(OP_PREFETCH) ] = {
518 [ C(RESULT_ACCESS) ] = 0x0,
519 [ C(RESULT_MISS) ] = 0x0,
524 static __initconst const u64 skl_hw_cache_extra_regs
525 [PERF_COUNT_HW_CACHE_MAX]
526 [PERF_COUNT_HW_CACHE_OP_MAX]
527 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
531 [ C(RESULT_ACCESS) ] = SKL_DEMAND_READ|
532 SKL_LLC_ACCESS|SKL_ANY_SNOOP,
533 [ C(RESULT_MISS) ] = SKL_DEMAND_READ|
534 SKL_L3_MISS|SKL_ANY_SNOOP|
538 [ C(RESULT_ACCESS) ] = SKL_DEMAND_WRITE|
539 SKL_LLC_ACCESS|SKL_ANY_SNOOP,
540 [ C(RESULT_MISS) ] = SKL_DEMAND_WRITE|
541 SKL_L3_MISS|SKL_ANY_SNOOP|
544 [ C(OP_PREFETCH) ] = {
545 [ C(RESULT_ACCESS) ] = 0x0,
546 [ C(RESULT_MISS) ] = 0x0,
551 [ C(RESULT_ACCESS) ] = SKL_DEMAND_READ|
552 SKL_L3_MISS_LOCAL_DRAM|SKL_SNOOP_DRAM,
553 [ C(RESULT_MISS) ] = SKL_DEMAND_READ|
554 SKL_L3_MISS_REMOTE|SKL_SNOOP_DRAM,
557 [ C(RESULT_ACCESS) ] = SKL_DEMAND_WRITE|
558 SKL_L3_MISS_LOCAL_DRAM|SKL_SNOOP_DRAM,
559 [ C(RESULT_MISS) ] = SKL_DEMAND_WRITE|
560 SKL_L3_MISS_REMOTE|SKL_SNOOP_DRAM,
562 [ C(OP_PREFETCH) ] = {
563 [ C(RESULT_ACCESS) ] = 0x0,
564 [ C(RESULT_MISS) ] = 0x0,
569 #define SNB_DMND_DATA_RD (1ULL << 0)
570 #define SNB_DMND_RFO (1ULL << 1)
571 #define SNB_DMND_IFETCH (1ULL << 2)
572 #define SNB_DMND_WB (1ULL << 3)
573 #define SNB_PF_DATA_RD (1ULL << 4)
574 #define SNB_PF_RFO (1ULL << 5)
575 #define SNB_PF_IFETCH (1ULL << 6)
576 #define SNB_LLC_DATA_RD (1ULL << 7)
577 #define SNB_LLC_RFO (1ULL << 8)
578 #define SNB_LLC_IFETCH (1ULL << 9)
579 #define SNB_BUS_LOCKS (1ULL << 10)
580 #define SNB_STRM_ST (1ULL << 11)
581 #define SNB_OTHER (1ULL << 15)
582 #define SNB_RESP_ANY (1ULL << 16)
583 #define SNB_NO_SUPP (1ULL << 17)
584 #define SNB_LLC_HITM (1ULL << 18)
585 #define SNB_LLC_HITE (1ULL << 19)
586 #define SNB_LLC_HITS (1ULL << 20)
587 #define SNB_LLC_HITF (1ULL << 21)
588 #define SNB_LOCAL (1ULL << 22)
589 #define SNB_REMOTE (0xffULL << 23)
590 #define SNB_SNP_NONE (1ULL << 31)
591 #define SNB_SNP_NOT_NEEDED (1ULL << 32)
592 #define SNB_SNP_MISS (1ULL << 33)
593 #define SNB_NO_FWD (1ULL << 34)
594 #define SNB_SNP_FWD (1ULL << 35)
595 #define SNB_HITM (1ULL << 36)
596 #define SNB_NON_DRAM (1ULL << 37)
598 #define SNB_DMND_READ (SNB_DMND_DATA_RD|SNB_LLC_DATA_RD)
599 #define SNB_DMND_WRITE (SNB_DMND_RFO|SNB_LLC_RFO)
600 #define SNB_DMND_PREFETCH (SNB_PF_DATA_RD|SNB_PF_RFO)
602 #define SNB_SNP_ANY (SNB_SNP_NONE|SNB_SNP_NOT_NEEDED| \
603 SNB_SNP_MISS|SNB_NO_FWD|SNB_SNP_FWD| \
606 #define SNB_DRAM_ANY (SNB_LOCAL|SNB_REMOTE|SNB_SNP_ANY)
607 #define SNB_DRAM_REMOTE (SNB_REMOTE|SNB_SNP_ANY)
609 #define SNB_L3_ACCESS SNB_RESP_ANY
610 #define SNB_L3_MISS (SNB_DRAM_ANY|SNB_NON_DRAM)
612 static __initconst const u64 snb_hw_cache_extra_regs
613 [PERF_COUNT_HW_CACHE_MAX]
614 [PERF_COUNT_HW_CACHE_OP_MAX]
615 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
619 [ C(RESULT_ACCESS) ] = SNB_DMND_READ|SNB_L3_ACCESS,
620 [ C(RESULT_MISS) ] = SNB_DMND_READ|SNB_L3_MISS,
623 [ C(RESULT_ACCESS) ] = SNB_DMND_WRITE|SNB_L3_ACCESS,
624 [ C(RESULT_MISS) ] = SNB_DMND_WRITE|SNB_L3_MISS,
626 [ C(OP_PREFETCH) ] = {
627 [ C(RESULT_ACCESS) ] = SNB_DMND_PREFETCH|SNB_L3_ACCESS,
628 [ C(RESULT_MISS) ] = SNB_DMND_PREFETCH|SNB_L3_MISS,
633 [ C(RESULT_ACCESS) ] = SNB_DMND_READ|SNB_DRAM_ANY,
634 [ C(RESULT_MISS) ] = SNB_DMND_READ|SNB_DRAM_REMOTE,
637 [ C(RESULT_ACCESS) ] = SNB_DMND_WRITE|SNB_DRAM_ANY,
638 [ C(RESULT_MISS) ] = SNB_DMND_WRITE|SNB_DRAM_REMOTE,
640 [ C(OP_PREFETCH) ] = {
641 [ C(RESULT_ACCESS) ] = SNB_DMND_PREFETCH|SNB_DRAM_ANY,
642 [ C(RESULT_MISS) ] = SNB_DMND_PREFETCH|SNB_DRAM_REMOTE,
647 static __initconst const u64 snb_hw_cache_event_ids
648 [PERF_COUNT_HW_CACHE_MAX]
649 [PERF_COUNT_HW_CACHE_OP_MAX]
650 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
654 [ C(RESULT_ACCESS) ] = 0xf1d0, /* MEM_UOP_RETIRED.LOADS */
655 [ C(RESULT_MISS) ] = 0x0151, /* L1D.REPLACEMENT */
658 [ C(RESULT_ACCESS) ] = 0xf2d0, /* MEM_UOP_RETIRED.STORES */
659 [ C(RESULT_MISS) ] = 0x0851, /* L1D.ALL_M_REPLACEMENT */
661 [ C(OP_PREFETCH) ] = {
662 [ C(RESULT_ACCESS) ] = 0x0,
663 [ C(RESULT_MISS) ] = 0x024e, /* HW_PRE_REQ.DL1_MISS */
668 [ C(RESULT_ACCESS) ] = 0x0,
669 [ C(RESULT_MISS) ] = 0x0280, /* ICACHE.MISSES */
672 [ C(RESULT_ACCESS) ] = -1,
673 [ C(RESULT_MISS) ] = -1,
675 [ C(OP_PREFETCH) ] = {
676 [ C(RESULT_ACCESS) ] = 0x0,
677 [ C(RESULT_MISS) ] = 0x0,
682 /* OFFCORE_RESPONSE.ANY_DATA.LOCAL_CACHE */
683 [ C(RESULT_ACCESS) ] = 0x01b7,
684 /* OFFCORE_RESPONSE.ANY_DATA.ANY_LLC_MISS */
685 [ C(RESULT_MISS) ] = 0x01b7,
688 /* OFFCORE_RESPONSE.ANY_RFO.LOCAL_CACHE */
689 [ C(RESULT_ACCESS) ] = 0x01b7,
690 /* OFFCORE_RESPONSE.ANY_RFO.ANY_LLC_MISS */
691 [ C(RESULT_MISS) ] = 0x01b7,
693 [ C(OP_PREFETCH) ] = {
694 /* OFFCORE_RESPONSE.PREFETCH.LOCAL_CACHE */
695 [ C(RESULT_ACCESS) ] = 0x01b7,
696 /* OFFCORE_RESPONSE.PREFETCH.ANY_LLC_MISS */
697 [ C(RESULT_MISS) ] = 0x01b7,
702 [ C(RESULT_ACCESS) ] = 0x81d0, /* MEM_UOP_RETIRED.ALL_LOADS */
703 [ C(RESULT_MISS) ] = 0x0108, /* DTLB_LOAD_MISSES.CAUSES_A_WALK */
706 [ C(RESULT_ACCESS) ] = 0x82d0, /* MEM_UOP_RETIRED.ALL_STORES */
707 [ C(RESULT_MISS) ] = 0x0149, /* DTLB_STORE_MISSES.MISS_CAUSES_A_WALK */
709 [ C(OP_PREFETCH) ] = {
710 [ C(RESULT_ACCESS) ] = 0x0,
711 [ C(RESULT_MISS) ] = 0x0,
716 [ C(RESULT_ACCESS) ] = 0x1085, /* ITLB_MISSES.STLB_HIT */
717 [ C(RESULT_MISS) ] = 0x0185, /* ITLB_MISSES.CAUSES_A_WALK */
720 [ C(RESULT_ACCESS) ] = -1,
721 [ C(RESULT_MISS) ] = -1,
723 [ C(OP_PREFETCH) ] = {
724 [ C(RESULT_ACCESS) ] = -1,
725 [ C(RESULT_MISS) ] = -1,
730 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
731 [ C(RESULT_MISS) ] = 0x00c5, /* BR_MISP_RETIRED.ALL_BRANCHES */
734 [ C(RESULT_ACCESS) ] = -1,
735 [ C(RESULT_MISS) ] = -1,
737 [ C(OP_PREFETCH) ] = {
738 [ C(RESULT_ACCESS) ] = -1,
739 [ C(RESULT_MISS) ] = -1,
744 [ C(RESULT_ACCESS) ] = 0x01b7,
745 [ C(RESULT_MISS) ] = 0x01b7,
748 [ C(RESULT_ACCESS) ] = 0x01b7,
749 [ C(RESULT_MISS) ] = 0x01b7,
751 [ C(OP_PREFETCH) ] = {
752 [ C(RESULT_ACCESS) ] = 0x01b7,
753 [ C(RESULT_MISS) ] = 0x01b7,
760 * Notes on the events:
761 * - data reads do not include code reads (comparable to earlier tables)
762 * - data counts include speculative execution (except L1 write, dtlb, bpu)
763 * - remote node access includes remote memory, remote cache, remote mmio.
764 * - prefetches are not included in the counts because they are not
768 #define HSW_DEMAND_DATA_RD BIT_ULL(0)
769 #define HSW_DEMAND_RFO BIT_ULL(1)
770 #define HSW_ANY_RESPONSE BIT_ULL(16)
771 #define HSW_SUPPLIER_NONE BIT_ULL(17)
772 #define HSW_L3_MISS_LOCAL_DRAM BIT_ULL(22)
773 #define HSW_L3_MISS_REMOTE_HOP0 BIT_ULL(27)
774 #define HSW_L3_MISS_REMOTE_HOP1 BIT_ULL(28)
775 #define HSW_L3_MISS_REMOTE_HOP2P BIT_ULL(29)
776 #define HSW_L3_MISS (HSW_L3_MISS_LOCAL_DRAM| \
777 HSW_L3_MISS_REMOTE_HOP0|HSW_L3_MISS_REMOTE_HOP1| \
778 HSW_L3_MISS_REMOTE_HOP2P)
779 #define HSW_SNOOP_NONE BIT_ULL(31)
780 #define HSW_SNOOP_NOT_NEEDED BIT_ULL(32)
781 #define HSW_SNOOP_MISS BIT_ULL(33)
782 #define HSW_SNOOP_HIT_NO_FWD BIT_ULL(34)
783 #define HSW_SNOOP_HIT_WITH_FWD BIT_ULL(35)
784 #define HSW_SNOOP_HITM BIT_ULL(36)
785 #define HSW_SNOOP_NON_DRAM BIT_ULL(37)
786 #define HSW_ANY_SNOOP (HSW_SNOOP_NONE| \
787 HSW_SNOOP_NOT_NEEDED|HSW_SNOOP_MISS| \
788 HSW_SNOOP_HIT_NO_FWD|HSW_SNOOP_HIT_WITH_FWD| \
789 HSW_SNOOP_HITM|HSW_SNOOP_NON_DRAM)
790 #define HSW_SNOOP_DRAM (HSW_ANY_SNOOP & ~HSW_SNOOP_NON_DRAM)
791 #define HSW_DEMAND_READ HSW_DEMAND_DATA_RD
792 #define HSW_DEMAND_WRITE HSW_DEMAND_RFO
793 #define HSW_L3_MISS_REMOTE (HSW_L3_MISS_REMOTE_HOP0|\
794 HSW_L3_MISS_REMOTE_HOP1|HSW_L3_MISS_REMOTE_HOP2P)
795 #define HSW_LLC_ACCESS HSW_ANY_RESPONSE
797 #define BDW_L3_MISS_LOCAL BIT(26)
798 #define BDW_L3_MISS (BDW_L3_MISS_LOCAL| \
799 HSW_L3_MISS_REMOTE_HOP0|HSW_L3_MISS_REMOTE_HOP1| \
800 HSW_L3_MISS_REMOTE_HOP2P)
803 static __initconst const u64 hsw_hw_cache_event_ids
804 [PERF_COUNT_HW_CACHE_MAX]
805 [PERF_COUNT_HW_CACHE_OP_MAX]
806 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
810 [ C(RESULT_ACCESS) ] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
811 [ C(RESULT_MISS) ] = 0x151, /* L1D.REPLACEMENT */
814 [ C(RESULT_ACCESS) ] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
815 [ C(RESULT_MISS) ] = 0x0,
817 [ C(OP_PREFETCH) ] = {
818 [ C(RESULT_ACCESS) ] = 0x0,
819 [ C(RESULT_MISS) ] = 0x0,
824 [ C(RESULT_ACCESS) ] = 0x0,
825 [ C(RESULT_MISS) ] = 0x280, /* ICACHE.MISSES */
828 [ C(RESULT_ACCESS) ] = -1,
829 [ C(RESULT_MISS) ] = -1,
831 [ C(OP_PREFETCH) ] = {
832 [ C(RESULT_ACCESS) ] = 0x0,
833 [ C(RESULT_MISS) ] = 0x0,
838 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
839 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
842 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
843 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
845 [ C(OP_PREFETCH) ] = {
846 [ C(RESULT_ACCESS) ] = 0x0,
847 [ C(RESULT_MISS) ] = 0x0,
852 [ C(RESULT_ACCESS) ] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
853 [ C(RESULT_MISS) ] = 0x108, /* DTLB_LOAD_MISSES.MISS_CAUSES_A_WALK */
856 [ C(RESULT_ACCESS) ] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
857 [ C(RESULT_MISS) ] = 0x149, /* DTLB_STORE_MISSES.MISS_CAUSES_A_WALK */
859 [ C(OP_PREFETCH) ] = {
860 [ C(RESULT_ACCESS) ] = 0x0,
861 [ C(RESULT_MISS) ] = 0x0,
866 [ C(RESULT_ACCESS) ] = 0x6085, /* ITLB_MISSES.STLB_HIT */
867 [ C(RESULT_MISS) ] = 0x185, /* ITLB_MISSES.MISS_CAUSES_A_WALK */
870 [ C(RESULT_ACCESS) ] = -1,
871 [ C(RESULT_MISS) ] = -1,
873 [ C(OP_PREFETCH) ] = {
874 [ C(RESULT_ACCESS) ] = -1,
875 [ C(RESULT_MISS) ] = -1,
880 [ C(RESULT_ACCESS) ] = 0xc4, /* BR_INST_RETIRED.ALL_BRANCHES */
881 [ C(RESULT_MISS) ] = 0xc5, /* BR_MISP_RETIRED.ALL_BRANCHES */
884 [ C(RESULT_ACCESS) ] = -1,
885 [ C(RESULT_MISS) ] = -1,
887 [ C(OP_PREFETCH) ] = {
888 [ C(RESULT_ACCESS) ] = -1,
889 [ C(RESULT_MISS) ] = -1,
894 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
895 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
898 [ C(RESULT_ACCESS) ] = 0x1b7, /* OFFCORE_RESPONSE */
899 [ C(RESULT_MISS) ] = 0x1b7, /* OFFCORE_RESPONSE */
901 [ C(OP_PREFETCH) ] = {
902 [ C(RESULT_ACCESS) ] = 0x0,
903 [ C(RESULT_MISS) ] = 0x0,
908 static __initconst const u64 hsw_hw_cache_extra_regs
909 [PERF_COUNT_HW_CACHE_MAX]
910 [PERF_COUNT_HW_CACHE_OP_MAX]
911 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
915 [ C(RESULT_ACCESS) ] = HSW_DEMAND_READ|
917 [ C(RESULT_MISS) ] = HSW_DEMAND_READ|
918 HSW_L3_MISS|HSW_ANY_SNOOP,
921 [ C(RESULT_ACCESS) ] = HSW_DEMAND_WRITE|
923 [ C(RESULT_MISS) ] = HSW_DEMAND_WRITE|
924 HSW_L3_MISS|HSW_ANY_SNOOP,
926 [ C(OP_PREFETCH) ] = {
927 [ C(RESULT_ACCESS) ] = 0x0,
928 [ C(RESULT_MISS) ] = 0x0,
933 [ C(RESULT_ACCESS) ] = HSW_DEMAND_READ|
934 HSW_L3_MISS_LOCAL_DRAM|
936 [ C(RESULT_MISS) ] = HSW_DEMAND_READ|
941 [ C(RESULT_ACCESS) ] = HSW_DEMAND_WRITE|
942 HSW_L3_MISS_LOCAL_DRAM|
944 [ C(RESULT_MISS) ] = HSW_DEMAND_WRITE|
948 [ C(OP_PREFETCH) ] = {
949 [ C(RESULT_ACCESS) ] = 0x0,
950 [ C(RESULT_MISS) ] = 0x0,
955 static __initconst const u64 westmere_hw_cache_event_ids
956 [PERF_COUNT_HW_CACHE_MAX]
957 [PERF_COUNT_HW_CACHE_OP_MAX]
958 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
962 [ C(RESULT_ACCESS) ] = 0x010b, /* MEM_INST_RETIRED.LOADS */
963 [ C(RESULT_MISS) ] = 0x0151, /* L1D.REPL */
966 [ C(RESULT_ACCESS) ] = 0x020b, /* MEM_INST_RETURED.STORES */
967 [ C(RESULT_MISS) ] = 0x0251, /* L1D.M_REPL */
969 [ C(OP_PREFETCH) ] = {
970 [ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS */
971 [ C(RESULT_MISS) ] = 0x024e, /* L1D_PREFETCH.MISS */
976 [ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS */
977 [ C(RESULT_MISS) ] = 0x0280, /* L1I.MISSES */
980 [ C(RESULT_ACCESS) ] = -1,
981 [ C(RESULT_MISS) ] = -1,
983 [ C(OP_PREFETCH) ] = {
984 [ C(RESULT_ACCESS) ] = 0x0,
985 [ C(RESULT_MISS) ] = 0x0,
990 /* OFFCORE_RESPONSE.ANY_DATA.LOCAL_CACHE */
991 [ C(RESULT_ACCESS) ] = 0x01b7,
992 /* OFFCORE_RESPONSE.ANY_DATA.ANY_LLC_MISS */
993 [ C(RESULT_MISS) ] = 0x01b7,
996 * Use RFO, not WRITEBACK, because a write miss would typically occur
1000 /* OFFCORE_RESPONSE.ANY_RFO.LOCAL_CACHE */
1001 [ C(RESULT_ACCESS) ] = 0x01b7,
1002 /* OFFCORE_RESPONSE.ANY_RFO.ANY_LLC_MISS */
1003 [ C(RESULT_MISS) ] = 0x01b7,
1005 [ C(OP_PREFETCH) ] = {
1006 /* OFFCORE_RESPONSE.PREFETCH.LOCAL_CACHE */
1007 [ C(RESULT_ACCESS) ] = 0x01b7,
1008 /* OFFCORE_RESPONSE.PREFETCH.ANY_LLC_MISS */
1009 [ C(RESULT_MISS) ] = 0x01b7,
1014 [ C(RESULT_ACCESS) ] = 0x010b, /* MEM_INST_RETIRED.LOADS */
1015 [ C(RESULT_MISS) ] = 0x0108, /* DTLB_LOAD_MISSES.ANY */
1018 [ C(RESULT_ACCESS) ] = 0x020b, /* MEM_INST_RETURED.STORES */
1019 [ C(RESULT_MISS) ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS */
1021 [ C(OP_PREFETCH) ] = {
1022 [ C(RESULT_ACCESS) ] = 0x0,
1023 [ C(RESULT_MISS) ] = 0x0,
1028 [ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P */
1029 [ C(RESULT_MISS) ] = 0x0185, /* ITLB_MISSES.ANY */
1032 [ C(RESULT_ACCESS) ] = -1,
1033 [ C(RESULT_MISS) ] = -1,
1035 [ C(OP_PREFETCH) ] = {
1036 [ C(RESULT_ACCESS) ] = -1,
1037 [ C(RESULT_MISS) ] = -1,
1042 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
1043 [ C(RESULT_MISS) ] = 0x03e8, /* BPU_CLEARS.ANY */
1046 [ C(RESULT_ACCESS) ] = -1,
1047 [ C(RESULT_MISS) ] = -1,
1049 [ C(OP_PREFETCH) ] = {
1050 [ C(RESULT_ACCESS) ] = -1,
1051 [ C(RESULT_MISS) ] = -1,
1056 [ C(RESULT_ACCESS) ] = 0x01b7,
1057 [ C(RESULT_MISS) ] = 0x01b7,
1060 [ C(RESULT_ACCESS) ] = 0x01b7,
1061 [ C(RESULT_MISS) ] = 0x01b7,
1063 [ C(OP_PREFETCH) ] = {
1064 [ C(RESULT_ACCESS) ] = 0x01b7,
1065 [ C(RESULT_MISS) ] = 0x01b7,
1071 * Nehalem/Westmere MSR_OFFCORE_RESPONSE bits;
1072 * See IA32 SDM Vol 3B 30.6.1.3
1075 #define NHM_DMND_DATA_RD (1 << 0)
1076 #define NHM_DMND_RFO (1 << 1)
1077 #define NHM_DMND_IFETCH (1 << 2)
1078 #define NHM_DMND_WB (1 << 3)
1079 #define NHM_PF_DATA_RD (1 << 4)
1080 #define NHM_PF_DATA_RFO (1 << 5)
1081 #define NHM_PF_IFETCH (1 << 6)
1082 #define NHM_OFFCORE_OTHER (1 << 7)
1083 #define NHM_UNCORE_HIT (1 << 8)
1084 #define NHM_OTHER_CORE_HIT_SNP (1 << 9)
1085 #define NHM_OTHER_CORE_HITM (1 << 10)
1087 #define NHM_REMOTE_CACHE_FWD (1 << 12)
1088 #define NHM_REMOTE_DRAM (1 << 13)
1089 #define NHM_LOCAL_DRAM (1 << 14)
1090 #define NHM_NON_DRAM (1 << 15)
1092 #define NHM_LOCAL (NHM_LOCAL_DRAM|NHM_REMOTE_CACHE_FWD)
1093 #define NHM_REMOTE (NHM_REMOTE_DRAM)
1095 #define NHM_DMND_READ (NHM_DMND_DATA_RD)
1096 #define NHM_DMND_WRITE (NHM_DMND_RFO|NHM_DMND_WB)
1097 #define NHM_DMND_PREFETCH (NHM_PF_DATA_RD|NHM_PF_DATA_RFO)
1099 #define NHM_L3_HIT (NHM_UNCORE_HIT|NHM_OTHER_CORE_HIT_SNP|NHM_OTHER_CORE_HITM)
1100 #define NHM_L3_MISS (NHM_NON_DRAM|NHM_LOCAL_DRAM|NHM_REMOTE_DRAM|NHM_REMOTE_CACHE_FWD)
1101 #define NHM_L3_ACCESS (NHM_L3_HIT|NHM_L3_MISS)
1103 static __initconst const u64 nehalem_hw_cache_extra_regs
1104 [PERF_COUNT_HW_CACHE_MAX]
1105 [PERF_COUNT_HW_CACHE_OP_MAX]
1106 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1110 [ C(RESULT_ACCESS) ] = NHM_DMND_READ|NHM_L3_ACCESS,
1111 [ C(RESULT_MISS) ] = NHM_DMND_READ|NHM_L3_MISS,
1114 [ C(RESULT_ACCESS) ] = NHM_DMND_WRITE|NHM_L3_ACCESS,
1115 [ C(RESULT_MISS) ] = NHM_DMND_WRITE|NHM_L3_MISS,
1117 [ C(OP_PREFETCH) ] = {
1118 [ C(RESULT_ACCESS) ] = NHM_DMND_PREFETCH|NHM_L3_ACCESS,
1119 [ C(RESULT_MISS) ] = NHM_DMND_PREFETCH|NHM_L3_MISS,
1124 [ C(RESULT_ACCESS) ] = NHM_DMND_READ|NHM_LOCAL|NHM_REMOTE,
1125 [ C(RESULT_MISS) ] = NHM_DMND_READ|NHM_REMOTE,
1128 [ C(RESULT_ACCESS) ] = NHM_DMND_WRITE|NHM_LOCAL|NHM_REMOTE,
1129 [ C(RESULT_MISS) ] = NHM_DMND_WRITE|NHM_REMOTE,
1131 [ C(OP_PREFETCH) ] = {
1132 [ C(RESULT_ACCESS) ] = NHM_DMND_PREFETCH|NHM_LOCAL|NHM_REMOTE,
1133 [ C(RESULT_MISS) ] = NHM_DMND_PREFETCH|NHM_REMOTE,
1138 static __initconst const u64 nehalem_hw_cache_event_ids
1139 [PERF_COUNT_HW_CACHE_MAX]
1140 [PERF_COUNT_HW_CACHE_OP_MAX]
1141 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1145 [ C(RESULT_ACCESS) ] = 0x010b, /* MEM_INST_RETIRED.LOADS */
1146 [ C(RESULT_MISS) ] = 0x0151, /* L1D.REPL */
1149 [ C(RESULT_ACCESS) ] = 0x020b, /* MEM_INST_RETURED.STORES */
1150 [ C(RESULT_MISS) ] = 0x0251, /* L1D.M_REPL */
1152 [ C(OP_PREFETCH) ] = {
1153 [ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS */
1154 [ C(RESULT_MISS) ] = 0x024e, /* L1D_PREFETCH.MISS */
1159 [ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS */
1160 [ C(RESULT_MISS) ] = 0x0280, /* L1I.MISSES */
1163 [ C(RESULT_ACCESS) ] = -1,
1164 [ C(RESULT_MISS) ] = -1,
1166 [ C(OP_PREFETCH) ] = {
1167 [ C(RESULT_ACCESS) ] = 0x0,
1168 [ C(RESULT_MISS) ] = 0x0,
1173 /* OFFCORE_RESPONSE.ANY_DATA.LOCAL_CACHE */
1174 [ C(RESULT_ACCESS) ] = 0x01b7,
1175 /* OFFCORE_RESPONSE.ANY_DATA.ANY_LLC_MISS */
1176 [ C(RESULT_MISS) ] = 0x01b7,
1179 * Use RFO, not WRITEBACK, because a write miss would typically occur
1183 /* OFFCORE_RESPONSE.ANY_RFO.LOCAL_CACHE */
1184 [ C(RESULT_ACCESS) ] = 0x01b7,
1185 /* OFFCORE_RESPONSE.ANY_RFO.ANY_LLC_MISS */
1186 [ C(RESULT_MISS) ] = 0x01b7,
1188 [ C(OP_PREFETCH) ] = {
1189 /* OFFCORE_RESPONSE.PREFETCH.LOCAL_CACHE */
1190 [ C(RESULT_ACCESS) ] = 0x01b7,
1191 /* OFFCORE_RESPONSE.PREFETCH.ANY_LLC_MISS */
1192 [ C(RESULT_MISS) ] = 0x01b7,
1197 [ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI (alias) */
1198 [ C(RESULT_MISS) ] = 0x0108, /* DTLB_LOAD_MISSES.ANY */
1201 [ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI (alias) */
1202 [ C(RESULT_MISS) ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS */
1204 [ C(OP_PREFETCH) ] = {
1205 [ C(RESULT_ACCESS) ] = 0x0,
1206 [ C(RESULT_MISS) ] = 0x0,
1211 [ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P */
1212 [ C(RESULT_MISS) ] = 0x20c8, /* ITLB_MISS_RETIRED */
1215 [ C(RESULT_ACCESS) ] = -1,
1216 [ C(RESULT_MISS) ] = -1,
1218 [ C(OP_PREFETCH) ] = {
1219 [ C(RESULT_ACCESS) ] = -1,
1220 [ C(RESULT_MISS) ] = -1,
1225 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
1226 [ C(RESULT_MISS) ] = 0x03e8, /* BPU_CLEARS.ANY */
1229 [ C(RESULT_ACCESS) ] = -1,
1230 [ C(RESULT_MISS) ] = -1,
1232 [ C(OP_PREFETCH) ] = {
1233 [ C(RESULT_ACCESS) ] = -1,
1234 [ C(RESULT_MISS) ] = -1,
1239 [ C(RESULT_ACCESS) ] = 0x01b7,
1240 [ C(RESULT_MISS) ] = 0x01b7,
1243 [ C(RESULT_ACCESS) ] = 0x01b7,
1244 [ C(RESULT_MISS) ] = 0x01b7,
1246 [ C(OP_PREFETCH) ] = {
1247 [ C(RESULT_ACCESS) ] = 0x01b7,
1248 [ C(RESULT_MISS) ] = 0x01b7,
1253 static __initconst const u64 core2_hw_cache_event_ids
1254 [PERF_COUNT_HW_CACHE_MAX]
1255 [PERF_COUNT_HW_CACHE_OP_MAX]
1256 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1260 [ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI */
1261 [ C(RESULT_MISS) ] = 0x0140, /* L1D_CACHE_LD.I_STATE */
1264 [ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI */
1265 [ C(RESULT_MISS) ] = 0x0141, /* L1D_CACHE_ST.I_STATE */
1267 [ C(OP_PREFETCH) ] = {
1268 [ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS */
1269 [ C(RESULT_MISS) ] = 0,
1274 [ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS */
1275 [ C(RESULT_MISS) ] = 0x0081, /* L1I.MISSES */
1278 [ C(RESULT_ACCESS) ] = -1,
1279 [ C(RESULT_MISS) ] = -1,
1281 [ C(OP_PREFETCH) ] = {
1282 [ C(RESULT_ACCESS) ] = 0,
1283 [ C(RESULT_MISS) ] = 0,
1288 [ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI */
1289 [ C(RESULT_MISS) ] = 0x4129, /* L2_LD.ISTATE */
1292 [ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI */
1293 [ C(RESULT_MISS) ] = 0x412A, /* L2_ST.ISTATE */
1295 [ C(OP_PREFETCH) ] = {
1296 [ C(RESULT_ACCESS) ] = 0,
1297 [ C(RESULT_MISS) ] = 0,
1302 [ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI (alias) */
1303 [ C(RESULT_MISS) ] = 0x0208, /* DTLB_MISSES.MISS_LD */
1306 [ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI (alias) */
1307 [ C(RESULT_MISS) ] = 0x0808, /* DTLB_MISSES.MISS_ST */
1309 [ C(OP_PREFETCH) ] = {
1310 [ C(RESULT_ACCESS) ] = 0,
1311 [ C(RESULT_MISS) ] = 0,
1316 [ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P */
1317 [ C(RESULT_MISS) ] = 0x1282, /* ITLBMISSES */
1320 [ C(RESULT_ACCESS) ] = -1,
1321 [ C(RESULT_MISS) ] = -1,
1323 [ C(OP_PREFETCH) ] = {
1324 [ C(RESULT_ACCESS) ] = -1,
1325 [ C(RESULT_MISS) ] = -1,
1330 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY */
1331 [ C(RESULT_MISS) ] = 0x00c5, /* BP_INST_RETIRED.MISPRED */
1334 [ C(RESULT_ACCESS) ] = -1,
1335 [ C(RESULT_MISS) ] = -1,
1337 [ C(OP_PREFETCH) ] = {
1338 [ C(RESULT_ACCESS) ] = -1,
1339 [ C(RESULT_MISS) ] = -1,
1344 static __initconst const u64 atom_hw_cache_event_ids
1345 [PERF_COUNT_HW_CACHE_MAX]
1346 [PERF_COUNT_HW_CACHE_OP_MAX]
1347 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1351 [ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD */
1352 [ C(RESULT_MISS) ] = 0,
1355 [ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST */
1356 [ C(RESULT_MISS) ] = 0,
1358 [ C(OP_PREFETCH) ] = {
1359 [ C(RESULT_ACCESS) ] = 0x0,
1360 [ C(RESULT_MISS) ] = 0,
1365 [ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS */
1366 [ C(RESULT_MISS) ] = 0x0280, /* L1I.MISSES */
1369 [ C(RESULT_ACCESS) ] = -1,
1370 [ C(RESULT_MISS) ] = -1,
1372 [ C(OP_PREFETCH) ] = {
1373 [ C(RESULT_ACCESS) ] = 0,
1374 [ C(RESULT_MISS) ] = 0,
1379 [ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI */
1380 [ C(RESULT_MISS) ] = 0x4129, /* L2_LD.ISTATE */
1383 [ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI */
1384 [ C(RESULT_MISS) ] = 0x412A, /* L2_ST.ISTATE */
1386 [ C(OP_PREFETCH) ] = {
1387 [ C(RESULT_ACCESS) ] = 0,
1388 [ C(RESULT_MISS) ] = 0,
1393 [ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI (alias) */
1394 [ C(RESULT_MISS) ] = 0x0508, /* DTLB_MISSES.MISS_LD */
1397 [ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI (alias) */
1398 [ C(RESULT_MISS) ] = 0x0608, /* DTLB_MISSES.MISS_ST */
1400 [ C(OP_PREFETCH) ] = {
1401 [ C(RESULT_ACCESS) ] = 0,
1402 [ C(RESULT_MISS) ] = 0,
1407 [ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P */
1408 [ C(RESULT_MISS) ] = 0x0282, /* ITLB.MISSES */
1411 [ C(RESULT_ACCESS) ] = -1,
1412 [ C(RESULT_MISS) ] = -1,
1414 [ C(OP_PREFETCH) ] = {
1415 [ C(RESULT_ACCESS) ] = -1,
1416 [ C(RESULT_MISS) ] = -1,
1421 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY */
1422 [ C(RESULT_MISS) ] = 0x00c5, /* BP_INST_RETIRED.MISPRED */
1425 [ C(RESULT_ACCESS) ] = -1,
1426 [ C(RESULT_MISS) ] = -1,
1428 [ C(OP_PREFETCH) ] = {
1429 [ C(RESULT_ACCESS) ] = -1,
1430 [ C(RESULT_MISS) ] = -1,
1435 EVENT_ATTR_STR(topdown-total-slots, td_total_slots_slm, "event=0x3c");
1436 EVENT_ATTR_STR(topdown-total-slots.scale, td_total_slots_scale_slm, "2");
1437 /* no_alloc_cycles.not_delivered */
1438 EVENT_ATTR_STR(topdown-fetch-bubbles, td_fetch_bubbles_slm,
1439 "event=0xca,umask=0x50");
1440 EVENT_ATTR_STR(topdown-fetch-bubbles.scale, td_fetch_bubbles_scale_slm, "2");
1441 /* uops_retired.all */
1442 EVENT_ATTR_STR(topdown-slots-issued, td_slots_issued_slm,
1443 "event=0xc2,umask=0x10");
1444 /* uops_retired.all */
1445 EVENT_ATTR_STR(topdown-slots-retired, td_slots_retired_slm,
1446 "event=0xc2,umask=0x10");
1448 static struct attribute *slm_events_attrs[] = {
1449 EVENT_PTR(td_total_slots_slm),
1450 EVENT_PTR(td_total_slots_scale_slm),
1451 EVENT_PTR(td_fetch_bubbles_slm),
1452 EVENT_PTR(td_fetch_bubbles_scale_slm),
1453 EVENT_PTR(td_slots_issued_slm),
1454 EVENT_PTR(td_slots_retired_slm),
1458 static struct extra_reg intel_slm_extra_regs[] __read_mostly =
1460 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
1461 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x768005ffffull, RSP_0),
1462 INTEL_UEVENT_EXTRA_REG(0x02b7, MSR_OFFCORE_RSP_1, 0x368005ffffull, RSP_1),
1466 #define SLM_DMND_READ SNB_DMND_DATA_RD
1467 #define SLM_DMND_WRITE SNB_DMND_RFO
1468 #define SLM_DMND_PREFETCH (SNB_PF_DATA_RD|SNB_PF_RFO)
1470 #define SLM_SNP_ANY (SNB_SNP_NONE|SNB_SNP_MISS|SNB_NO_FWD|SNB_HITM)
1471 #define SLM_LLC_ACCESS SNB_RESP_ANY
1472 #define SLM_LLC_MISS (SLM_SNP_ANY|SNB_NON_DRAM)
1474 static __initconst const u64 slm_hw_cache_extra_regs
1475 [PERF_COUNT_HW_CACHE_MAX]
1476 [PERF_COUNT_HW_CACHE_OP_MAX]
1477 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1481 [ C(RESULT_ACCESS) ] = SLM_DMND_READ|SLM_LLC_ACCESS,
1482 [ C(RESULT_MISS) ] = 0,
1485 [ C(RESULT_ACCESS) ] = SLM_DMND_WRITE|SLM_LLC_ACCESS,
1486 [ C(RESULT_MISS) ] = SLM_DMND_WRITE|SLM_LLC_MISS,
1488 [ C(OP_PREFETCH) ] = {
1489 [ C(RESULT_ACCESS) ] = SLM_DMND_PREFETCH|SLM_LLC_ACCESS,
1490 [ C(RESULT_MISS) ] = SLM_DMND_PREFETCH|SLM_LLC_MISS,
1495 static __initconst const u64 slm_hw_cache_event_ids
1496 [PERF_COUNT_HW_CACHE_MAX]
1497 [PERF_COUNT_HW_CACHE_OP_MAX]
1498 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
1502 [ C(RESULT_ACCESS) ] = 0,
1503 [ C(RESULT_MISS) ] = 0x0104, /* LD_DCU_MISS */
1506 [ C(RESULT_ACCESS) ] = 0,
1507 [ C(RESULT_MISS) ] = 0,
1509 [ C(OP_PREFETCH) ] = {
1510 [ C(RESULT_ACCESS) ] = 0,
1511 [ C(RESULT_MISS) ] = 0,
1516 [ C(RESULT_ACCESS) ] = 0x0380, /* ICACHE.ACCESSES */
1517 [ C(RESULT_MISS) ] = 0x0280, /* ICACGE.MISSES */
1520 [ C(RESULT_ACCESS) ] = -1,
1521 [ C(RESULT_MISS) ] = -1,
1523 [ C(OP_PREFETCH) ] = {
1524 [ C(RESULT_ACCESS) ] = 0,
1525 [ C(RESULT_MISS) ] = 0,
1530 /* OFFCORE_RESPONSE.ANY_DATA.LOCAL_CACHE */
1531 [ C(RESULT_ACCESS) ] = 0x01b7,
1532 [ C(RESULT_MISS) ] = 0,
1535 /* OFFCORE_RESPONSE.ANY_RFO.LOCAL_CACHE */
1536 [ C(RESULT_ACCESS) ] = 0x01b7,
1537 /* OFFCORE_RESPONSE.ANY_RFO.ANY_LLC_MISS */
1538 [ C(RESULT_MISS) ] = 0x01b7,
1540 [ C(OP_PREFETCH) ] = {
1541 /* OFFCORE_RESPONSE.PREFETCH.LOCAL_CACHE */
1542 [ C(RESULT_ACCESS) ] = 0x01b7,
1543 /* OFFCORE_RESPONSE.PREFETCH.ANY_LLC_MISS */
1544 [ C(RESULT_MISS) ] = 0x01b7,
1549 [ C(RESULT_ACCESS) ] = 0,
1550 [ C(RESULT_MISS) ] = 0x0804, /* LD_DTLB_MISS */
1553 [ C(RESULT_ACCESS) ] = 0,
1554 [ C(RESULT_MISS) ] = 0,
1556 [ C(OP_PREFETCH) ] = {
1557 [ C(RESULT_ACCESS) ] = 0,
1558 [ C(RESULT_MISS) ] = 0,
1563 [ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P */
1564 [ C(RESULT_MISS) ] = 0x40205, /* PAGE_WALKS.I_SIDE_WALKS */
1567 [ C(RESULT_ACCESS) ] = -1,
1568 [ C(RESULT_MISS) ] = -1,
1570 [ C(OP_PREFETCH) ] = {
1571 [ C(RESULT_ACCESS) ] = -1,
1572 [ C(RESULT_MISS) ] = -1,
1577 [ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY */
1578 [ C(RESULT_MISS) ] = 0x00c5, /* BP_INST_RETIRED.MISPRED */
1581 [ C(RESULT_ACCESS) ] = -1,
1582 [ C(RESULT_MISS) ] = -1,
1584 [ C(OP_PREFETCH) ] = {
1585 [ C(RESULT_ACCESS) ] = -1,
1586 [ C(RESULT_MISS) ] = -1,
1591 EVENT_ATTR_STR(topdown-total-slots, td_total_slots_glm, "event=0x3c");
1592 EVENT_ATTR_STR(topdown-total-slots.scale, td_total_slots_scale_glm, "3");
1593 /* UOPS_NOT_DELIVERED.ANY */
1594 EVENT_ATTR_STR(topdown-fetch-bubbles, td_fetch_bubbles_glm, "event=0x9c");
1595 /* ISSUE_SLOTS_NOT_CONSUMED.RECOVERY */
1596 EVENT_ATTR_STR(topdown-recovery-bubbles, td_recovery_bubbles_glm, "event=0xca,umask=0x02");
1597 /* UOPS_RETIRED.ANY */
1598 EVENT_ATTR_STR(topdown-slots-retired, td_slots_retired_glm, "event=0xc2");
1599 /* UOPS_ISSUED.ANY */
1600 EVENT_ATTR_STR(topdown-slots-issued, td_slots_issued_glm, "event=0x0e");
1602 static struct attribute *glm_events_attrs[] = {
1603 EVENT_PTR(td_total_slots_glm),
1604 EVENT_PTR(td_total_slots_scale_glm),
1605 EVENT_PTR(td_fetch_bubbles_glm),
1606 EVENT_PTR(td_recovery_bubbles_glm),
1607 EVENT_PTR(td_slots_issued_glm),
1608 EVENT_PTR(td_slots_retired_glm),
1612 static struct extra_reg intel_glm_extra_regs[] __read_mostly = {
1613 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
1614 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0x760005ffbfull, RSP_0),
1615 INTEL_UEVENT_EXTRA_REG(0x02b7, MSR_OFFCORE_RSP_1, 0x360005ffbfull, RSP_1),
1619 #define GLM_DEMAND_DATA_RD BIT_ULL(0)
1620 #define GLM_DEMAND_RFO BIT_ULL(1)
1621 #define GLM_ANY_RESPONSE BIT_ULL(16)
1622 #define GLM_SNP_NONE_OR_MISS BIT_ULL(33)
1623 #define GLM_DEMAND_READ GLM_DEMAND_DATA_RD
1624 #define GLM_DEMAND_WRITE GLM_DEMAND_RFO
1625 #define GLM_DEMAND_PREFETCH (SNB_PF_DATA_RD|SNB_PF_RFO)
1626 #define GLM_LLC_ACCESS GLM_ANY_RESPONSE
1627 #define GLM_SNP_ANY (GLM_SNP_NONE_OR_MISS|SNB_NO_FWD|SNB_HITM)
1628 #define GLM_LLC_MISS (GLM_SNP_ANY|SNB_NON_DRAM)
1630 static __initconst const u64 glm_hw_cache_event_ids
1631 [PERF_COUNT_HW_CACHE_MAX]
1632 [PERF_COUNT_HW_CACHE_OP_MAX]
1633 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1636 [C(RESULT_ACCESS)] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
1637 [C(RESULT_MISS)] = 0x0,
1640 [C(RESULT_ACCESS)] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
1641 [C(RESULT_MISS)] = 0x0,
1643 [C(OP_PREFETCH)] = {
1644 [C(RESULT_ACCESS)] = 0x0,
1645 [C(RESULT_MISS)] = 0x0,
1650 [C(RESULT_ACCESS)] = 0x0380, /* ICACHE.ACCESSES */
1651 [C(RESULT_MISS)] = 0x0280, /* ICACHE.MISSES */
1654 [C(RESULT_ACCESS)] = -1,
1655 [C(RESULT_MISS)] = -1,
1657 [C(OP_PREFETCH)] = {
1658 [C(RESULT_ACCESS)] = 0x0,
1659 [C(RESULT_MISS)] = 0x0,
1664 [C(RESULT_ACCESS)] = 0x1b7, /* OFFCORE_RESPONSE */
1665 [C(RESULT_MISS)] = 0x1b7, /* OFFCORE_RESPONSE */
1668 [C(RESULT_ACCESS)] = 0x1b7, /* OFFCORE_RESPONSE */
1669 [C(RESULT_MISS)] = 0x1b7, /* OFFCORE_RESPONSE */
1671 [C(OP_PREFETCH)] = {
1672 [C(RESULT_ACCESS)] = 0x1b7, /* OFFCORE_RESPONSE */
1673 [C(RESULT_MISS)] = 0x1b7, /* OFFCORE_RESPONSE */
1678 [C(RESULT_ACCESS)] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
1679 [C(RESULT_MISS)] = 0x0,
1682 [C(RESULT_ACCESS)] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
1683 [C(RESULT_MISS)] = 0x0,
1685 [C(OP_PREFETCH)] = {
1686 [C(RESULT_ACCESS)] = 0x0,
1687 [C(RESULT_MISS)] = 0x0,
1692 [C(RESULT_ACCESS)] = 0x00c0, /* INST_RETIRED.ANY_P */
1693 [C(RESULT_MISS)] = 0x0481, /* ITLB.MISS */
1696 [C(RESULT_ACCESS)] = -1,
1697 [C(RESULT_MISS)] = -1,
1699 [C(OP_PREFETCH)] = {
1700 [C(RESULT_ACCESS)] = -1,
1701 [C(RESULT_MISS)] = -1,
1706 [C(RESULT_ACCESS)] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
1707 [C(RESULT_MISS)] = 0x00c5, /* BR_MISP_RETIRED.ALL_BRANCHES */
1710 [C(RESULT_ACCESS)] = -1,
1711 [C(RESULT_MISS)] = -1,
1713 [C(OP_PREFETCH)] = {
1714 [C(RESULT_ACCESS)] = -1,
1715 [C(RESULT_MISS)] = -1,
1720 static __initconst const u64 glm_hw_cache_extra_regs
1721 [PERF_COUNT_HW_CACHE_MAX]
1722 [PERF_COUNT_HW_CACHE_OP_MAX]
1723 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1726 [C(RESULT_ACCESS)] = GLM_DEMAND_READ|
1728 [C(RESULT_MISS)] = GLM_DEMAND_READ|
1732 [C(RESULT_ACCESS)] = GLM_DEMAND_WRITE|
1734 [C(RESULT_MISS)] = GLM_DEMAND_WRITE|
1737 [C(OP_PREFETCH)] = {
1738 [C(RESULT_ACCESS)] = GLM_DEMAND_PREFETCH|
1740 [C(RESULT_MISS)] = GLM_DEMAND_PREFETCH|
1746 static __initconst const u64 glp_hw_cache_event_ids
1747 [PERF_COUNT_HW_CACHE_MAX]
1748 [PERF_COUNT_HW_CACHE_OP_MAX]
1749 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1752 [C(RESULT_ACCESS)] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
1753 [C(RESULT_MISS)] = 0x0,
1756 [C(RESULT_ACCESS)] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
1757 [C(RESULT_MISS)] = 0x0,
1759 [C(OP_PREFETCH)] = {
1760 [C(RESULT_ACCESS)] = 0x0,
1761 [C(RESULT_MISS)] = 0x0,
1766 [C(RESULT_ACCESS)] = 0x0380, /* ICACHE.ACCESSES */
1767 [C(RESULT_MISS)] = 0x0280, /* ICACHE.MISSES */
1770 [C(RESULT_ACCESS)] = -1,
1771 [C(RESULT_MISS)] = -1,
1773 [C(OP_PREFETCH)] = {
1774 [C(RESULT_ACCESS)] = 0x0,
1775 [C(RESULT_MISS)] = 0x0,
1780 [C(RESULT_ACCESS)] = 0x1b7, /* OFFCORE_RESPONSE */
1781 [C(RESULT_MISS)] = 0x1b7, /* OFFCORE_RESPONSE */
1784 [C(RESULT_ACCESS)] = 0x1b7, /* OFFCORE_RESPONSE */
1785 [C(RESULT_MISS)] = 0x1b7, /* OFFCORE_RESPONSE */
1787 [C(OP_PREFETCH)] = {
1788 [C(RESULT_ACCESS)] = 0x0,
1789 [C(RESULT_MISS)] = 0x0,
1794 [C(RESULT_ACCESS)] = 0x81d0, /* MEM_UOPS_RETIRED.ALL_LOADS */
1795 [C(RESULT_MISS)] = 0xe08, /* DTLB_LOAD_MISSES.WALK_COMPLETED */
1798 [C(RESULT_ACCESS)] = 0x82d0, /* MEM_UOPS_RETIRED.ALL_STORES */
1799 [C(RESULT_MISS)] = 0xe49, /* DTLB_STORE_MISSES.WALK_COMPLETED */
1801 [C(OP_PREFETCH)] = {
1802 [C(RESULT_ACCESS)] = 0x0,
1803 [C(RESULT_MISS)] = 0x0,
1808 [C(RESULT_ACCESS)] = 0x00c0, /* INST_RETIRED.ANY_P */
1809 [C(RESULT_MISS)] = 0x0481, /* ITLB.MISS */
1812 [C(RESULT_ACCESS)] = -1,
1813 [C(RESULT_MISS)] = -1,
1815 [C(OP_PREFETCH)] = {
1816 [C(RESULT_ACCESS)] = -1,
1817 [C(RESULT_MISS)] = -1,
1822 [C(RESULT_ACCESS)] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
1823 [C(RESULT_MISS)] = 0x00c5, /* BR_MISP_RETIRED.ALL_BRANCHES */
1826 [C(RESULT_ACCESS)] = -1,
1827 [C(RESULT_MISS)] = -1,
1829 [C(OP_PREFETCH)] = {
1830 [C(RESULT_ACCESS)] = -1,
1831 [C(RESULT_MISS)] = -1,
1836 static __initconst const u64 glp_hw_cache_extra_regs
1837 [PERF_COUNT_HW_CACHE_MAX]
1838 [PERF_COUNT_HW_CACHE_OP_MAX]
1839 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1842 [C(RESULT_ACCESS)] = GLM_DEMAND_READ|
1844 [C(RESULT_MISS)] = GLM_DEMAND_READ|
1848 [C(RESULT_ACCESS)] = GLM_DEMAND_WRITE|
1850 [C(RESULT_MISS)] = GLM_DEMAND_WRITE|
1853 [C(OP_PREFETCH)] = {
1854 [C(RESULT_ACCESS)] = 0x0,
1855 [C(RESULT_MISS)] = 0x0,
1860 #define TNT_LOCAL_DRAM BIT_ULL(26)
1861 #define TNT_DEMAND_READ GLM_DEMAND_DATA_RD
1862 #define TNT_DEMAND_WRITE GLM_DEMAND_RFO
1863 #define TNT_LLC_ACCESS GLM_ANY_RESPONSE
1864 #define TNT_SNP_ANY (SNB_SNP_NOT_NEEDED|SNB_SNP_MISS| \
1865 SNB_NO_FWD|SNB_SNP_FWD|SNB_HITM)
1866 #define TNT_LLC_MISS (TNT_SNP_ANY|SNB_NON_DRAM|TNT_LOCAL_DRAM)
1868 static __initconst const u64 tnt_hw_cache_extra_regs
1869 [PERF_COUNT_HW_CACHE_MAX]
1870 [PERF_COUNT_HW_CACHE_OP_MAX]
1871 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1874 [C(RESULT_ACCESS)] = TNT_DEMAND_READ|
1876 [C(RESULT_MISS)] = TNT_DEMAND_READ|
1880 [C(RESULT_ACCESS)] = TNT_DEMAND_WRITE|
1882 [C(RESULT_MISS)] = TNT_DEMAND_WRITE|
1885 [C(OP_PREFETCH)] = {
1886 [C(RESULT_ACCESS)] = 0x0,
1887 [C(RESULT_MISS)] = 0x0,
1892 static struct extra_reg intel_tnt_extra_regs[] __read_mostly = {
1893 /* must define OFFCORE_RSP_X first, see intel_fixup_er() */
1894 INTEL_UEVENT_EXTRA_REG(0x01b7, MSR_OFFCORE_RSP_0, 0xffffff9fffull, RSP_0),
1895 INTEL_UEVENT_EXTRA_REG(0x02b7, MSR_OFFCORE_RSP_1, 0xffffff9fffull, RSP_1),
1899 #define KNL_OT_L2_HITE BIT_ULL(19) /* Other Tile L2 Hit */
1900 #define KNL_OT_L2_HITF BIT_ULL(20) /* Other Tile L2 Hit */
1901 #define KNL_MCDRAM_LOCAL BIT_ULL(21)
1902 #define KNL_MCDRAM_FAR BIT_ULL(22)
1903 #define KNL_DDR_LOCAL BIT_ULL(23)
1904 #define KNL_DDR_FAR BIT_ULL(24)
1905 #define KNL_DRAM_ANY (KNL_MCDRAM_LOCAL | KNL_MCDRAM_FAR | \
1906 KNL_DDR_LOCAL | KNL_DDR_FAR)
1907 #define KNL_L2_READ SLM_DMND_READ
1908 #define KNL_L2_WRITE SLM_DMND_WRITE
1909 #define KNL_L2_PREFETCH SLM_DMND_PREFETCH
1910 #define KNL_L2_ACCESS SLM_LLC_ACCESS
1911 #define KNL_L2_MISS (KNL_OT_L2_HITE | KNL_OT_L2_HITF | \
1912 KNL_DRAM_ANY | SNB_SNP_ANY | \
1915 static __initconst const u64 knl_hw_cache_extra_regs
1916 [PERF_COUNT_HW_CACHE_MAX]
1917 [PERF_COUNT_HW_CACHE_OP_MAX]
1918 [PERF_COUNT_HW_CACHE_RESULT_MAX] = {
1921 [C(RESULT_ACCESS)] = KNL_L2_READ | KNL_L2_ACCESS,
1922 [C(RESULT_MISS)] = 0,
1925 [C(RESULT_ACCESS)] = KNL_L2_WRITE | KNL_L2_ACCESS,
1926 [C(RESULT_MISS)] = KNL_L2_WRITE | KNL_L2_MISS,
1928 [C(OP_PREFETCH)] = {
1929 [C(RESULT_ACCESS)] = KNL_L2_PREFETCH | KNL_L2_ACCESS,
1930 [C(RESULT_MISS)] = KNL_L2_PREFETCH | KNL_L2_MISS,
1936 * Used from PMIs where the LBRs are already disabled.
1938 * This function could be called consecutively. It is required to remain in
1939 * disabled state if called consecutively.
1941 * During consecutive calls, the same disable value will be written to related
1942 * registers, so the PMU state remains unchanged.
1944 * intel_bts events don't coexist with intel PMU's BTS events because of
1945 * x86_add_exclusive(x86_lbr_exclusive_lbr); there's no need to keep them
1946 * disabled around intel PMU's event batching etc, only inside the PMI handler.
1948 static void __intel_pmu_disable_all(void)
1950 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1952 wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
1954 if (test_bit(INTEL_PMC_IDX_FIXED_BTS, cpuc->active_mask))
1955 intel_pmu_disable_bts();
1957 intel_pmu_pebs_disable_all();
1960 static void intel_pmu_disable_all(void)
1962 __intel_pmu_disable_all();
1963 intel_pmu_lbr_disable_all();
1966 static void __intel_pmu_enable_all(int added, bool pmi)
1968 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1970 intel_pmu_pebs_enable_all();
1971 intel_pmu_lbr_enable_all(pmi);
1972 wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL,
1973 x86_pmu.intel_ctrl & ~cpuc->intel_ctrl_guest_mask);
1975 if (test_bit(INTEL_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
1976 struct perf_event *event =
1977 cpuc->events[INTEL_PMC_IDX_FIXED_BTS];
1979 if (WARN_ON_ONCE(!event))
1982 intel_pmu_enable_bts(event->hw.config);
1986 static void intel_pmu_enable_all(int added)
1988 __intel_pmu_enable_all(added, false);
1993 * Intel Errata AAK100 (model 26)
1994 * Intel Errata AAP53 (model 30)
1995 * Intel Errata BD53 (model 44)
1997 * The official story:
1998 * These chips need to be 'reset' when adding counters by programming the
1999 * magic three (non-counting) events 0x4300B5, 0x4300D2, and 0x4300B1 either
2000 * in sequence on the same PMC or on different PMCs.
2002 * In practise it appears some of these events do in fact count, and
2003 * we need to program all 4 events.
2005 static void intel_pmu_nhm_workaround(void)
2007 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2008 static const unsigned long nhm_magic[4] = {
2014 struct perf_event *event;
2018 * The Errata requires below steps:
2019 * 1) Clear MSR_IA32_PEBS_ENABLE and MSR_CORE_PERF_GLOBAL_CTRL;
2020 * 2) Configure 4 PERFEVTSELx with the magic events and clear
2021 * the corresponding PMCx;
2022 * 3) set bit0~bit3 of MSR_CORE_PERF_GLOBAL_CTRL;
2023 * 4) Clear MSR_CORE_PERF_GLOBAL_CTRL;
2024 * 5) Clear 4 pairs of ERFEVTSELx and PMCx;
2028 * The real steps we choose are a little different from above.
2029 * A) To reduce MSR operations, we don't run step 1) as they
2030 * are already cleared before this function is called;
2031 * B) Call x86_perf_event_update to save PMCx before configuring
2032 * PERFEVTSELx with magic number;
2033 * C) With step 5), we do clear only when the PERFEVTSELx is
2034 * not used currently.
2035 * D) Call x86_perf_event_set_period to restore PMCx;
2038 /* We always operate 4 pairs of PERF Counters */
2039 for (i = 0; i < 4; i++) {
2040 event = cpuc->events[i];
2042 x86_perf_event_update(event);
2045 for (i = 0; i < 4; i++) {
2046 wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + i, nhm_magic[i]);
2047 wrmsrl(MSR_ARCH_PERFMON_PERFCTR0 + i, 0x0);
2050 wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0xf);
2051 wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0x0);
2053 for (i = 0; i < 4; i++) {
2054 event = cpuc->events[i];
2057 x86_perf_event_set_period(event);
2058 __x86_pmu_enable_event(&event->hw,
2059 ARCH_PERFMON_EVENTSEL_ENABLE);
2061 wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + i, 0x0);
2065 static void intel_pmu_nhm_enable_all(int added)
2068 intel_pmu_nhm_workaround();
2069 intel_pmu_enable_all(added);
2072 static void intel_set_tfa(struct cpu_hw_events *cpuc, bool on)
2074 u64 val = on ? MSR_TFA_RTM_FORCE_ABORT : 0;
2076 if (cpuc->tfa_shadow != val) {
2077 cpuc->tfa_shadow = val;
2078 wrmsrl(MSR_TSX_FORCE_ABORT, val);
2082 static void intel_tfa_commit_scheduling(struct cpu_hw_events *cpuc, int idx, int cntr)
2085 * We're going to use PMC3, make sure TFA is set before we touch it.
2088 intel_set_tfa(cpuc, true);
2091 static void intel_tfa_pmu_enable_all(int added)
2093 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2096 * If we find PMC3 is no longer used when we enable the PMU, we can
2099 if (!test_bit(3, cpuc->active_mask))
2100 intel_set_tfa(cpuc, false);
2102 intel_pmu_enable_all(added);
2105 static void enable_counter_freeze(void)
2107 update_debugctlmsr(get_debugctlmsr() |
2108 DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI);
2111 static void disable_counter_freeze(void)
2113 update_debugctlmsr(get_debugctlmsr() &
2114 ~DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI);
2117 static inline u64 intel_pmu_get_status(void)
2121 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
2126 static inline void intel_pmu_ack_status(u64 ack)
2128 wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
2131 static void intel_pmu_disable_fixed(struct hw_perf_event *hwc)
2133 int idx = hwc->idx - INTEL_PMC_IDX_FIXED;
2136 mask = 0xfULL << (idx * 4);
2138 rdmsrl(hwc->config_base, ctrl_val);
2140 wrmsrl(hwc->config_base, ctrl_val);
2143 static inline bool event_is_checkpointed(struct perf_event *event)
2145 return (event->hw.config & HSW_IN_TX_CHECKPOINTED) != 0;
2148 static void intel_pmu_disable_event(struct perf_event *event)
2150 struct hw_perf_event *hwc = &event->hw;
2151 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2153 if (unlikely(hwc->idx == INTEL_PMC_IDX_FIXED_BTS)) {
2154 intel_pmu_disable_bts();
2155 intel_pmu_drain_bts_buffer();
2159 cpuc->intel_ctrl_guest_mask &= ~(1ull << hwc->idx);
2160 cpuc->intel_ctrl_host_mask &= ~(1ull << hwc->idx);
2161 cpuc->intel_cp_status &= ~(1ull << hwc->idx);
2163 if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL))
2164 intel_pmu_disable_fixed(hwc);
2166 x86_pmu_disable_event(event);
2169 * Needs to be called after x86_pmu_disable_event,
2170 * so we don't trigger the event without PEBS bit set.
2172 if (unlikely(event->attr.precise_ip))
2173 intel_pmu_pebs_disable(event);
2176 static void intel_pmu_del_event(struct perf_event *event)
2178 if (needs_branch_stack(event))
2179 intel_pmu_lbr_del(event);
2180 if (event->attr.precise_ip)
2181 intel_pmu_pebs_del(event);
2184 static void intel_pmu_read_event(struct perf_event *event)
2186 if (event->hw.flags & PERF_X86_EVENT_AUTO_RELOAD)
2187 intel_pmu_auto_reload_read(event);
2189 x86_perf_event_update(event);
2192 static void intel_pmu_enable_fixed(struct perf_event *event)
2194 struct hw_perf_event *hwc = &event->hw;
2195 int idx = hwc->idx - INTEL_PMC_IDX_FIXED;
2196 u64 ctrl_val, mask, bits = 0;
2199 * Enable IRQ generation (0x8), if not PEBS,
2200 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
2203 if (!event->attr.precise_ip)
2205 if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
2207 if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
2211 * ANY bit is supported in v3 and up
2213 if (x86_pmu.version > 2 && hwc->config & ARCH_PERFMON_EVENTSEL_ANY)
2217 mask = 0xfULL << (idx * 4);
2219 if (x86_pmu.intel_cap.pebs_baseline && event->attr.precise_ip) {
2220 bits |= ICL_FIXED_0_ADAPTIVE << (idx * 4);
2221 mask |= ICL_FIXED_0_ADAPTIVE << (idx * 4);
2224 rdmsrl(hwc->config_base, ctrl_val);
2227 wrmsrl(hwc->config_base, ctrl_val);
2230 static void intel_pmu_enable_event(struct perf_event *event)
2232 struct hw_perf_event *hwc = &event->hw;
2233 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2235 if (unlikely(hwc->idx == INTEL_PMC_IDX_FIXED_BTS)) {
2236 if (!__this_cpu_read(cpu_hw_events.enabled))
2239 intel_pmu_enable_bts(hwc->config);
2243 if (event->attr.exclude_host)
2244 cpuc->intel_ctrl_guest_mask |= (1ull << hwc->idx);
2245 if (event->attr.exclude_guest)
2246 cpuc->intel_ctrl_host_mask |= (1ull << hwc->idx);
2248 if (unlikely(event_is_checkpointed(event)))
2249 cpuc->intel_cp_status |= (1ull << hwc->idx);
2251 if (unlikely(event->attr.precise_ip))
2252 intel_pmu_pebs_enable(event);
2254 if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
2255 intel_pmu_enable_fixed(event);
2259 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
2262 static void intel_pmu_add_event(struct perf_event *event)
2264 if (event->attr.precise_ip)
2265 intel_pmu_pebs_add(event);
2266 if (needs_branch_stack(event))
2267 intel_pmu_lbr_add(event);
2271 * Save and restart an expired event. Called by NMI contexts,
2272 * so it has to be careful about preempting normal event ops:
2274 int intel_pmu_save_and_restart(struct perf_event *event)
2276 x86_perf_event_update(event);
2278 * For a checkpointed counter always reset back to 0. This
2279 * avoids a situation where the counter overflows, aborts the
2280 * transaction and is then set back to shortly before the
2281 * overflow, and overflows and aborts again.
2283 if (unlikely(event_is_checkpointed(event))) {
2284 /* No race with NMIs because the counter should not be armed */
2285 wrmsrl(event->hw.event_base, 0);
2286 local64_set(&event->hw.prev_count, 0);
2288 return x86_perf_event_set_period(event);
2291 static void intel_pmu_reset(void)
2293 struct debug_store *ds = __this_cpu_read(cpu_hw_events.ds);
2294 unsigned long flags;
2297 if (!x86_pmu.num_counters)
2300 local_irq_save(flags);
2302 pr_info("clearing PMU state on CPU#%d\n", smp_processor_id());
2304 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
2305 wrmsrl_safe(x86_pmu_config_addr(idx), 0ull);
2306 wrmsrl_safe(x86_pmu_event_addr(idx), 0ull);
2308 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++)
2309 wrmsrl_safe(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
2312 ds->bts_index = ds->bts_buffer_base;
2314 /* Ack all overflows and disable fixed counters */
2315 if (x86_pmu.version >= 2) {
2316 intel_pmu_ack_status(intel_pmu_get_status());
2317 wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
2320 /* Reset LBRs and LBR freezing */
2321 if (x86_pmu.lbr_nr) {
2322 update_debugctlmsr(get_debugctlmsr() &
2323 ~(DEBUGCTLMSR_FREEZE_LBRS_ON_PMI|DEBUGCTLMSR_LBR));
2326 local_irq_restore(flags);
2329 static int handle_pmi_common(struct pt_regs *regs, u64 status)
2331 struct perf_sample_data data;
2332 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2336 inc_irq_stat(apic_perf_irqs);
2339 * Ignore a range of extra bits in status that do not indicate
2340 * overflow by themselves.
2342 status &= ~(GLOBAL_STATUS_COND_CHG |
2343 GLOBAL_STATUS_ASIF |
2344 GLOBAL_STATUS_LBRS_FROZEN);
2348 * In case multiple PEBS events are sampled at the same time,
2349 * it is possible to have GLOBAL_STATUS bit 62 set indicating
2350 * PEBS buffer overflow and also seeing at most 3 PEBS counters
2351 * having their bits set in the status register. This is a sign
2352 * that there was at least one PEBS record pending at the time
2353 * of the PMU interrupt. PEBS counters must only be processed
2354 * via the drain_pebs() calls and not via the regular sample
2355 * processing loop coming after that the function, otherwise
2356 * phony regular samples may be generated in the sampling buffer
2357 * not marked with the EXACT tag. Another possibility is to have
2358 * one PEBS event and at least one non-PEBS event whic hoverflows
2359 * while PEBS has armed. In this case, bit 62 of GLOBAL_STATUS will
2360 * not be set, yet the overflow status bit for the PEBS counter will
2363 * To avoid this problem, we systematically ignore the PEBS-enabled
2364 * counters from the GLOBAL_STATUS mask and we always process PEBS
2365 * events via drain_pebs().
2367 if (x86_pmu.flags & PMU_FL_PEBS_ALL)
2368 status &= ~cpuc->pebs_enabled;
2370 status &= ~(cpuc->pebs_enabled & PEBS_COUNTER_MASK);
2373 * PEBS overflow sets bit 62 in the global status register
2375 if (__test_and_clear_bit(62, (unsigned long *)&status)) {
2377 x86_pmu.drain_pebs(regs);
2378 status &= x86_pmu.intel_ctrl | GLOBAL_STATUS_TRACE_TOPAPMI;
2384 if (__test_and_clear_bit(55, (unsigned long *)&status)) {
2386 if (unlikely(perf_guest_cbs && perf_guest_cbs->is_in_guest() &&
2387 perf_guest_cbs->handle_intel_pt_intr))
2388 perf_guest_cbs->handle_intel_pt_intr();
2390 intel_pt_interrupt();
2394 * Checkpointed counters can lead to 'spurious' PMIs because the
2395 * rollback caused by the PMI will have cleared the overflow status
2396 * bit. Therefore always force probe these counters.
2398 status |= cpuc->intel_cp_status;
2400 for_each_set_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
2401 struct perf_event *event = cpuc->events[bit];
2405 if (!test_bit(bit, cpuc->active_mask))
2408 if (!intel_pmu_save_and_restart(event))
2411 perf_sample_data_init(&data, 0, event->hw.last_period);
2413 if (has_branch_stack(event))
2414 data.br_stack = &cpuc->lbr_stack;
2416 if (perf_event_overflow(event, &data, regs))
2417 x86_pmu_stop(event, 0);
2423 static bool disable_counter_freezing = true;
2424 static int __init intel_perf_counter_freezing_setup(char *s)
2428 if (kstrtobool(s, &res))
2431 disable_counter_freezing = !res;
2434 __setup("perf_v4_pmi=", intel_perf_counter_freezing_setup);
2437 * Simplified handler for Arch Perfmon v4:
2438 * - We rely on counter freezing/unfreezing to enable/disable the PMU.
2439 * This is done automatically on PMU ack.
2440 * - Ack the PMU only after the APIC.
2443 static int intel_pmu_handle_irq_v4(struct pt_regs *regs)
2445 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
2449 int pmu_enabled = cpuc->enabled;
2452 /* PMU has been disabled because of counter freezing */
2454 if (test_bit(INTEL_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
2456 intel_bts_disable_local();
2457 handled = intel_pmu_drain_bts_buffer();
2458 handled += intel_bts_interrupt();
2460 status = intel_pmu_get_status();
2464 intel_pmu_lbr_read();
2465 if (++loops > 100) {
2469 WARN(1, "perfevents: irq loop stuck!\n");
2470 perf_event_print_debug();
2478 handled += handle_pmi_common(regs, status);
2480 /* Ack the PMI in the APIC */
2481 apic_write(APIC_LVTPC, APIC_DM_NMI);
2484 * The counters start counting immediately while ack the status.
2485 * Make it as close as possible to IRET. This avoids bogus
2486 * freezing on Skylake CPUs.
2489 intel_pmu_ack_status(status);
2492 * CPU may issues two PMIs very close to each other.
2493 * When the PMI handler services the first one, the
2494 * GLOBAL_STATUS is already updated to reflect both.
2495 * When it IRETs, the second PMI is immediately
2496 * handled and it sees clear status. At the meantime,
2497 * there may be a third PMI, because the freezing bit
2498 * isn't set since the ack in first PMI handlers.
2499 * Double check if there is more work to be done.
2501 status = intel_pmu_get_status();
2507 intel_bts_enable_local();
2508 cpuc->enabled = pmu_enabled;
2513 * This handler is triggered by the local APIC, so the APIC IRQ handling
2516 static int intel_pmu_handle_irq(struct pt_regs *regs)
2518 struct cpu_hw_events *cpuc;
2524 cpuc = this_cpu_ptr(&cpu_hw_events);
2527 * Save the PMU state.
2528 * It needs to be restored when leaving the handler.
2530 pmu_enabled = cpuc->enabled;
2532 * No known reason to not always do late ACK,
2533 * but just in case do it opt-in.
2535 if (!x86_pmu.late_ack)
2536 apic_write(APIC_LVTPC, APIC_DM_NMI);
2537 intel_bts_disable_local();
2539 __intel_pmu_disable_all();
2540 handled = intel_pmu_drain_bts_buffer();
2541 handled += intel_bts_interrupt();
2542 status = intel_pmu_get_status();
2548 intel_pmu_lbr_read();
2549 intel_pmu_ack_status(status);
2550 if (++loops > 100) {
2554 WARN(1, "perfevents: irq loop stuck!\n");
2555 perf_event_print_debug();
2562 handled += handle_pmi_common(regs, status);
2565 * Repeat if there is more work to be done:
2567 status = intel_pmu_get_status();
2572 /* Only restore PMU state when it's active. See x86_pmu_disable(). */
2573 cpuc->enabled = pmu_enabled;
2575 __intel_pmu_enable_all(0, true);
2576 intel_bts_enable_local();
2579 * Only unmask the NMI after the overflow counters
2580 * have been reset. This avoids spurious NMIs on
2583 if (x86_pmu.late_ack)
2584 apic_write(APIC_LVTPC, APIC_DM_NMI);
2588 static struct event_constraint *
2589 intel_bts_constraints(struct perf_event *event)
2591 if (unlikely(intel_pmu_has_bts(event)))
2592 return &bts_constraint;
2597 static int intel_alt_er(int idx, u64 config)
2601 if (!(x86_pmu.flags & PMU_FL_HAS_RSP_1))
2604 if (idx == EXTRA_REG_RSP_0)
2605 alt_idx = EXTRA_REG_RSP_1;
2607 if (idx == EXTRA_REG_RSP_1)
2608 alt_idx = EXTRA_REG_RSP_0;
2610 if (config & ~x86_pmu.extra_regs[alt_idx].valid_mask)
2616 static void intel_fixup_er(struct perf_event *event, int idx)
2618 event->hw.extra_reg.idx = idx;
2620 if (idx == EXTRA_REG_RSP_0) {
2621 event->hw.config &= ~INTEL_ARCH_EVENT_MASK;
2622 event->hw.config |= x86_pmu.extra_regs[EXTRA_REG_RSP_0].event;
2623 event->hw.extra_reg.reg = MSR_OFFCORE_RSP_0;
2624 } else if (idx == EXTRA_REG_RSP_1) {
2625 event->hw.config &= ~INTEL_ARCH_EVENT_MASK;
2626 event->hw.config |= x86_pmu.extra_regs[EXTRA_REG_RSP_1].event;
2627 event->hw.extra_reg.reg = MSR_OFFCORE_RSP_1;
2632 * manage allocation of shared extra msr for certain events
2635 * per-cpu: to be shared between the various events on a single PMU
2636 * per-core: per-cpu + shared by HT threads
2638 static struct event_constraint *
2639 __intel_shared_reg_get_constraints(struct cpu_hw_events *cpuc,
2640 struct perf_event *event,
2641 struct hw_perf_event_extra *reg)
2643 struct event_constraint *c = &emptyconstraint;
2644 struct er_account *era;
2645 unsigned long flags;
2649 * reg->alloc can be set due to existing state, so for fake cpuc we
2650 * need to ignore this, otherwise we might fail to allocate proper fake
2651 * state for this extra reg constraint. Also see the comment below.
2653 if (reg->alloc && !cpuc->is_fake)
2654 return NULL; /* call x86_get_event_constraint() */
2657 era = &cpuc->shared_regs->regs[idx];
2659 * we use spin_lock_irqsave() to avoid lockdep issues when
2660 * passing a fake cpuc
2662 raw_spin_lock_irqsave(&era->lock, flags);
2664 if (!atomic_read(&era->ref) || era->config == reg->config) {
2667 * If its a fake cpuc -- as per validate_{group,event}() we
2668 * shouldn't touch event state and we can avoid doing so
2669 * since both will only call get_event_constraints() once
2670 * on each event, this avoids the need for reg->alloc.
2672 * Not doing the ER fixup will only result in era->reg being
2673 * wrong, but since we won't actually try and program hardware
2674 * this isn't a problem either.
2676 if (!cpuc->is_fake) {
2677 if (idx != reg->idx)
2678 intel_fixup_er(event, idx);
2681 * x86_schedule_events() can call get_event_constraints()
2682 * multiple times on events in the case of incremental
2683 * scheduling(). reg->alloc ensures we only do the ER
2689 /* lock in msr value */
2690 era->config = reg->config;
2691 era->reg = reg->reg;
2694 atomic_inc(&era->ref);
2697 * need to call x86_get_event_constraint()
2698 * to check if associated event has constraints
2702 idx = intel_alt_er(idx, reg->config);
2703 if (idx != reg->idx) {
2704 raw_spin_unlock_irqrestore(&era->lock, flags);
2708 raw_spin_unlock_irqrestore(&era->lock, flags);
2714 __intel_shared_reg_put_constraints(struct cpu_hw_events *cpuc,
2715 struct hw_perf_event_extra *reg)
2717 struct er_account *era;
2720 * Only put constraint if extra reg was actually allocated. Also takes
2721 * care of event which do not use an extra shared reg.
2723 * Also, if this is a fake cpuc we shouldn't touch any event state
2724 * (reg->alloc) and we don't care about leaving inconsistent cpuc state
2725 * either since it'll be thrown out.
2727 if (!reg->alloc || cpuc->is_fake)
2730 era = &cpuc->shared_regs->regs[reg->idx];
2732 /* one fewer user */
2733 atomic_dec(&era->ref);
2735 /* allocate again next time */
2739 static struct event_constraint *
2740 intel_shared_regs_constraints(struct cpu_hw_events *cpuc,
2741 struct perf_event *event)
2743 struct event_constraint *c = NULL, *d;
2744 struct hw_perf_event_extra *xreg, *breg;
2746 xreg = &event->hw.extra_reg;
2747 if (xreg->idx != EXTRA_REG_NONE) {
2748 c = __intel_shared_reg_get_constraints(cpuc, event, xreg);
2749 if (c == &emptyconstraint)
2752 breg = &event->hw.branch_reg;
2753 if (breg->idx != EXTRA_REG_NONE) {
2754 d = __intel_shared_reg_get_constraints(cpuc, event, breg);
2755 if (d == &emptyconstraint) {
2756 __intel_shared_reg_put_constraints(cpuc, xreg);
2763 struct event_constraint *
2764 x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
2765 struct perf_event *event)
2767 struct event_constraint *c;
2769 if (x86_pmu.event_constraints) {
2770 for_each_event_constraint(c, x86_pmu.event_constraints) {
2771 if (constraint_match(c, event->hw.config)) {
2772 event->hw.flags |= c->flags;
2778 return &unconstrained;
2781 static struct event_constraint *
2782 __intel_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
2783 struct perf_event *event)
2785 struct event_constraint *c;
2787 c = intel_bts_constraints(event);
2791 c = intel_shared_regs_constraints(cpuc, event);
2795 c = intel_pebs_constraints(event);
2799 return x86_get_event_constraints(cpuc, idx, event);
2803 intel_start_scheduling(struct cpu_hw_events *cpuc)
2805 struct intel_excl_cntrs *excl_cntrs = cpuc->excl_cntrs;
2806 struct intel_excl_states *xl;
2807 int tid = cpuc->excl_thread_id;
2810 * nothing needed if in group validation mode
2812 if (cpuc->is_fake || !is_ht_workaround_enabled())
2816 * no exclusion needed
2818 if (WARN_ON_ONCE(!excl_cntrs))
2821 xl = &excl_cntrs->states[tid];
2823 xl->sched_started = true;
2825 * lock shared state until we are done scheduling
2826 * in stop_event_scheduling()
2827 * makes scheduling appear as a transaction
2829 raw_spin_lock(&excl_cntrs->lock);
2832 static void intel_commit_scheduling(struct cpu_hw_events *cpuc, int idx, int cntr)
2834 struct intel_excl_cntrs *excl_cntrs = cpuc->excl_cntrs;
2835 struct event_constraint *c = cpuc->event_constraint[idx];
2836 struct intel_excl_states *xl;
2837 int tid = cpuc->excl_thread_id;
2839 if (cpuc->is_fake || !is_ht_workaround_enabled())
2842 if (WARN_ON_ONCE(!excl_cntrs))
2845 if (!(c->flags & PERF_X86_EVENT_DYNAMIC))
2848 xl = &excl_cntrs->states[tid];
2850 lockdep_assert_held(&excl_cntrs->lock);
2852 if (c->flags & PERF_X86_EVENT_EXCL)
2853 xl->state[cntr] = INTEL_EXCL_EXCLUSIVE;
2855 xl->state[cntr] = INTEL_EXCL_SHARED;
2859 intel_stop_scheduling(struct cpu_hw_events *cpuc)
2861 struct intel_excl_cntrs *excl_cntrs = cpuc->excl_cntrs;
2862 struct intel_excl_states *xl;
2863 int tid = cpuc->excl_thread_id;
2866 * nothing needed if in group validation mode
2868 if (cpuc->is_fake || !is_ht_workaround_enabled())
2871 * no exclusion needed
2873 if (WARN_ON_ONCE(!excl_cntrs))
2876 xl = &excl_cntrs->states[tid];
2878 xl->sched_started = false;
2880 * release shared state lock (acquired in intel_start_scheduling())
2882 raw_spin_unlock(&excl_cntrs->lock);
2885 static struct event_constraint *
2886 dyn_constraint(struct cpu_hw_events *cpuc, struct event_constraint *c, int idx)
2888 WARN_ON_ONCE(!cpuc->constraint_list);
2890 if (!(c->flags & PERF_X86_EVENT_DYNAMIC)) {
2891 struct event_constraint *cx;
2894 * grab pre-allocated constraint entry
2896 cx = &cpuc->constraint_list[idx];
2899 * initialize dynamic constraint
2900 * with static constraint
2905 * mark constraint as dynamic
2907 cx->flags |= PERF_X86_EVENT_DYNAMIC;
2914 static struct event_constraint *
2915 intel_get_excl_constraints(struct cpu_hw_events *cpuc, struct perf_event *event,
2916 int idx, struct event_constraint *c)
2918 struct intel_excl_cntrs *excl_cntrs = cpuc->excl_cntrs;
2919 struct intel_excl_states *xlo;
2920 int tid = cpuc->excl_thread_id;
2924 * validating a group does not require
2925 * enforcing cross-thread exclusion
2927 if (cpuc->is_fake || !is_ht_workaround_enabled())
2931 * no exclusion needed
2933 if (WARN_ON_ONCE(!excl_cntrs))
2937 * because we modify the constraint, we need
2938 * to make a copy. Static constraints come
2939 * from static const tables.
2941 * only needed when constraint has not yet
2942 * been cloned (marked dynamic)
2944 c = dyn_constraint(cpuc, c, idx);
2947 * From here on, the constraint is dynamic.
2948 * Either it was just allocated above, or it
2949 * was allocated during a earlier invocation
2954 * state of sibling HT
2956 xlo = &excl_cntrs->states[tid ^ 1];
2959 * event requires exclusive counter access
2962 is_excl = c->flags & PERF_X86_EVENT_EXCL;
2963 if (is_excl && !(event->hw.flags & PERF_X86_EVENT_EXCL_ACCT)) {
2964 event->hw.flags |= PERF_X86_EVENT_EXCL_ACCT;
2965 if (!cpuc->n_excl++)
2966 WRITE_ONCE(excl_cntrs->has_exclusive[tid], 1);
2970 * Modify static constraint with current dynamic
2973 * EXCLUSIVE: sibling counter measuring exclusive event
2974 * SHARED : sibling counter measuring non-exclusive event
2975 * UNUSED : sibling counter unused
2978 for_each_set_bit(i, c->idxmsk, X86_PMC_IDX_MAX) {
2980 * exclusive event in sibling counter
2981 * our corresponding counter cannot be used
2982 * regardless of our event
2984 if (xlo->state[i] == INTEL_EXCL_EXCLUSIVE) {
2985 __clear_bit(i, c->idxmsk);
2990 * if measuring an exclusive event, sibling
2991 * measuring non-exclusive, then counter cannot
2994 if (is_excl && xlo->state[i] == INTEL_EXCL_SHARED) {
2995 __clear_bit(i, c->idxmsk);
3002 * if we return an empty mask, then switch
3003 * back to static empty constraint to avoid
3004 * the cost of freeing later on
3007 c = &emptyconstraint;
3014 static struct event_constraint *
3015 intel_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3016 struct perf_event *event)
3018 struct event_constraint *c1, *c2;
3020 c1 = cpuc->event_constraint[idx];
3024 * - static constraint: no change across incremental scheduling calls
3025 * - dynamic constraint: handled by intel_get_excl_constraints()
3027 c2 = __intel_get_event_constraints(cpuc, idx, event);
3029 WARN_ON_ONCE(!(c1->flags & PERF_X86_EVENT_DYNAMIC));
3030 bitmap_copy(c1->idxmsk, c2->idxmsk, X86_PMC_IDX_MAX);
3031 c1->weight = c2->weight;
3035 if (cpuc->excl_cntrs)
3036 return intel_get_excl_constraints(cpuc, event, idx, c2);
3041 static void intel_put_excl_constraints(struct cpu_hw_events *cpuc,
3042 struct perf_event *event)
3044 struct hw_perf_event *hwc = &event->hw;
3045 struct intel_excl_cntrs *excl_cntrs = cpuc->excl_cntrs;
3046 int tid = cpuc->excl_thread_id;
3047 struct intel_excl_states *xl;
3050 * nothing needed if in group validation mode
3055 if (WARN_ON_ONCE(!excl_cntrs))
3058 if (hwc->flags & PERF_X86_EVENT_EXCL_ACCT) {
3059 hwc->flags &= ~PERF_X86_EVENT_EXCL_ACCT;
3060 if (!--cpuc->n_excl)
3061 WRITE_ONCE(excl_cntrs->has_exclusive[tid], 0);
3065 * If event was actually assigned, then mark the counter state as
3068 if (hwc->idx >= 0) {
3069 xl = &excl_cntrs->states[tid];
3072 * put_constraint may be called from x86_schedule_events()
3073 * which already has the lock held so here make locking
3076 if (!xl->sched_started)
3077 raw_spin_lock(&excl_cntrs->lock);
3079 xl->state[hwc->idx] = INTEL_EXCL_UNUSED;
3081 if (!xl->sched_started)
3082 raw_spin_unlock(&excl_cntrs->lock);
3087 intel_put_shared_regs_event_constraints(struct cpu_hw_events *cpuc,
3088 struct perf_event *event)
3090 struct hw_perf_event_extra *reg;
3092 reg = &event->hw.extra_reg;
3093 if (reg->idx != EXTRA_REG_NONE)
3094 __intel_shared_reg_put_constraints(cpuc, reg);
3096 reg = &event->hw.branch_reg;
3097 if (reg->idx != EXTRA_REG_NONE)
3098 __intel_shared_reg_put_constraints(cpuc, reg);
3101 static void intel_put_event_constraints(struct cpu_hw_events *cpuc,
3102 struct perf_event *event)
3104 intel_put_shared_regs_event_constraints(cpuc, event);
3107 * is PMU has exclusive counter restrictions, then
3108 * all events are subject to and must call the
3109 * put_excl_constraints() routine
3111 if (cpuc->excl_cntrs)
3112 intel_put_excl_constraints(cpuc, event);
3115 static void intel_pebs_aliases_core2(struct perf_event *event)
3117 if ((event->hw.config & X86_RAW_EVENT_MASK) == 0x003c) {
3119 * Use an alternative encoding for CPU_CLK_UNHALTED.THREAD_P
3120 * (0x003c) so that we can use it with PEBS.
3122 * The regular CPU_CLK_UNHALTED.THREAD_P event (0x003c) isn't
3123 * PEBS capable. However we can use INST_RETIRED.ANY_P
3124 * (0x00c0), which is a PEBS capable event, to get the same
3127 * INST_RETIRED.ANY_P counts the number of cycles that retires
3128 * CNTMASK instructions. By setting CNTMASK to a value (16)
3129 * larger than the maximum number of instructions that can be
3130 * retired per cycle (4) and then inverting the condition, we
3131 * count all cycles that retire 16 or less instructions, which
3134 * Thereby we gain a PEBS capable cycle counter.
3136 u64 alt_config = X86_CONFIG(.event=0xc0, .inv=1, .cmask=16);
3138 alt_config |= (event->hw.config & ~X86_RAW_EVENT_MASK);
3139 event->hw.config = alt_config;
3143 static void intel_pebs_aliases_snb(struct perf_event *event)
3145 if ((event->hw.config & X86_RAW_EVENT_MASK) == 0x003c) {
3147 * Use an alternative encoding for CPU_CLK_UNHALTED.THREAD_P
3148 * (0x003c) so that we can use it with PEBS.
3150 * The regular CPU_CLK_UNHALTED.THREAD_P event (0x003c) isn't
3151 * PEBS capable. However we can use UOPS_RETIRED.ALL
3152 * (0x01c2), which is a PEBS capable event, to get the same
3155 * UOPS_RETIRED.ALL counts the number of cycles that retires
3156 * CNTMASK micro-ops. By setting CNTMASK to a value (16)
3157 * larger than the maximum number of micro-ops that can be
3158 * retired per cycle (4) and then inverting the condition, we
3159 * count all cycles that retire 16 or less micro-ops, which
3162 * Thereby we gain a PEBS capable cycle counter.
3164 u64 alt_config = X86_CONFIG(.event=0xc2, .umask=0x01, .inv=1, .cmask=16);
3166 alt_config |= (event->hw.config & ~X86_RAW_EVENT_MASK);
3167 event->hw.config = alt_config;
3171 static void intel_pebs_aliases_precdist(struct perf_event *event)
3173 if ((event->hw.config & X86_RAW_EVENT_MASK) == 0x003c) {
3175 * Use an alternative encoding for CPU_CLK_UNHALTED.THREAD_P
3176 * (0x003c) so that we can use it with PEBS.
3178 * The regular CPU_CLK_UNHALTED.THREAD_P event (0x003c) isn't
3179 * PEBS capable. However we can use INST_RETIRED.PREC_DIST
3180 * (0x01c0), which is a PEBS capable event, to get the same
3183 * The PREC_DIST event has special support to minimize sample
3184 * shadowing effects. One drawback is that it can be
3185 * only programmed on counter 1, but that seems like an
3186 * acceptable trade off.
3188 u64 alt_config = X86_CONFIG(.event=0xc0, .umask=0x01, .inv=1, .cmask=16);
3190 alt_config |= (event->hw.config & ~X86_RAW_EVENT_MASK);
3191 event->hw.config = alt_config;
3195 static void intel_pebs_aliases_ivb(struct perf_event *event)
3197 if (event->attr.precise_ip < 3)
3198 return intel_pebs_aliases_snb(event);
3199 return intel_pebs_aliases_precdist(event);
3202 static void intel_pebs_aliases_skl(struct perf_event *event)
3204 if (event->attr.precise_ip < 3)
3205 return intel_pebs_aliases_core2(event);
3206 return intel_pebs_aliases_precdist(event);
3209 static unsigned long intel_pmu_large_pebs_flags(struct perf_event *event)
3211 unsigned long flags = x86_pmu.large_pebs_flags;
3213 if (event->attr.use_clockid)
3214 flags &= ~PERF_SAMPLE_TIME;
3215 if (!event->attr.exclude_kernel)
3216 flags &= ~PERF_SAMPLE_REGS_USER;
3217 if (event->attr.sample_regs_user & ~PEBS_GP_REGS)
3218 flags &= ~(PERF_SAMPLE_REGS_USER | PERF_SAMPLE_REGS_INTR);
3222 static int intel_pmu_bts_config(struct perf_event *event)
3224 struct perf_event_attr *attr = &event->attr;
3226 if (unlikely(intel_pmu_has_bts(event))) {
3227 /* BTS is not supported by this architecture. */
3228 if (!x86_pmu.bts_active)
3231 /* BTS is currently only allowed for user-mode. */
3232 if (!attr->exclude_kernel)
3235 /* BTS is not allowed for precise events. */
3236 if (attr->precise_ip)
3239 /* disallow bts if conflicting events are present */
3240 if (x86_add_exclusive(x86_lbr_exclusive_lbr))
3243 event->destroy = hw_perf_lbr_event_destroy;
3249 static int core_pmu_hw_config(struct perf_event *event)
3251 int ret = x86_pmu_hw_config(event);
3256 return intel_pmu_bts_config(event);
3259 static int intel_pmu_hw_config(struct perf_event *event)
3261 int ret = x86_pmu_hw_config(event);
3266 ret = intel_pmu_bts_config(event);
3270 if (event->attr.precise_ip) {
3271 if (!(event->attr.freq || (event->attr.wakeup_events && !event->attr.watermark))) {
3272 event->hw.flags |= PERF_X86_EVENT_AUTO_RELOAD;
3273 if (!(event->attr.sample_type &
3274 ~intel_pmu_large_pebs_flags(event)))
3275 event->hw.flags |= PERF_X86_EVENT_LARGE_PEBS;
3277 if (x86_pmu.pebs_aliases)
3278 x86_pmu.pebs_aliases(event);
3280 if (event->attr.sample_type & PERF_SAMPLE_CALLCHAIN)
3281 event->attr.sample_type |= __PERF_SAMPLE_CALLCHAIN_EARLY;
3284 if (needs_branch_stack(event)) {
3285 ret = intel_pmu_setup_lbr_filter(event);
3290 * BTS is set up earlier in this path, so don't account twice
3292 if (!unlikely(intel_pmu_has_bts(event))) {
3293 /* disallow lbr if conflicting events are present */
3294 if (x86_add_exclusive(x86_lbr_exclusive_lbr))
3297 event->destroy = hw_perf_lbr_event_destroy;
3301 if (event->attr.type != PERF_TYPE_RAW)
3304 if (!(event->attr.config & ARCH_PERFMON_EVENTSEL_ANY))
3307 if (x86_pmu.version < 3)
3310 if (perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
3313 event->hw.config |= ARCH_PERFMON_EVENTSEL_ANY;
3318 struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr)
3320 if (x86_pmu.guest_get_msrs)
3321 return x86_pmu.guest_get_msrs(nr);
3325 EXPORT_SYMBOL_GPL(perf_guest_get_msrs);
3327 static struct perf_guest_switch_msr *intel_guest_get_msrs(int *nr)
3329 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
3330 struct perf_guest_switch_msr *arr = cpuc->guest_switch_msrs;
3332 arr[0].msr = MSR_CORE_PERF_GLOBAL_CTRL;
3333 arr[0].host = x86_pmu.intel_ctrl & ~cpuc->intel_ctrl_guest_mask;
3334 arr[0].guest = x86_pmu.intel_ctrl & ~cpuc->intel_ctrl_host_mask;
3335 if (x86_pmu.flags & PMU_FL_PEBS_ALL)
3336 arr[0].guest &= ~cpuc->pebs_enabled;
3338 arr[0].guest &= ~(cpuc->pebs_enabled & PEBS_COUNTER_MASK);
3341 if (x86_pmu.pebs && x86_pmu.pebs_no_isolation) {
3343 * If PMU counter has PEBS enabled it is not enough to
3344 * disable counter on a guest entry since PEBS memory
3345 * write can overshoot guest entry and corrupt guest
3346 * memory. Disabling PEBS solves the problem.
3348 * Don't do this if the CPU already enforces it.
3350 arr[1].msr = MSR_IA32_PEBS_ENABLE;
3351 arr[1].host = cpuc->pebs_enabled;
3359 static struct perf_guest_switch_msr *core_guest_get_msrs(int *nr)
3361 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
3362 struct perf_guest_switch_msr *arr = cpuc->guest_switch_msrs;
3365 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
3366 struct perf_event *event = cpuc->events[idx];
3368 arr[idx].msr = x86_pmu_config_addr(idx);
3369 arr[idx].host = arr[idx].guest = 0;
3371 if (!test_bit(idx, cpuc->active_mask))
3374 arr[idx].host = arr[idx].guest =
3375 event->hw.config | ARCH_PERFMON_EVENTSEL_ENABLE;
3377 if (event->attr.exclude_host)
3378 arr[idx].host &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
3379 else if (event->attr.exclude_guest)
3380 arr[idx].guest &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
3383 *nr = x86_pmu.num_counters;
3387 static void core_pmu_enable_event(struct perf_event *event)
3389 if (!event->attr.exclude_host)
3390 x86_pmu_enable_event(event);
3393 static void core_pmu_enable_all(int added)
3395 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
3398 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
3399 struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
3401 if (!test_bit(idx, cpuc->active_mask) ||
3402 cpuc->events[idx]->attr.exclude_host)
3405 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
3409 static int hsw_hw_config(struct perf_event *event)
3411 int ret = intel_pmu_hw_config(event);
3415 if (!boot_cpu_has(X86_FEATURE_RTM) && !boot_cpu_has(X86_FEATURE_HLE))
3417 event->hw.config |= event->attr.config & (HSW_IN_TX|HSW_IN_TX_CHECKPOINTED);
3420 * IN_TX/IN_TX-CP filters are not supported by the Haswell PMU with
3421 * PEBS or in ANY thread mode. Since the results are non-sensical forbid
3424 if ((event->hw.config & (HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)) &&
3425 ((event->hw.config & ARCH_PERFMON_EVENTSEL_ANY) ||
3426 event->attr.precise_ip > 0))
3429 if (event_is_checkpointed(event)) {
3431 * Sampling of checkpointed events can cause situations where
3432 * the CPU constantly aborts because of a overflow, which is
3433 * then checkpointed back and ignored. Forbid checkpointing
3436 * But still allow a long sampling period, so that perf stat
3439 if (event->attr.sample_period > 0 &&
3440 event->attr.sample_period < 0x7fffffff)
3446 static struct event_constraint counter0_constraint =
3447 INTEL_ALL_EVENT_CONSTRAINT(0, 0x1);
3449 static struct event_constraint counter2_constraint =
3450 EVENT_CONSTRAINT(0, 0x4, 0);
3452 static struct event_constraint fixed0_constraint =
3453 FIXED_EVENT_CONSTRAINT(0x00c0, 0);
3455 static struct event_constraint fixed0_counter0_constraint =
3456 INTEL_ALL_EVENT_CONSTRAINT(0, 0x100000001ULL);
3458 static struct event_constraint *
3459 hsw_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3460 struct perf_event *event)
3462 struct event_constraint *c;
3464 c = intel_get_event_constraints(cpuc, idx, event);
3466 /* Handle special quirk on in_tx_checkpointed only in counter 2 */
3467 if (event->hw.config & HSW_IN_TX_CHECKPOINTED) {
3468 if (c->idxmsk64 & (1U << 2))
3469 return &counter2_constraint;
3470 return &emptyconstraint;
3476 static struct event_constraint *
3477 icl_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3478 struct perf_event *event)
3481 * Fixed counter 0 has less skid.
3482 * Force instruction:ppp in Fixed counter 0
3484 if ((event->attr.precise_ip == 3) &&
3485 constraint_match(&fixed0_constraint, event->hw.config))
3486 return &fixed0_constraint;
3488 return hsw_get_event_constraints(cpuc, idx, event);
3491 static struct event_constraint *
3492 glp_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3493 struct perf_event *event)
3495 struct event_constraint *c;
3497 /* :ppp means to do reduced skid PEBS which is PMC0 only. */
3498 if (event->attr.precise_ip == 3)
3499 return &counter0_constraint;
3501 c = intel_get_event_constraints(cpuc, idx, event);
3506 static struct event_constraint *
3507 tnt_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3508 struct perf_event *event)
3510 struct event_constraint *c;
3513 * :ppp means to do reduced skid PEBS,
3514 * which is available on PMC0 and fixed counter 0.
3516 if (event->attr.precise_ip == 3) {
3517 /* Force instruction:ppp on PMC0 and Fixed counter 0 */
3518 if (constraint_match(&fixed0_constraint, event->hw.config))
3519 return &fixed0_counter0_constraint;
3521 return &counter0_constraint;
3524 c = intel_get_event_constraints(cpuc, idx, event);
3529 static bool allow_tsx_force_abort = true;
3531 static struct event_constraint *
3532 tfa_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
3533 struct perf_event *event)
3535 struct event_constraint *c = hsw_get_event_constraints(cpuc, idx, event);
3538 * Without TFA we must not use PMC3.
3540 if (!allow_tsx_force_abort && test_bit(3, c->idxmsk)) {
3541 c = dyn_constraint(cpuc, c, idx);
3542 c->idxmsk64 &= ~(1ULL << 3);
3552 * The INST_RETIRED.ALL period always needs to have lowest 6 bits cleared
3553 * (BDM55) and it must not use a period smaller than 100 (BDM11). We combine
3554 * the two to enforce a minimum period of 128 (the smallest value that has bits
3555 * 0-5 cleared and >= 100).
3557 * Because of how the code in x86_perf_event_set_period() works, the truncation
3558 * of the lower 6 bits is 'harmless' as we'll occasionally add a longer period
3559 * to make up for the 'lost' events due to carrying the 'error' in period_left.
3561 * Therefore the effective (average) period matches the requested period,
3562 * despite coarser hardware granularity.
3564 static u64 bdw_limit_period(struct perf_event *event, u64 left)
3566 if ((event->hw.config & INTEL_ARCH_EVENT_MASK) ==
3567 X86_CONFIG(.event=0xc0, .umask=0x01)) {
3575 static u64 nhm_limit_period(struct perf_event *event, u64 left)
3577 return max(left, 32ULL);
3580 PMU_FORMAT_ATTR(event, "config:0-7" );
3581 PMU_FORMAT_ATTR(umask, "config:8-15" );
3582 PMU_FORMAT_ATTR(edge, "config:18" );
3583 PMU_FORMAT_ATTR(pc, "config:19" );
3584 PMU_FORMAT_ATTR(any, "config:21" ); /* v3 + */
3585 PMU_FORMAT_ATTR(inv, "config:23" );
3586 PMU_FORMAT_ATTR(cmask, "config:24-31" );
3587 PMU_FORMAT_ATTR(in_tx, "config:32");
3588 PMU_FORMAT_ATTR(in_tx_cp, "config:33");
3590 static struct attribute *intel_arch_formats_attr[] = {
3591 &format_attr_event.attr,
3592 &format_attr_umask.attr,
3593 &format_attr_edge.attr,
3594 &format_attr_pc.attr,
3595 &format_attr_inv.attr,
3596 &format_attr_cmask.attr,
3600 ssize_t intel_event_sysfs_show(char *page, u64 config)
3602 u64 event = (config & ARCH_PERFMON_EVENTSEL_EVENT);
3604 return x86_event_sysfs_show(page, config, event);
3607 static struct intel_shared_regs *allocate_shared_regs(int cpu)
3609 struct intel_shared_regs *regs;
3612 regs = kzalloc_node(sizeof(struct intel_shared_regs),
3613 GFP_KERNEL, cpu_to_node(cpu));
3616 * initialize the locks to keep lockdep happy
3618 for (i = 0; i < EXTRA_REG_MAX; i++)
3619 raw_spin_lock_init(®s->regs[i].lock);
3626 static struct intel_excl_cntrs *allocate_excl_cntrs(int cpu)
3628 struct intel_excl_cntrs *c;
3630 c = kzalloc_node(sizeof(struct intel_excl_cntrs),
3631 GFP_KERNEL, cpu_to_node(cpu));
3633 raw_spin_lock_init(&c->lock);
3640 int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
3642 cpuc->pebs_record_size = x86_pmu.pebs_record_size;
3644 if (x86_pmu.extra_regs || x86_pmu.lbr_sel_map) {
3645 cpuc->shared_regs = allocate_shared_regs(cpu);
3646 if (!cpuc->shared_regs)
3650 if (x86_pmu.flags & (PMU_FL_EXCL_CNTRS | PMU_FL_TFA)) {
3651 size_t sz = X86_PMC_IDX_MAX * sizeof(struct event_constraint);
3653 cpuc->constraint_list = kzalloc_node(sz, GFP_KERNEL, cpu_to_node(cpu));
3654 if (!cpuc->constraint_list)
3655 goto err_shared_regs;
3658 if (x86_pmu.flags & PMU_FL_EXCL_CNTRS) {
3659 cpuc->excl_cntrs = allocate_excl_cntrs(cpu);
3660 if (!cpuc->excl_cntrs)
3661 goto err_constraint_list;
3663 cpuc->excl_thread_id = 0;
3668 err_constraint_list:
3669 kfree(cpuc->constraint_list);
3670 cpuc->constraint_list = NULL;
3673 kfree(cpuc->shared_regs);
3674 cpuc->shared_regs = NULL;
3680 static int intel_pmu_cpu_prepare(int cpu)
3682 return intel_cpuc_prepare(&per_cpu(cpu_hw_events, cpu), cpu);
3685 static void flip_smm_bit(void *data)
3687 unsigned long set = *(unsigned long *)data;
3690 msr_set_bit(MSR_IA32_DEBUGCTLMSR,
3691 DEBUGCTLMSR_FREEZE_IN_SMM_BIT);
3693 msr_clear_bit(MSR_IA32_DEBUGCTLMSR,
3694 DEBUGCTLMSR_FREEZE_IN_SMM_BIT);
3698 static void intel_pmu_cpu_starting(int cpu)
3700 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
3701 int core_id = topology_core_id(cpu);
3704 init_debug_store_on_cpu(cpu);
3706 * Deal with CPUs that don't clear their LBRs on power-up.
3708 intel_pmu_lbr_reset();
3710 cpuc->lbr_sel = NULL;
3712 if (x86_pmu.flags & PMU_FL_TFA) {
3713 WARN_ON_ONCE(cpuc->tfa_shadow);
3714 cpuc->tfa_shadow = ~0ULL;
3715 intel_set_tfa(cpuc, false);
3718 if (x86_pmu.version > 1)
3719 flip_smm_bit(&x86_pmu.attr_freeze_on_smi);
3721 if (x86_pmu.counter_freezing)
3722 enable_counter_freeze();
3724 if (!cpuc->shared_regs)
3727 if (!(x86_pmu.flags & PMU_FL_NO_HT_SHARING)) {
3728 for_each_cpu(i, topology_sibling_cpumask(cpu)) {
3729 struct intel_shared_regs *pc;
3731 pc = per_cpu(cpu_hw_events, i).shared_regs;
3732 if (pc && pc->core_id == core_id) {
3733 cpuc->kfree_on_online[0] = cpuc->shared_regs;
3734 cpuc->shared_regs = pc;
3738 cpuc->shared_regs->core_id = core_id;
3739 cpuc->shared_regs->refcnt++;
3742 if (x86_pmu.lbr_sel_map)
3743 cpuc->lbr_sel = &cpuc->shared_regs->regs[EXTRA_REG_LBR];
3745 if (x86_pmu.flags & PMU_FL_EXCL_CNTRS) {
3746 for_each_cpu(i, topology_sibling_cpumask(cpu)) {
3747 struct cpu_hw_events *sibling;
3748 struct intel_excl_cntrs *c;
3750 sibling = &per_cpu(cpu_hw_events, i);
3751 c = sibling->excl_cntrs;
3752 if (c && c->core_id == core_id) {
3753 cpuc->kfree_on_online[1] = cpuc->excl_cntrs;
3754 cpuc->excl_cntrs = c;
3755 if (!sibling->excl_thread_id)
3756 cpuc->excl_thread_id = 1;
3760 cpuc->excl_cntrs->core_id = core_id;
3761 cpuc->excl_cntrs->refcnt++;
3765 static void free_excl_cntrs(struct cpu_hw_events *cpuc)
3767 struct intel_excl_cntrs *c;
3769 c = cpuc->excl_cntrs;
3771 if (c->core_id == -1 || --c->refcnt == 0)
3773 cpuc->excl_cntrs = NULL;
3776 kfree(cpuc->constraint_list);
3777 cpuc->constraint_list = NULL;
3780 static void intel_pmu_cpu_dying(int cpu)
3782 fini_debug_store_on_cpu(cpu);
3784 if (x86_pmu.counter_freezing)
3785 disable_counter_freeze();
3788 void intel_cpuc_finish(struct cpu_hw_events *cpuc)
3790 struct intel_shared_regs *pc;
3792 pc = cpuc->shared_regs;
3794 if (pc->core_id == -1 || --pc->refcnt == 0)
3796 cpuc->shared_regs = NULL;
3799 free_excl_cntrs(cpuc);
3802 static void intel_pmu_cpu_dead(int cpu)
3804 intel_cpuc_finish(&per_cpu(cpu_hw_events, cpu));
3807 static void intel_pmu_sched_task(struct perf_event_context *ctx,
3810 intel_pmu_pebs_sched_task(ctx, sched_in);
3811 intel_pmu_lbr_sched_task(ctx, sched_in);
3814 static int intel_pmu_check_period(struct perf_event *event, u64 value)
3816 return intel_pmu_has_bts_period(event, value) ? -EINVAL : 0;
3819 PMU_FORMAT_ATTR(offcore_rsp, "config1:0-63");
3821 PMU_FORMAT_ATTR(ldlat, "config1:0-15");
3823 PMU_FORMAT_ATTR(frontend, "config1:0-23");
3825 static struct attribute *intel_arch3_formats_attr[] = {
3826 &format_attr_event.attr,
3827 &format_attr_umask.attr,
3828 &format_attr_edge.attr,
3829 &format_attr_pc.attr,
3830 &format_attr_any.attr,
3831 &format_attr_inv.attr,
3832 &format_attr_cmask.attr,
3836 static struct attribute *hsw_format_attr[] = {
3837 &format_attr_in_tx.attr,
3838 &format_attr_in_tx_cp.attr,
3839 &format_attr_offcore_rsp.attr,
3840 &format_attr_ldlat.attr,
3844 static struct attribute *nhm_format_attr[] = {
3845 &format_attr_offcore_rsp.attr,
3846 &format_attr_ldlat.attr,
3850 static struct attribute *slm_format_attr[] = {
3851 &format_attr_offcore_rsp.attr,
3855 static struct attribute *skl_format_attr[] = {
3856 &format_attr_frontend.attr,
3860 static __initconst const struct x86_pmu core_pmu = {
3862 .handle_irq = x86_pmu_handle_irq,
3863 .disable_all = x86_pmu_disable_all,
3864 .enable_all = core_pmu_enable_all,
3865 .enable = core_pmu_enable_event,
3866 .disable = x86_pmu_disable_event,
3867 .hw_config = core_pmu_hw_config,
3868 .schedule_events = x86_schedule_events,
3869 .eventsel = MSR_ARCH_PERFMON_EVENTSEL0,
3870 .perfctr = MSR_ARCH_PERFMON_PERFCTR0,
3871 .event_map = intel_pmu_event_map,
3872 .max_events = ARRAY_SIZE(intel_perfmon_event_map),
3874 .large_pebs_flags = LARGE_PEBS_FLAGS,
3877 * Intel PMCs cannot be accessed sanely above 32-bit width,
3878 * so we install an artificial 1<<31 period regardless of
3879 * the generic event period:
3881 .max_period = (1ULL<<31) - 1,
3882 .get_event_constraints = intel_get_event_constraints,
3883 .put_event_constraints = intel_put_event_constraints,
3884 .event_constraints = intel_core_event_constraints,
3885 .guest_get_msrs = core_guest_get_msrs,
3886 .format_attrs = intel_arch_formats_attr,
3887 .events_sysfs_show = intel_event_sysfs_show,
3890 * Virtual (or funny metal) CPU can define x86_pmu.extra_regs
3891 * together with PMU version 1 and thus be using core_pmu with
3892 * shared_regs. We need following callbacks here to allocate
3895 .cpu_prepare = intel_pmu_cpu_prepare,
3896 .cpu_starting = intel_pmu_cpu_starting,
3897 .cpu_dying = intel_pmu_cpu_dying,
3898 .cpu_dead = intel_pmu_cpu_dead,
3900 .check_period = intel_pmu_check_period,
3903 static __initconst const struct x86_pmu intel_pmu = {
3905 .handle_irq = intel_pmu_handle_irq,
3906 .disable_all = intel_pmu_disable_all,
3907 .enable_all = intel_pmu_enable_all,
3908 .enable = intel_pmu_enable_event,
3909 .disable = intel_pmu_disable_event,
3910 .add = intel_pmu_add_event,
3911 .del = intel_pmu_del_event,
3912 .read = intel_pmu_read_event,
3913 .hw_config = intel_pmu_hw_config,
3914 .schedule_events = x86_schedule_events,
3915 .eventsel = MSR_ARCH_PERFMON_EVENTSEL0,
3916 .perfctr = MSR_ARCH_PERFMON_PERFCTR0,
3917 .event_map = intel_pmu_event_map,
3918 .max_events = ARRAY_SIZE(intel_perfmon_event_map),
3920 .large_pebs_flags = LARGE_PEBS_FLAGS,
3922 * Intel PMCs cannot be accessed sanely above 32 bit width,
3923 * so we install an artificial 1<<31 period regardless of
3924 * the generic event period:
3926 .max_period = (1ULL << 31) - 1,
3927 .get_event_constraints = intel_get_event_constraints,
3928 .put_event_constraints = intel_put_event_constraints,
3929 .pebs_aliases = intel_pebs_aliases_core2,
3931 .format_attrs = intel_arch3_formats_attr,
3932 .events_sysfs_show = intel_event_sysfs_show,
3934 .cpu_prepare = intel_pmu_cpu_prepare,
3935 .cpu_starting = intel_pmu_cpu_starting,
3936 .cpu_dying = intel_pmu_cpu_dying,
3937 .cpu_dead = intel_pmu_cpu_dead,
3939 .guest_get_msrs = intel_guest_get_msrs,
3940 .sched_task = intel_pmu_sched_task,
3942 .check_period = intel_pmu_check_period,
3945 static __init void intel_clovertown_quirk(void)
3948 * PEBS is unreliable due to:
3950 * AJ67 - PEBS may experience CPL leaks
3951 * AJ68 - PEBS PMI may be delayed by one event
3952 * AJ69 - GLOBAL_STATUS[62] will only be set when DEBUGCTL[12]
3953 * AJ106 - FREEZE_LBRS_ON_PMI doesn't work in combination with PEBS
3955 * AJ67 could be worked around by restricting the OS/USR flags.
3956 * AJ69 could be worked around by setting PMU_FREEZE_ON_PMI.
3958 * AJ106 could possibly be worked around by not allowing LBR
3959 * usage from PEBS, including the fixup.
3960 * AJ68 could possibly be worked around by always programming
3961 * a pebs_event_reset[0] value and coping with the lost events.
3963 * But taken together it might just make sense to not enable PEBS on
3966 pr_warn("PEBS disabled due to CPU errata\n");
3968 x86_pmu.pebs_constraints = NULL;
3971 static const struct x86_cpu_desc isolation_ucodes[] = {
3972 INTEL_CPU_DESC(INTEL_FAM6_HASWELL_CORE, 3, 0x0000001f),
3973 INTEL_CPU_DESC(INTEL_FAM6_HASWELL_ULT, 1, 0x0000001e),
3974 INTEL_CPU_DESC(INTEL_FAM6_HASWELL_GT3E, 1, 0x00000015),
3975 INTEL_CPU_DESC(INTEL_FAM6_HASWELL_X, 2, 0x00000037),
3976 INTEL_CPU_DESC(INTEL_FAM6_HASWELL_X, 4, 0x0000000a),
3977 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_CORE, 4, 0x00000023),
3978 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_GT3E, 1, 0x00000014),
3979 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_XEON_D, 2, 0x00000010),
3980 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_XEON_D, 3, 0x07000009),
3981 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_XEON_D, 4, 0x0f000009),
3982 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_XEON_D, 5, 0x0e000002),
3983 INTEL_CPU_DESC(INTEL_FAM6_BROADWELL_X, 2, 0x0b000014),
3984 INTEL_CPU_DESC(INTEL_FAM6_SKYLAKE_X, 3, 0x00000021),
3985 INTEL_CPU_DESC(INTEL_FAM6_SKYLAKE_X, 4, 0x00000000),
3986 INTEL_CPU_DESC(INTEL_FAM6_SKYLAKE_MOBILE, 3, 0x0000007c),
3987 INTEL_CPU_DESC(INTEL_FAM6_SKYLAKE_DESKTOP, 3, 0x0000007c),
3988 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_DESKTOP, 9, 0x0000004e),
3989 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_MOBILE, 9, 0x0000004e),
3990 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_MOBILE, 10, 0x0000004e),
3991 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_MOBILE, 11, 0x0000004e),
3992 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_MOBILE, 12, 0x0000004e),
3993 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_DESKTOP, 10, 0x0000004e),
3994 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_DESKTOP, 11, 0x0000004e),
3995 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_DESKTOP, 12, 0x0000004e),
3996 INTEL_CPU_DESC(INTEL_FAM6_KABYLAKE_DESKTOP, 13, 0x0000004e),
4000 static void intel_check_pebs_isolation(void)
4002 x86_pmu.pebs_no_isolation = !x86_cpu_has_min_microcode_rev(isolation_ucodes);
4005 static __init void intel_pebs_isolation_quirk(void)
4007 WARN_ON_ONCE(x86_pmu.check_microcode);
4008 x86_pmu.check_microcode = intel_check_pebs_isolation;
4009 intel_check_pebs_isolation();
4012 static const struct x86_cpu_desc pebs_ucodes[] = {
4013 INTEL_CPU_DESC(INTEL_FAM6_SANDYBRIDGE, 7, 0x00000028),
4014 INTEL_CPU_DESC(INTEL_FAM6_SANDYBRIDGE_X, 6, 0x00000618),
4015 INTEL_CPU_DESC(INTEL_FAM6_SANDYBRIDGE_X, 7, 0x0000070c),
4019 static bool intel_snb_pebs_broken(void)
4021 return !x86_cpu_has_min_microcode_rev(pebs_ucodes);
4024 static void intel_snb_check_microcode(void)
4026 if (intel_snb_pebs_broken() == x86_pmu.pebs_broken)
4030 * Serialized by the microcode lock..
4032 if (x86_pmu.pebs_broken) {
4033 pr_info("PEBS enabled due to microcode update\n");
4034 x86_pmu.pebs_broken = 0;
4036 pr_info("PEBS disabled due to CPU errata, please upgrade microcode\n");
4037 x86_pmu.pebs_broken = 1;
4041 static bool is_lbr_from(unsigned long msr)
4043 unsigned long lbr_from_nr = x86_pmu.lbr_from + x86_pmu.lbr_nr;
4045 return x86_pmu.lbr_from <= msr && msr < lbr_from_nr;
4049 * Under certain circumstances, access certain MSR may cause #GP.
4050 * The function tests if the input MSR can be safely accessed.
4052 static bool check_msr(unsigned long msr, u64 mask)
4054 u64 val_old, val_new, val_tmp;
4057 * Disable the check for real HW, so we don't
4058 * mess with potentionaly enabled registers:
4060 if (!boot_cpu_has(X86_FEATURE_HYPERVISOR))
4064 * Read the current value, change it and read it back to see if it
4065 * matches, this is needed to detect certain hardware emulators
4066 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
4068 if (rdmsrl_safe(msr, &val_old))
4072 * Only change the bits which can be updated by wrmsrl.
4074 val_tmp = val_old ^ mask;
4076 if (is_lbr_from(msr))
4077 val_tmp = lbr_from_signext_quirk_wr(val_tmp);
4079 if (wrmsrl_safe(msr, val_tmp) ||
4080 rdmsrl_safe(msr, &val_new))
4084 * Quirk only affects validation in wrmsr(), so wrmsrl()'s value
4085 * should equal rdmsrl()'s even with the quirk.
4087 if (val_new != val_tmp)
4090 if (is_lbr_from(msr))
4091 val_old = lbr_from_signext_quirk_wr(val_old);
4093 /* Here it's sure that the MSR can be safely accessed.
4094 * Restore the old value and return.
4096 wrmsrl(msr, val_old);
4101 static __init void intel_sandybridge_quirk(void)
4103 x86_pmu.check_microcode = intel_snb_check_microcode;
4105 intel_snb_check_microcode();
4109 static const struct { int id; char *name; } intel_arch_events_map[] __initconst = {
4110 { PERF_COUNT_HW_CPU_CYCLES, "cpu cycles" },
4111 { PERF_COUNT_HW_INSTRUCTIONS, "instructions" },
4112 { PERF_COUNT_HW_BUS_CYCLES, "bus cycles" },
4113 { PERF_COUNT_HW_CACHE_REFERENCES, "cache references" },
4114 { PERF_COUNT_HW_CACHE_MISSES, "cache misses" },
4115 { PERF_COUNT_HW_BRANCH_INSTRUCTIONS, "branch instructions" },
4116 { PERF_COUNT_HW_BRANCH_MISSES, "branch misses" },
4119 static __init void intel_arch_events_quirk(void)
4123 /* disable event that reported as not presend by cpuid */
4124 for_each_set_bit(bit, x86_pmu.events_mask, ARRAY_SIZE(intel_arch_events_map)) {
4125 intel_perfmon_event_map[intel_arch_events_map[bit].id] = 0;
4126 pr_warn("CPUID marked event: \'%s\' unavailable\n",
4127 intel_arch_events_map[bit].name);
4131 static __init void intel_nehalem_quirk(void)
4133 union cpuid10_ebx ebx;
4135 ebx.full = x86_pmu.events_maskl;
4136 if (ebx.split.no_branch_misses_retired) {
4138 * Erratum AAJ80 detected, we work it around by using
4139 * the BR_MISP_EXEC.ANY event. This will over-count
4140 * branch-misses, but it's still much better than the
4141 * architectural event which is often completely bogus:
4143 intel_perfmon_event_map[PERF_COUNT_HW_BRANCH_MISSES] = 0x7f89;
4144 ebx.split.no_branch_misses_retired = 0;
4145 x86_pmu.events_maskl = ebx.full;
4146 pr_info("CPU erratum AAJ80 worked around\n");
4150 static const struct x86_cpu_desc counter_freezing_ucodes[] = {
4151 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT, 2, 0x0000000e),
4152 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT, 9, 0x0000002e),
4153 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT, 10, 0x00000008),
4154 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT_X, 1, 0x00000028),
4155 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT_PLUS, 1, 0x00000028),
4156 INTEL_CPU_DESC(INTEL_FAM6_ATOM_GOLDMONT_PLUS, 8, 0x00000006),
4160 static bool intel_counter_freezing_broken(void)
4162 return !x86_cpu_has_min_microcode_rev(counter_freezing_ucodes);
4165 static __init void intel_counter_freezing_quirk(void)
4167 /* Check if it's already disabled */
4168 if (disable_counter_freezing)
4172 * If the system starts with the wrong ucode, leave the
4173 * counter-freezing feature permanently disabled.
4175 if (intel_counter_freezing_broken()) {
4176 pr_info("PMU counter freezing disabled due to CPU errata,"
4177 "please upgrade microcode\n");
4178 x86_pmu.counter_freezing = false;
4179 x86_pmu.handle_irq = intel_pmu_handle_irq;
4184 * enable software workaround for errata:
4189 * Only needed when HT is enabled. However detecting
4190 * if HT is enabled is difficult (model specific). So instead,
4191 * we enable the workaround in the early boot, and verify if
4192 * it is needed in a later initcall phase once we have valid
4193 * topology information to check if HT is actually enabled
4195 static __init void intel_ht_bug(void)
4197 x86_pmu.flags |= PMU_FL_EXCL_CNTRS | PMU_FL_EXCL_ENABLED;
4199 x86_pmu.start_scheduling = intel_start_scheduling;
4200 x86_pmu.commit_scheduling = intel_commit_scheduling;
4201 x86_pmu.stop_scheduling = intel_stop_scheduling;
4204 EVENT_ATTR_STR(mem-loads, mem_ld_hsw, "event=0xcd,umask=0x1,ldlat=3");
4205 EVENT_ATTR_STR(mem-stores, mem_st_hsw, "event=0xd0,umask=0x82")
4207 /* Haswell special events */
4208 EVENT_ATTR_STR(tx-start, tx_start, "event=0xc9,umask=0x1");
4209 EVENT_ATTR_STR(tx-commit, tx_commit, "event=0xc9,umask=0x2");
4210 EVENT_ATTR_STR(tx-abort, tx_abort, "event=0xc9,umask=0x4");
4211 EVENT_ATTR_STR(tx-capacity, tx_capacity, "event=0x54,umask=0x2");
4212 EVENT_ATTR_STR(tx-conflict, tx_conflict, "event=0x54,umask=0x1");
4213 EVENT_ATTR_STR(el-start, el_start, "event=0xc8,umask=0x1");
4214 EVENT_ATTR_STR(el-commit, el_commit, "event=0xc8,umask=0x2");
4215 EVENT_ATTR_STR(el-abort, el_abort, "event=0xc8,umask=0x4");
4216 EVENT_ATTR_STR(el-capacity, el_capacity, "event=0x54,umask=0x2");
4217 EVENT_ATTR_STR(el-conflict, el_conflict, "event=0x54,umask=0x1");
4218 EVENT_ATTR_STR(cycles-t, cycles_t, "event=0x3c,in_tx=1");
4219 EVENT_ATTR_STR(cycles-ct, cycles_ct, "event=0x3c,in_tx=1,in_tx_cp=1");
4221 static struct attribute *hsw_events_attrs[] = {
4222 EVENT_PTR(td_slots_issued),
4223 EVENT_PTR(td_slots_retired),
4224 EVENT_PTR(td_fetch_bubbles),
4225 EVENT_PTR(td_total_slots),
4226 EVENT_PTR(td_total_slots_scale),
4227 EVENT_PTR(td_recovery_bubbles),
4228 EVENT_PTR(td_recovery_bubbles_scale),
4232 static struct attribute *hsw_mem_events_attrs[] = {
4233 EVENT_PTR(mem_ld_hsw),
4234 EVENT_PTR(mem_st_hsw),
4238 static struct attribute *hsw_tsx_events_attrs[] = {
4239 EVENT_PTR(tx_start),
4240 EVENT_PTR(tx_commit),
4241 EVENT_PTR(tx_abort),
4242 EVENT_PTR(tx_capacity),
4243 EVENT_PTR(tx_conflict),
4244 EVENT_PTR(el_start),
4245 EVENT_PTR(el_commit),
4246 EVENT_PTR(el_abort),
4247 EVENT_PTR(el_capacity),
4248 EVENT_PTR(el_conflict),
4249 EVENT_PTR(cycles_t),
4250 EVENT_PTR(cycles_ct),
4254 EVENT_ATTR_STR(tx-capacity-read, tx_capacity_read, "event=0x54,umask=0x80");
4255 EVENT_ATTR_STR(tx-capacity-write, tx_capacity_write, "event=0x54,umask=0x2");
4256 EVENT_ATTR_STR(el-capacity-read, el_capacity_read, "event=0x54,umask=0x80");
4257 EVENT_ATTR_STR(el-capacity-write, el_capacity_write, "event=0x54,umask=0x2");
4259 static struct attribute *icl_events_attrs[] = {
4260 EVENT_PTR(mem_ld_hsw),
4261 EVENT_PTR(mem_st_hsw),
4265 static struct attribute *icl_tsx_events_attrs[] = {
4266 EVENT_PTR(tx_start),
4267 EVENT_PTR(tx_abort),
4268 EVENT_PTR(tx_commit),
4269 EVENT_PTR(tx_capacity_read),
4270 EVENT_PTR(tx_capacity_write),
4271 EVENT_PTR(tx_conflict),
4272 EVENT_PTR(el_start),
4273 EVENT_PTR(el_abort),
4274 EVENT_PTR(el_commit),
4275 EVENT_PTR(el_capacity_read),
4276 EVENT_PTR(el_capacity_write),
4277 EVENT_PTR(el_conflict),
4278 EVENT_PTR(cycles_t),
4279 EVENT_PTR(cycles_ct),
4283 static ssize_t freeze_on_smi_show(struct device *cdev,
4284 struct device_attribute *attr,
4287 return sprintf(buf, "%lu\n", x86_pmu.attr_freeze_on_smi);
4290 static DEFINE_MUTEX(freeze_on_smi_mutex);
4292 static ssize_t freeze_on_smi_store(struct device *cdev,
4293 struct device_attribute *attr,
4294 const char *buf, size_t count)
4299 ret = kstrtoul(buf, 0, &val);
4306 mutex_lock(&freeze_on_smi_mutex);
4308 if (x86_pmu.attr_freeze_on_smi == val)
4311 x86_pmu.attr_freeze_on_smi = val;
4314 on_each_cpu(flip_smm_bit, &val, 1);
4317 mutex_unlock(&freeze_on_smi_mutex);
4322 static void update_tfa_sched(void *ignored)
4324 struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
4327 * check if PMC3 is used
4328 * and if so force schedule out for all event types all contexts
4330 if (test_bit(3, cpuc->active_mask))
4331 perf_pmu_resched(x86_get_pmu());
4334 static ssize_t show_sysctl_tfa(struct device *cdev,
4335 struct device_attribute *attr,
4338 return snprintf(buf, 40, "%d\n", allow_tsx_force_abort);
4341 static ssize_t set_sysctl_tfa(struct device *cdev,
4342 struct device_attribute *attr,
4343 const char *buf, size_t count)
4348 ret = kstrtobool(buf, &val);
4353 if (val == allow_tsx_force_abort)
4356 allow_tsx_force_abort = val;
4359 on_each_cpu(update_tfa_sched, NULL, 1);
4366 static DEVICE_ATTR_RW(freeze_on_smi);
4368 static ssize_t branches_show(struct device *cdev,
4369 struct device_attribute *attr,
4372 return snprintf(buf, PAGE_SIZE, "%d\n", x86_pmu.lbr_nr);
4375 static DEVICE_ATTR_RO(branches);
4377 static struct attribute *lbr_attrs[] = {
4378 &dev_attr_branches.attr,
4382 static char pmu_name_str[30];
4384 static ssize_t pmu_name_show(struct device *cdev,
4385 struct device_attribute *attr,
4388 return snprintf(buf, PAGE_SIZE, "%s\n", pmu_name_str);
4391 static DEVICE_ATTR_RO(pmu_name);
4393 static struct attribute *intel_pmu_caps_attrs[] = {
4394 &dev_attr_pmu_name.attr,
4398 static DEVICE_ATTR(allow_tsx_force_abort, 0644,
4402 static struct attribute *intel_pmu_attrs[] = {
4403 &dev_attr_freeze_on_smi.attr,
4404 &dev_attr_allow_tsx_force_abort.attr,
4409 tsx_is_visible(struct kobject *kobj, struct attribute *attr, int i)
4411 return boot_cpu_has(X86_FEATURE_RTM) ? attr->mode : 0;
4415 pebs_is_visible(struct kobject *kobj, struct attribute *attr, int i)
4417 return x86_pmu.pebs ? attr->mode : 0;
4421 lbr_is_visible(struct kobject *kobj, struct attribute *attr, int i)
4423 return x86_pmu.lbr_nr ? attr->mode : 0;
4427 exra_is_visible(struct kobject *kobj, struct attribute *attr, int i)
4429 return x86_pmu.version >= 2 ? attr->mode : 0;
4433 default_is_visible(struct kobject *kobj, struct attribute *attr, int i)
4435 if (attr == &dev_attr_allow_tsx_force_abort.attr)
4436 return x86_pmu.flags & PMU_FL_TFA ? attr->mode : 0;
4441 static struct attribute_group group_events_td = {
4445 static struct attribute_group group_events_mem = {
4447 .is_visible = pebs_is_visible,
4450 static struct attribute_group group_events_tsx = {
4452 .is_visible = tsx_is_visible,
4455 static struct attribute_group group_caps_gen = {
4457 .attrs = intel_pmu_caps_attrs,
4460 static struct attribute_group group_caps_lbr = {
4463 .is_visible = lbr_is_visible,
4466 static struct attribute_group group_format_extra = {
4468 .is_visible = exra_is_visible,
4471 static struct attribute_group group_format_extra_skl = {
4473 .is_visible = exra_is_visible,
4476 static struct attribute_group group_default = {
4477 .attrs = intel_pmu_attrs,
4478 .is_visible = default_is_visible,
4481 static const struct attribute_group *attr_update[] = {
4487 &group_format_extra,
4488 &group_format_extra_skl,
4493 static struct attribute *empty_attrs;
4495 __init int intel_pmu_init(void)
4497 struct attribute **extra_skl_attr = &empty_attrs;
4498 struct attribute **extra_attr = &empty_attrs;
4499 struct attribute **td_attr = &empty_attrs;
4500 struct attribute **mem_attr = &empty_attrs;
4501 struct attribute **tsx_attr = &empty_attrs;
4502 union cpuid10_edx edx;
4503 union cpuid10_eax eax;
4504 union cpuid10_ebx ebx;
4505 struct event_constraint *c;
4506 unsigned int unused;
4507 struct extra_reg *er;
4512 if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
4513 switch (boot_cpu_data.x86) {
4515 return p6_pmu_init();
4517 return knc_pmu_init();
4519 return p4_pmu_init();
4525 * Check whether the Architectural PerfMon supports
4526 * Branch Misses Retired hw_event or not.
4528 cpuid(10, &eax.full, &ebx.full, &unused, &edx.full);
4529 if (eax.split.mask_length < ARCH_PERFMON_EVENTS_COUNT)
4532 version = eax.split.version_id;
4536 x86_pmu = intel_pmu;
4538 x86_pmu.version = version;
4539 x86_pmu.num_counters = eax.split.num_counters;
4540 x86_pmu.cntval_bits = eax.split.bit_width;
4541 x86_pmu.cntval_mask = (1ULL << eax.split.bit_width) - 1;
4543 x86_pmu.events_maskl = ebx.full;
4544 x86_pmu.events_mask_len = eax.split.mask_length;
4546 x86_pmu.max_pebs_events = min_t(unsigned, MAX_PEBS_EVENTS, x86_pmu.num_counters);
4549 * Quirk: v2 perfmon does not report fixed-purpose events, so
4550 * assume at least 3 events, when not running in a hypervisor:
4553 int assume = 3 * !boot_cpu_has(X86_FEATURE_HYPERVISOR);
4555 x86_pmu.num_counters_fixed =
4556 max((int)edx.split.num_counters_fixed, assume);
4560 x86_pmu.counter_freezing = !disable_counter_freezing;
4562 if (boot_cpu_has(X86_FEATURE_PDCM)) {
4565 rdmsrl(MSR_IA32_PERF_CAPABILITIES, capabilities);
4566 x86_pmu.intel_cap.capabilities = capabilities;
4571 x86_add_quirk(intel_arch_events_quirk); /* Install first, so it runs last */
4574 * Install the hw-cache-events table:
4576 switch (boot_cpu_data.x86_model) {
4577 case INTEL_FAM6_CORE_YONAH:
4578 pr_cont("Core events, ");
4582 case INTEL_FAM6_CORE2_MEROM:
4583 x86_add_quirk(intel_clovertown_quirk);
4586 case INTEL_FAM6_CORE2_MEROM_L:
4587 case INTEL_FAM6_CORE2_PENRYN:
4588 case INTEL_FAM6_CORE2_DUNNINGTON:
4589 memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
4590 sizeof(hw_cache_event_ids));
4592 intel_pmu_lbr_init_core();
4594 x86_pmu.event_constraints = intel_core2_event_constraints;
4595 x86_pmu.pebs_constraints = intel_core2_pebs_event_constraints;
4596 pr_cont("Core2 events, ");
4600 case INTEL_FAM6_NEHALEM:
4601 case INTEL_FAM6_NEHALEM_EP:
4602 case INTEL_FAM6_NEHALEM_EX:
4603 memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
4604 sizeof(hw_cache_event_ids));
4605 memcpy(hw_cache_extra_regs, nehalem_hw_cache_extra_regs,
4606 sizeof(hw_cache_extra_regs));
4608 intel_pmu_lbr_init_nhm();
4610 x86_pmu.event_constraints = intel_nehalem_event_constraints;
4611 x86_pmu.pebs_constraints = intel_nehalem_pebs_event_constraints;
4612 x86_pmu.enable_all = intel_pmu_nhm_enable_all;
4613 x86_pmu.extra_regs = intel_nehalem_extra_regs;
4614 x86_pmu.limit_period = nhm_limit_period;
4616 mem_attr = nhm_mem_events_attrs;
4618 /* UOPS_ISSUED.STALLED_CYCLES */
4619 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =
4620 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1);
4621 /* UOPS_EXECUTED.CORE_ACTIVE_CYCLES,c=1,i=1 */
4622 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =
4623 X86_CONFIG(.event=0xb1, .umask=0x3f, .inv=1, .cmask=1);
4625 intel_pmu_pebs_data_source_nhm();
4626 x86_add_quirk(intel_nehalem_quirk);
4627 x86_pmu.pebs_no_tlb = 1;
4628 extra_attr = nhm_format_attr;
4630 pr_cont("Nehalem events, ");
4634 case INTEL_FAM6_ATOM_BONNELL:
4635 case INTEL_FAM6_ATOM_BONNELL_MID:
4636 case INTEL_FAM6_ATOM_SALTWELL:
4637 case INTEL_FAM6_ATOM_SALTWELL_MID:
4638 case INTEL_FAM6_ATOM_SALTWELL_TABLET:
4639 memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
4640 sizeof(hw_cache_event_ids));
4642 intel_pmu_lbr_init_atom();
4644 x86_pmu.event_constraints = intel_gen_event_constraints;
4645 x86_pmu.pebs_constraints = intel_atom_pebs_event_constraints;
4646 x86_pmu.pebs_aliases = intel_pebs_aliases_core2;
4647 pr_cont("Atom events, ");
4651 case INTEL_FAM6_ATOM_SILVERMONT:
4652 case INTEL_FAM6_ATOM_SILVERMONT_X:
4653 case INTEL_FAM6_ATOM_SILVERMONT_MID:
4654 case INTEL_FAM6_ATOM_AIRMONT:
4655 case INTEL_FAM6_ATOM_AIRMONT_MID:
4656 memcpy(hw_cache_event_ids, slm_hw_cache_event_ids,
4657 sizeof(hw_cache_event_ids));
4658 memcpy(hw_cache_extra_regs, slm_hw_cache_extra_regs,
4659 sizeof(hw_cache_extra_regs));
4661 intel_pmu_lbr_init_slm();
4663 x86_pmu.event_constraints = intel_slm_event_constraints;
4664 x86_pmu.pebs_constraints = intel_slm_pebs_event_constraints;
4665 x86_pmu.extra_regs = intel_slm_extra_regs;
4666 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4667 td_attr = slm_events_attrs;
4668 extra_attr = slm_format_attr;
4669 pr_cont("Silvermont events, ");
4670 name = "silvermont";
4673 case INTEL_FAM6_ATOM_GOLDMONT:
4674 case INTEL_FAM6_ATOM_GOLDMONT_X:
4675 x86_add_quirk(intel_counter_freezing_quirk);
4676 memcpy(hw_cache_event_ids, glm_hw_cache_event_ids,
4677 sizeof(hw_cache_event_ids));
4678 memcpy(hw_cache_extra_regs, glm_hw_cache_extra_regs,
4679 sizeof(hw_cache_extra_regs));
4681 intel_pmu_lbr_init_skl();
4683 x86_pmu.event_constraints = intel_slm_event_constraints;
4684 x86_pmu.pebs_constraints = intel_glm_pebs_event_constraints;
4685 x86_pmu.extra_regs = intel_glm_extra_regs;
4687 * It's recommended to use CPU_CLK_UNHALTED.CORE_P + NPEBS
4688 * for precise cycles.
4689 * :pp is identical to :ppp
4691 x86_pmu.pebs_aliases = NULL;
4692 x86_pmu.pebs_prec_dist = true;
4693 x86_pmu.lbr_pt_coexist = true;
4694 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4695 td_attr = glm_events_attrs;
4696 extra_attr = slm_format_attr;
4697 pr_cont("Goldmont events, ");
4701 case INTEL_FAM6_ATOM_GOLDMONT_PLUS:
4702 x86_add_quirk(intel_counter_freezing_quirk);
4703 memcpy(hw_cache_event_ids, glp_hw_cache_event_ids,
4704 sizeof(hw_cache_event_ids));
4705 memcpy(hw_cache_extra_regs, glp_hw_cache_extra_regs,
4706 sizeof(hw_cache_extra_regs));
4708 intel_pmu_lbr_init_skl();
4710 x86_pmu.event_constraints = intel_slm_event_constraints;
4711 x86_pmu.extra_regs = intel_glm_extra_regs;
4713 * It's recommended to use CPU_CLK_UNHALTED.CORE_P + NPEBS
4714 * for precise cycles.
4716 x86_pmu.pebs_aliases = NULL;
4717 x86_pmu.pebs_prec_dist = true;
4718 x86_pmu.lbr_pt_coexist = true;
4719 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4720 x86_pmu.flags |= PMU_FL_PEBS_ALL;
4721 x86_pmu.get_event_constraints = glp_get_event_constraints;
4722 td_attr = glm_events_attrs;
4723 /* Goldmont Plus has 4-wide pipeline */
4724 event_attr_td_total_slots_scale_glm.event_str = "4";
4725 extra_attr = slm_format_attr;
4726 pr_cont("Goldmont plus events, ");
4727 name = "goldmont_plus";
4730 case INTEL_FAM6_ATOM_TREMONT_X:
4731 x86_pmu.late_ack = true;
4732 memcpy(hw_cache_event_ids, glp_hw_cache_event_ids,
4733 sizeof(hw_cache_event_ids));
4734 memcpy(hw_cache_extra_regs, tnt_hw_cache_extra_regs,
4735 sizeof(hw_cache_extra_regs));
4736 hw_cache_event_ids[C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = -1;
4738 intel_pmu_lbr_init_skl();
4740 x86_pmu.event_constraints = intel_slm_event_constraints;
4741 x86_pmu.extra_regs = intel_tnt_extra_regs;
4743 * It's recommended to use CPU_CLK_UNHALTED.CORE_P + NPEBS
4744 * for precise cycles.
4746 x86_pmu.pebs_aliases = NULL;
4747 x86_pmu.pebs_prec_dist = true;
4748 x86_pmu.lbr_pt_coexist = true;
4749 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4750 x86_pmu.get_event_constraints = tnt_get_event_constraints;
4751 extra_attr = slm_format_attr;
4752 pr_cont("Tremont events, ");
4756 case INTEL_FAM6_WESTMERE:
4757 case INTEL_FAM6_WESTMERE_EP:
4758 case INTEL_FAM6_WESTMERE_EX:
4759 memcpy(hw_cache_event_ids, westmere_hw_cache_event_ids,
4760 sizeof(hw_cache_event_ids));
4761 memcpy(hw_cache_extra_regs, nehalem_hw_cache_extra_regs,
4762 sizeof(hw_cache_extra_regs));
4764 intel_pmu_lbr_init_nhm();
4766 x86_pmu.event_constraints = intel_westmere_event_constraints;
4767 x86_pmu.enable_all = intel_pmu_nhm_enable_all;
4768 x86_pmu.pebs_constraints = intel_westmere_pebs_event_constraints;
4769 x86_pmu.extra_regs = intel_westmere_extra_regs;
4770 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4772 mem_attr = nhm_mem_events_attrs;
4774 /* UOPS_ISSUED.STALLED_CYCLES */
4775 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =
4776 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1);
4777 /* UOPS_EXECUTED.CORE_ACTIVE_CYCLES,c=1,i=1 */
4778 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =
4779 X86_CONFIG(.event=0xb1, .umask=0x3f, .inv=1, .cmask=1);
4781 intel_pmu_pebs_data_source_nhm();
4782 extra_attr = nhm_format_attr;
4783 pr_cont("Westmere events, ");
4787 case INTEL_FAM6_SANDYBRIDGE:
4788 case INTEL_FAM6_SANDYBRIDGE_X:
4789 x86_add_quirk(intel_sandybridge_quirk);
4790 x86_add_quirk(intel_ht_bug);
4791 memcpy(hw_cache_event_ids, snb_hw_cache_event_ids,
4792 sizeof(hw_cache_event_ids));
4793 memcpy(hw_cache_extra_regs, snb_hw_cache_extra_regs,
4794 sizeof(hw_cache_extra_regs));
4796 intel_pmu_lbr_init_snb();
4798 x86_pmu.event_constraints = intel_snb_event_constraints;
4799 x86_pmu.pebs_constraints = intel_snb_pebs_event_constraints;
4800 x86_pmu.pebs_aliases = intel_pebs_aliases_snb;
4801 if (boot_cpu_data.x86_model == INTEL_FAM6_SANDYBRIDGE_X)
4802 x86_pmu.extra_regs = intel_snbep_extra_regs;
4804 x86_pmu.extra_regs = intel_snb_extra_regs;
4807 /* all extra regs are per-cpu when HT is on */
4808 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4809 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4811 td_attr = snb_events_attrs;
4812 mem_attr = snb_mem_events_attrs;
4814 /* UOPS_ISSUED.ANY,c=1,i=1 to count stall cycles */
4815 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =
4816 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1);
4817 /* UOPS_DISPATCHED.THREAD,c=1,i=1 to count stall cycles*/
4818 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =
4819 X86_CONFIG(.event=0xb1, .umask=0x01, .inv=1, .cmask=1);
4821 extra_attr = nhm_format_attr;
4823 pr_cont("SandyBridge events, ");
4824 name = "sandybridge";
4827 case INTEL_FAM6_IVYBRIDGE:
4828 case INTEL_FAM6_IVYBRIDGE_X:
4829 x86_add_quirk(intel_ht_bug);
4830 memcpy(hw_cache_event_ids, snb_hw_cache_event_ids,
4831 sizeof(hw_cache_event_ids));
4832 /* dTLB-load-misses on IVB is different than SNB */
4833 hw_cache_event_ids[C(DTLB)][C(OP_READ)][C(RESULT_MISS)] = 0x8108; /* DTLB_LOAD_MISSES.DEMAND_LD_MISS_CAUSES_A_WALK */
4835 memcpy(hw_cache_extra_regs, snb_hw_cache_extra_regs,
4836 sizeof(hw_cache_extra_regs));
4838 intel_pmu_lbr_init_snb();
4840 x86_pmu.event_constraints = intel_ivb_event_constraints;
4841 x86_pmu.pebs_constraints = intel_ivb_pebs_event_constraints;
4842 x86_pmu.pebs_aliases = intel_pebs_aliases_ivb;
4843 x86_pmu.pebs_prec_dist = true;
4844 if (boot_cpu_data.x86_model == INTEL_FAM6_IVYBRIDGE_X)
4845 x86_pmu.extra_regs = intel_snbep_extra_regs;
4847 x86_pmu.extra_regs = intel_snb_extra_regs;
4848 /* all extra regs are per-cpu when HT is on */
4849 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4850 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4852 td_attr = snb_events_attrs;
4853 mem_attr = snb_mem_events_attrs;
4855 /* UOPS_ISSUED.ANY,c=1,i=1 to count stall cycles */
4856 intel_perfmon_event_map[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =
4857 X86_CONFIG(.event=0x0e, .umask=0x01, .inv=1, .cmask=1);
4859 extra_attr = nhm_format_attr;
4861 pr_cont("IvyBridge events, ");
4866 case INTEL_FAM6_HASWELL_CORE:
4867 case INTEL_FAM6_HASWELL_X:
4868 case INTEL_FAM6_HASWELL_ULT:
4869 case INTEL_FAM6_HASWELL_GT3E:
4870 x86_add_quirk(intel_ht_bug);
4871 x86_add_quirk(intel_pebs_isolation_quirk);
4872 x86_pmu.late_ack = true;
4873 memcpy(hw_cache_event_ids, hsw_hw_cache_event_ids, sizeof(hw_cache_event_ids));
4874 memcpy(hw_cache_extra_regs, hsw_hw_cache_extra_regs, sizeof(hw_cache_extra_regs));
4876 intel_pmu_lbr_init_hsw();
4878 x86_pmu.event_constraints = intel_hsw_event_constraints;
4879 x86_pmu.pebs_constraints = intel_hsw_pebs_event_constraints;
4880 x86_pmu.extra_regs = intel_snbep_extra_regs;
4881 x86_pmu.pebs_aliases = intel_pebs_aliases_ivb;
4882 x86_pmu.pebs_prec_dist = true;
4883 /* all extra regs are per-cpu when HT is on */
4884 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4885 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4887 x86_pmu.hw_config = hsw_hw_config;
4888 x86_pmu.get_event_constraints = hsw_get_event_constraints;
4889 x86_pmu.lbr_double_abort = true;
4890 extra_attr = boot_cpu_has(X86_FEATURE_RTM) ?
4891 hsw_format_attr : nhm_format_attr;
4892 td_attr = hsw_events_attrs;
4893 mem_attr = hsw_mem_events_attrs;
4894 tsx_attr = hsw_tsx_events_attrs;
4895 pr_cont("Haswell events, ");
4899 case INTEL_FAM6_BROADWELL_CORE:
4900 case INTEL_FAM6_BROADWELL_XEON_D:
4901 case INTEL_FAM6_BROADWELL_GT3E:
4902 case INTEL_FAM6_BROADWELL_X:
4903 x86_add_quirk(intel_pebs_isolation_quirk);
4904 x86_pmu.late_ack = true;
4905 memcpy(hw_cache_event_ids, hsw_hw_cache_event_ids, sizeof(hw_cache_event_ids));
4906 memcpy(hw_cache_extra_regs, hsw_hw_cache_extra_regs, sizeof(hw_cache_extra_regs));
4908 /* L3_MISS_LOCAL_DRAM is BIT(26) in Broadwell */
4909 hw_cache_extra_regs[C(LL)][C(OP_READ)][C(RESULT_MISS)] = HSW_DEMAND_READ |
4910 BDW_L3_MISS|HSW_SNOOP_DRAM;
4911 hw_cache_extra_regs[C(LL)][C(OP_WRITE)][C(RESULT_MISS)] = HSW_DEMAND_WRITE|BDW_L3_MISS|
4913 hw_cache_extra_regs[C(NODE)][C(OP_READ)][C(RESULT_ACCESS)] = HSW_DEMAND_READ|
4914 BDW_L3_MISS_LOCAL|HSW_SNOOP_DRAM;
4915 hw_cache_extra_regs[C(NODE)][C(OP_WRITE)][C(RESULT_ACCESS)] = HSW_DEMAND_WRITE|
4916 BDW_L3_MISS_LOCAL|HSW_SNOOP_DRAM;
4918 intel_pmu_lbr_init_hsw();
4920 x86_pmu.event_constraints = intel_bdw_event_constraints;
4921 x86_pmu.pebs_constraints = intel_bdw_pebs_event_constraints;
4922 x86_pmu.extra_regs = intel_snbep_extra_regs;
4923 x86_pmu.pebs_aliases = intel_pebs_aliases_ivb;
4924 x86_pmu.pebs_prec_dist = true;
4925 /* all extra regs are per-cpu when HT is on */
4926 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4927 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4929 x86_pmu.hw_config = hsw_hw_config;
4930 x86_pmu.get_event_constraints = hsw_get_event_constraints;
4931 x86_pmu.limit_period = bdw_limit_period;
4932 extra_attr = boot_cpu_has(X86_FEATURE_RTM) ?
4933 hsw_format_attr : nhm_format_attr;
4934 td_attr = hsw_events_attrs;
4935 mem_attr = hsw_mem_events_attrs;
4936 tsx_attr = hsw_tsx_events_attrs;
4937 pr_cont("Broadwell events, ");
4941 case INTEL_FAM6_XEON_PHI_KNL:
4942 case INTEL_FAM6_XEON_PHI_KNM:
4943 memcpy(hw_cache_event_ids,
4944 slm_hw_cache_event_ids, sizeof(hw_cache_event_ids));
4945 memcpy(hw_cache_extra_regs,
4946 knl_hw_cache_extra_regs, sizeof(hw_cache_extra_regs));
4947 intel_pmu_lbr_init_knl();
4949 x86_pmu.event_constraints = intel_slm_event_constraints;
4950 x86_pmu.pebs_constraints = intel_slm_pebs_event_constraints;
4951 x86_pmu.extra_regs = intel_knl_extra_regs;
4953 /* all extra regs are per-cpu when HT is on */
4954 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4955 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4956 extra_attr = slm_format_attr;
4957 pr_cont("Knights Landing/Mill events, ");
4958 name = "knights-landing";
4961 case INTEL_FAM6_SKYLAKE_X:
4964 case INTEL_FAM6_SKYLAKE_MOBILE:
4965 case INTEL_FAM6_SKYLAKE_DESKTOP:
4966 case INTEL_FAM6_KABYLAKE_MOBILE:
4967 case INTEL_FAM6_KABYLAKE_DESKTOP:
4968 x86_add_quirk(intel_pebs_isolation_quirk);
4969 x86_pmu.late_ack = true;
4970 memcpy(hw_cache_event_ids, skl_hw_cache_event_ids, sizeof(hw_cache_event_ids));
4971 memcpy(hw_cache_extra_regs, skl_hw_cache_extra_regs, sizeof(hw_cache_extra_regs));
4972 intel_pmu_lbr_init_skl();
4974 /* INT_MISC.RECOVERY_CYCLES has umask 1 in Skylake */
4975 event_attr_td_recovery_bubbles.event_str_noht =
4976 "event=0xd,umask=0x1,cmask=1";
4977 event_attr_td_recovery_bubbles.event_str_ht =
4978 "event=0xd,umask=0x1,cmask=1,any=1";
4980 x86_pmu.event_constraints = intel_skl_event_constraints;
4981 x86_pmu.pebs_constraints = intel_skl_pebs_event_constraints;
4982 x86_pmu.extra_regs = intel_skl_extra_regs;
4983 x86_pmu.pebs_aliases = intel_pebs_aliases_skl;
4984 x86_pmu.pebs_prec_dist = true;
4985 /* all extra regs are per-cpu when HT is on */
4986 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
4987 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
4989 x86_pmu.hw_config = hsw_hw_config;
4990 x86_pmu.get_event_constraints = hsw_get_event_constraints;
4991 extra_attr = boot_cpu_has(X86_FEATURE_RTM) ?
4992 hsw_format_attr : nhm_format_attr;
4993 extra_skl_attr = skl_format_attr;
4994 td_attr = hsw_events_attrs;
4995 mem_attr = hsw_mem_events_attrs;
4996 tsx_attr = hsw_tsx_events_attrs;
4997 intel_pmu_pebs_data_source_skl(pmem);
4999 if (boot_cpu_has(X86_FEATURE_TSX_FORCE_ABORT)) {
5000 x86_pmu.flags |= PMU_FL_TFA;
5001 x86_pmu.get_event_constraints = tfa_get_event_constraints;
5002 x86_pmu.enable_all = intel_tfa_pmu_enable_all;
5003 x86_pmu.commit_scheduling = intel_tfa_commit_scheduling;
5006 pr_cont("Skylake events, ");
5010 case INTEL_FAM6_ICELAKE_X:
5011 case INTEL_FAM6_ICELAKE_XEON_D:
5014 case INTEL_FAM6_ICELAKE_MOBILE:
5015 case INTEL_FAM6_ICELAKE_DESKTOP:
5016 x86_pmu.late_ack = true;
5017 memcpy(hw_cache_event_ids, skl_hw_cache_event_ids, sizeof(hw_cache_event_ids));
5018 memcpy(hw_cache_extra_regs, skl_hw_cache_extra_regs, sizeof(hw_cache_extra_regs));
5019 hw_cache_event_ids[C(ITLB)][C(OP_READ)][C(RESULT_ACCESS)] = -1;
5020 intel_pmu_lbr_init_skl();
5022 x86_pmu.event_constraints = intel_icl_event_constraints;
5023 x86_pmu.pebs_constraints = intel_icl_pebs_event_constraints;
5024 x86_pmu.extra_regs = intel_icl_extra_regs;
5025 x86_pmu.pebs_aliases = NULL;
5026 x86_pmu.pebs_prec_dist = true;
5027 x86_pmu.flags |= PMU_FL_HAS_RSP_1;
5028 x86_pmu.flags |= PMU_FL_NO_HT_SHARING;
5030 x86_pmu.hw_config = hsw_hw_config;
5031 x86_pmu.get_event_constraints = icl_get_event_constraints;
5032 extra_attr = boot_cpu_has(X86_FEATURE_RTM) ?
5033 hsw_format_attr : nhm_format_attr;
5034 extra_skl_attr = skl_format_attr;
5035 mem_attr = icl_events_attrs;
5036 tsx_attr = icl_tsx_events_attrs;
5037 x86_pmu.rtm_abort_event = X86_CONFIG(.event=0xca, .umask=0x02);
5038 x86_pmu.lbr_pt_coexist = true;
5039 intel_pmu_pebs_data_source_skl(pmem);
5040 pr_cont("Icelake events, ");
5045 switch (x86_pmu.version) {
5047 x86_pmu.event_constraints = intel_v1_event_constraints;
5048 pr_cont("generic architected perfmon v1, ");
5049 name = "generic_arch_v1";
5053 * default constraints for v2 and up
5055 x86_pmu.event_constraints = intel_gen_event_constraints;
5056 pr_cont("generic architected perfmon, ");
5057 name = "generic_arch_v2+";
5062 snprintf(pmu_name_str, sizeof(pmu_name_str), "%s", name);
5065 group_events_td.attrs = td_attr;
5066 group_events_mem.attrs = mem_attr;
5067 group_events_tsx.attrs = tsx_attr;
5068 group_format_extra.attrs = extra_attr;
5069 group_format_extra_skl.attrs = extra_skl_attr;
5071 x86_pmu.attr_update = attr_update;
5073 if (x86_pmu.num_counters > INTEL_PMC_MAX_GENERIC) {
5074 WARN(1, KERN_ERR "hw perf events %d > max(%d), clipping!",
5075 x86_pmu.num_counters, INTEL_PMC_MAX_GENERIC);
5076 x86_pmu.num_counters = INTEL_PMC_MAX_GENERIC;
5078 x86_pmu.intel_ctrl = (1ULL << x86_pmu.num_counters) - 1;
5080 if (x86_pmu.num_counters_fixed > INTEL_PMC_MAX_FIXED) {
5081 WARN(1, KERN_ERR "hw perf events fixed %d > max(%d), clipping!",
5082 x86_pmu.num_counters_fixed, INTEL_PMC_MAX_FIXED);
5083 x86_pmu.num_counters_fixed = INTEL_PMC_MAX_FIXED;
5086 x86_pmu.intel_ctrl |=
5087 ((1LL << x86_pmu.num_counters_fixed)-1) << INTEL_PMC_IDX_FIXED;
5089 if (x86_pmu.event_constraints) {
5091 * event on fixed counter2 (REF_CYCLES) only works on this
5092 * counter, so do not extend mask to generic counters
5094 for_each_event_constraint(c, x86_pmu.event_constraints) {
5095 if (c->cmask == FIXED_EVENT_FLAGS
5096 && c->idxmsk64 != INTEL_PMC_MSK_FIXED_REF_CYCLES) {
5097 c->idxmsk64 |= (1ULL << x86_pmu.num_counters) - 1;
5100 ~(~0ULL << (INTEL_PMC_IDX_FIXED + x86_pmu.num_counters_fixed));
5101 c->weight = hweight64(c->idxmsk64);
5106 * Access LBR MSR may cause #GP under certain circumstances.
5107 * E.g. KVM doesn't support LBR MSR
5108 * Check all LBT MSR here.
5109 * Disable LBR access if any LBR MSRs can not be accessed.
5111 if (x86_pmu.lbr_nr && !check_msr(x86_pmu.lbr_tos, 0x3UL))
5113 for (i = 0; i < x86_pmu.lbr_nr; i++) {
5114 if (!(check_msr(x86_pmu.lbr_from + i, 0xffffUL) &&
5115 check_msr(x86_pmu.lbr_to + i, 0xffffUL)))
5120 pr_cont("%d-deep LBR, ", x86_pmu.lbr_nr);
5123 * Access extra MSR may cause #GP under certain circumstances.
5124 * E.g. KVM doesn't support offcore event
5125 * Check all extra_regs here.
5127 if (x86_pmu.extra_regs) {
5128 for (er = x86_pmu.extra_regs; er->msr; er++) {
5129 er->extra_msr_access = check_msr(er->msr, 0x11UL);
5130 /* Disable LBR select mapping */
5131 if ((er->idx == EXTRA_REG_LBR) && !er->extra_msr_access)
5132 x86_pmu.lbr_sel_map = NULL;
5136 /* Support full width counters using alternative MSR range */
5137 if (x86_pmu.intel_cap.full_width_write) {
5138 x86_pmu.max_period = x86_pmu.cntval_mask >> 1;
5139 x86_pmu.perfctr = MSR_IA32_PMC0;
5140 pr_cont("full-width counters, ");
5144 * For arch perfmon 4 use counter freezing to avoid
5145 * several MSR accesses in the PMI.
5147 if (x86_pmu.counter_freezing)
5148 x86_pmu.handle_irq = intel_pmu_handle_irq_v4;
5154 * HT bug: phase 2 init
5155 * Called once we have valid topology information to check
5156 * whether or not HT is enabled
5157 * If HT is off, then we disable the workaround
5159 static __init int fixup_ht_bug(void)
5163 * problem not present on this CPU model, nothing to do
5165 if (!(x86_pmu.flags & PMU_FL_EXCL_ENABLED))
5168 if (topology_max_smt_threads() > 1) {
5169 pr_info("PMU erratum BJ122, BV98, HSD29 worked around, HT is on\n");
5175 hardlockup_detector_perf_stop();
5177 x86_pmu.flags &= ~(PMU_FL_EXCL_CNTRS | PMU_FL_EXCL_ENABLED);
5179 x86_pmu.start_scheduling = NULL;
5180 x86_pmu.commit_scheduling = NULL;
5181 x86_pmu.stop_scheduling = NULL;
5183 hardlockup_detector_perf_restart();
5185 for_each_online_cpu(c)
5186 free_excl_cntrs(&per_cpu(cpu_hw_events, c));
5189 pr_info("PMU erratum BJ122, BV98, HSD29 workaround disabled, HT off\n");
5192 subsys_initcall(fixup_ht_bug)