1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_POWERPC_BOOK3S_64_HASH_H
3 #define _ASM_POWERPC_BOOK3S_64_HASH_H
6 #include <asm/asm-const.h>
9 * Common bits between 4K and 64K pages in a linux-style PTE.
10 * Additional bits may be defined in pgtable-hash64-*.h
13 #define H_PTE_NONE_MASK _PAGE_HPTEFLAGS
15 #ifdef CONFIG_PPC_64K_PAGES
16 #include <asm/book3s/64/hash-64k.h>
18 #include <asm/book3s/64/hash-4k.h>
21 /* Bits to set in a PMD/PUD/PGD entry valid bit*/
22 #define HASH_PMD_VAL_BITS (0x8000000000000000UL)
23 #define HASH_PUD_VAL_BITS (0x8000000000000000UL)
24 #define HASH_PGD_VAL_BITS (0x8000000000000000UL)
27 * Size of EA range mapped by our pagetables.
29 #define H_PGTABLE_EADDR_SIZE (H_PTE_INDEX_SIZE + H_PMD_INDEX_SIZE + \
30 H_PUD_INDEX_SIZE + H_PGD_INDEX_SIZE + PAGE_SHIFT)
31 #define H_PGTABLE_RANGE (ASM_CONST(1) << H_PGTABLE_EADDR_SIZE)
33 * Top 2 bits are ignored in page table walk.
35 #define EA_MASK (~(0xcUL << 60))
38 * We store the slot details in the second half of page table.
39 * Increase the pud level table so that hugetlb ptes can be stored
42 #if defined(CONFIG_HUGETLB_PAGE) && defined(CONFIG_PPC_64K_PAGES)
43 #define H_PUD_CACHE_INDEX (H_PUD_INDEX_SIZE + 1)
45 #define H_PUD_CACHE_INDEX (H_PUD_INDEX_SIZE)
49 * +------------------------------+
53 * +------------------------------+ Kernel virtual map end (0xc00e000000000000)
56 * | 512TB/16TB of vmemmap |
59 * +------------------------------+ Kernel vmemmap start
61 * | 512TB/16TB of IO map |
63 * +------------------------------+ Kernel IO map start
65 * | 512TB/16TB of vmap |
67 * +------------------------------+ Kernel virt start (0xc008000000000000)
71 * +------------------------------+ Kernel linear (0xc.....)
74 #define H_VMALLOC_START H_KERN_VIRT_START
75 #define H_VMALLOC_SIZE H_KERN_MAP_SIZE
76 #define H_VMALLOC_END (H_VMALLOC_START + H_VMALLOC_SIZE)
78 #define H_KERN_IO_START H_VMALLOC_END
79 #define H_KERN_IO_SIZE H_KERN_MAP_SIZE
80 #define H_KERN_IO_END (H_KERN_IO_START + H_KERN_IO_SIZE)
82 #define H_VMEMMAP_START H_KERN_IO_END
83 #define H_VMEMMAP_SIZE H_KERN_MAP_SIZE
84 #define H_VMEMMAP_END (H_VMEMMAP_START + H_VMEMMAP_SIZE)
89 #define USER_REGION_ID 1
90 #define KERNEL_REGION_ID 2
91 #define VMALLOC_REGION_ID 3
92 #define IO_REGION_ID 4
93 #define VMEMMAP_REGION_ID 5
96 * Defines the address of the vmemap area, in its own region on
100 #ifdef CONFIG_PPC_MM_SLICES
101 #define HAVE_ARCH_UNMAPPED_AREA
102 #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
103 #endif /* CONFIG_PPC_MM_SLICES */
107 #define _PTEIDX_SECONDARY 0x8
108 #define _PTEIDX_GROUP_IX 0x7
110 #define H_PMD_BAD_BITS (PTE_TABLE_SIZE-1)
111 #define H_PUD_BAD_BITS (PMD_TABLE_SIZE-1)
114 static inline int get_region_id(unsigned long ea)
116 int id = (ea >> 60UL);
119 return USER_REGION_ID;
121 VM_BUG_ON(id != 0xc);
122 VM_BUG_ON(ea >= H_VMEMMAP_END);
124 if (ea >= H_VMEMMAP_START)
125 return VMEMMAP_REGION_ID;
126 else if (ea >= H_KERN_IO_START)
128 else if (ea >= H_VMALLOC_START)
129 return VMALLOC_REGION_ID;
131 return KERNEL_REGION_ID;
134 #define hash__pmd_bad(pmd) (pmd_val(pmd) & H_PMD_BAD_BITS)
135 #define hash__pud_bad(pud) (pud_val(pud) & H_PUD_BAD_BITS)
136 static inline int hash__pgd_bad(pgd_t pgd)
138 return (pgd_val(pgd) == 0);
140 #ifdef CONFIG_STRICT_KERNEL_RWX
141 extern void hash__mark_rodata_ro(void);
142 extern void hash__mark_initmem_nx(void);
145 extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
146 pte_t *ptep, unsigned long pte, int huge);
147 extern unsigned long htab_convert_pte_flags(unsigned long pteflags);
148 /* Atomic PTE updates */
149 static inline unsigned long hash__pte_update(struct mm_struct *mm,
151 pte_t *ptep, unsigned long clr,
155 __be64 old_be, tmp_be;
158 __asm__ __volatile__(
159 "1: ldarx %0,0,%3 # pte_update\n\
166 : "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
167 : "r" (ptep), "r" (cpu_to_be64(clr)), "m" (*ptep),
168 "r" (cpu_to_be64(H_PAGE_BUSY)), "r" (cpu_to_be64(set))
170 /* huge pages use the old page table lock */
172 assert_pte_locked(mm, addr);
174 old = be64_to_cpu(old_be);
175 if (old & H_PAGE_HASHPTE)
176 hpte_need_flush(mm, addr, ptep, old, huge);
181 /* Set the dirty and/or accessed bits atomically in a linux PTE, this
182 * function doesn't need to flush the hash entry
184 static inline void hash__ptep_set_access_flags(pte_t *ptep, pte_t entry)
186 __be64 old, tmp, val, mask;
188 mask = cpu_to_be64(_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_READ | _PAGE_WRITE |
189 _PAGE_EXEC | _PAGE_SOFT_DIRTY);
191 val = pte_raw(entry) & mask;
193 __asm__ __volatile__(
200 :"=&r" (old), "=&r" (tmp), "=m" (*ptep)
201 :"r" (val), "r" (ptep), "m" (*ptep), "r" (cpu_to_be64(H_PAGE_BUSY))
205 static inline int hash__pte_same(pte_t pte_a, pte_t pte_b)
207 return (((pte_raw(pte_a) ^ pte_raw(pte_b)) & ~cpu_to_be64(_PAGE_HPTEFLAGS)) == 0);
210 static inline int hash__pte_none(pte_t pte)
212 return (pte_val(pte) & ~H_PTE_NONE_MASK) == 0;
215 unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
216 int ssize, real_pte_t rpte, unsigned int subpg_index);
218 /* This low level function performs the actual PTE insertion
219 * Setting the PTE depends on the MMU type and other factors. It's
220 * an horrible mess that I'm not going to try to clean up now but
221 * I'm keeping it in one place rather than spread around
223 static inline void hash__set_pte_at(struct mm_struct *mm, unsigned long addr,
224 pte_t *ptep, pte_t pte, int percpu)
227 * Anything else just stores the PTE normally. That covers all 64-bit
228 * cases, and 32-bit non-hash with 32-bit PTEs.
233 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
234 extern void hpte_do_hugepage_flush(struct mm_struct *mm, unsigned long addr,
235 pmd_t *pmdp, unsigned long old_pmd);
237 static inline void hpte_do_hugepage_flush(struct mm_struct *mm,
238 unsigned long addr, pmd_t *pmdp,
239 unsigned long old_pmd)
241 WARN(1, "%s called with THP disabled\n", __func__);
243 #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
246 int hash__map_kernel_page(unsigned long ea, unsigned long pa, pgprot_t prot);
247 extern int __meminit hash__vmemmap_create_mapping(unsigned long start,
248 unsigned long page_size,
250 extern void hash__vmemmap_remove_mapping(unsigned long start,
251 unsigned long page_size);
253 int hash__create_section_mapping(unsigned long start, unsigned long end, int nid);
254 int hash__remove_section_mapping(unsigned long start, unsigned long end);
256 #endif /* !__ASSEMBLY__ */
257 #endif /* __KERNEL__ */
258 #endif /* _ASM_POWERPC_BOOK3S_64_HASH_H */