2 * Copyright (C) 2009 Lemote, Inc. & Institute of Computing Technology
3 * Author: Wu Zhangjin <wuzj@lemote.com>
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
12 #ifndef __ASM_MACH_LOONGSON_LOONGSON_H
13 #define __ASM_MACH_LOONGSON_LOONGSON_H
16 #include <linux/init.h>
18 /* loongson internal northbridge initialization */
19 extern void bonito_irq_init(void);
21 /* machine-specific reboot/halt operation */
22 extern void mach_prepare_reboot(void);
23 extern void mach_prepare_shutdown(void);
25 /* environment arguments from bootloader */
26 extern unsigned long bus_clock, cpu_clock_freq;
27 extern unsigned long memsize, highmemsize;
29 /* loongson-specific command line, env and memory initialization */
30 extern void __init prom_init_memory(void);
31 extern void __init prom_init_cmdline(void);
32 extern void __init prom_init_machtype(void);
33 extern void __init prom_init_env(void);
34 extern unsigned long _loongson_uart_base;
35 extern unsigned long uart8250_base[];
36 extern void prom_init_uart_base(void);
38 /* irq operation functions */
39 extern void bonito_irqdispatch(void);
40 extern void __init bonito_irq_init(void);
41 extern void __init set_irq_trigger_mode(void);
42 extern void __init mach_init_irq(void);
43 extern void mach_irq_dispatch(unsigned int pending);
45 #define LOONGSON_REG(x) \
46 (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
48 #define LOONGSON_IRQ_BASE 32
49 #define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
51 #define LOONGSON_FLASH_BASE 0x1c000000
52 #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
53 #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
55 #define LOONGSON_LIO0_BASE 0x1e000000
56 #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
57 #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
59 #define LOONGSON_BOOT_BASE 0x1fc00000
60 #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
61 #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
62 #define LOONGSON_REG_BASE 0x1fe00000
63 #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
64 #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
66 #define LOONGSON_LIO1_BASE 0x1ff00000
67 #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
68 #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
70 #define LOONGSON_PCILO0_BASE 0x10000000
71 #define LOONGSON_PCILO1_BASE 0x14000000
72 #define LOONGSON_PCILO2_BASE 0x18000000
73 #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
74 #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
75 #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
77 #define LOONGSON_PCICFG_BASE 0x1fe80000
78 #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
79 #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
80 #define LOONGSON_PCIIO_BASE 0x1fd00000
81 #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
82 #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
84 /* Loongson Register Bases */
86 #define LOONGSON_PCICONFIGBASE 0x00
87 #define LOONGSON_REGBASE 0x100
89 /* PCI Configuration Registers */
91 #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
92 #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
93 #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
94 #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
95 #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
96 #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
97 #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
98 #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
99 #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
100 #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
101 #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
102 #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
104 #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
106 #define LOONGSON_PCICMD_PERR_CLR 0x80000000
107 #define LOONGSON_PCICMD_SERR_CLR 0x40000000
108 #define LOONGSON_PCICMD_MABORT_CLR 0x20000000
109 #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
110 #define LOONGSON_PCICMD_TABORT_CLR 0x08000000
111 #define LOONGSON_PCICMD_MPERR_CLR 0x01000000
112 #define LOONGSON_PCICMD_PERRRESPEN 0x00000040
113 #define LOONGSON_PCICMD_ASTEPEN 0x00000080
114 #define LOONGSON_PCICMD_SERREN 0x00000100
115 #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
116 #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
118 /* Loongson h/w Configuration */
120 #define LOONGSON_GENCFG_OFFSET 0x4
121 #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
123 #define LOONGSON_GENCFG_DEBUGMODE 0x00000001
124 #define LOONGSON_GENCFG_SNOOPEN 0x00000002
125 #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
127 #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
128 #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
129 #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
130 #define LOONGSON_GENCFG_BYTESWAP 0x00000040
132 #define LOONGSON_GENCFG_UNCACHED 0x00000080
133 #define LOONGSON_GENCFG_PREFETCHEN 0x00000100
134 #define LOONGSON_GENCFG_WBEHINDEN 0x00000200
135 #define LOONGSON_GENCFG_CACHEALG 0x00000c00
136 #define LOONGSON_GENCFG_CACHEALG_SHIFT 10
137 #define LOONGSON_GENCFG_PCIQUEUE 0x00001000
138 #define LOONGSON_GENCFG_CACHESTOP 0x00002000
139 #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
140 #define LOONGSON_GENCFG_BUSERREN 0x00008000
141 #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
142 #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
144 /* PCI address map control */
146 #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
147 #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
148 #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
150 /* GPIO Regs - r/w */
152 #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
153 #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
155 /* ICU Configuration Regs - r/w */
157 #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
158 #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
159 #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
161 /* ICU Enable Regs - IntEn & IntISR are r/o. */
163 #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
164 #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
165 #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
166 #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
169 #define LOONGSON_ICU_MBOXES 0x0000000f
170 #define LOONGSON_ICU_MBOXES_SHIFT 0
171 #define LOONGSON_ICU_DMARDY 0x00000010
172 #define LOONGSON_ICU_DMAEMPTY 0x00000020
173 #define LOONGSON_ICU_COPYRDY 0x00000040
174 #define LOONGSON_ICU_COPYEMPTY 0x00000080
175 #define LOONGSON_ICU_COPYERR 0x00000100
176 #define LOONGSON_ICU_PCIIRQ 0x00000200
177 #define LOONGSON_ICU_MASTERERR 0x00000400
178 #define LOONGSON_ICU_SYSTEMERR 0x00000800
179 #define LOONGSON_ICU_DRAMPERR 0x00001000
180 #define LOONGSON_ICU_RETRYERR 0x00002000
181 #define LOONGSON_ICU_GPIOS 0x01ff0000
182 #define LOONGSON_ICU_GPIOS_SHIFT 16
183 #define LOONGSON_ICU_GPINS 0x7e000000
184 #define LOONGSON_ICU_GPINS_SHIFT 25
185 #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
186 #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
187 #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
189 /* PCI prefetch window base & mask */
191 #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
192 #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
193 #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
194 #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
198 #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
199 #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
200 #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
201 #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
202 #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
203 #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
205 /* PXArb Config & Status */
207 #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
208 #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
212 #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
213 #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
214 #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
215 #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
216 #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
217 #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
218 #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
219 #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
220 ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
222 #endif /* __ASM_MACH_LOONGSON_LOONGSON_H */