2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7 * Authors: Sanjay Lal <sanjayl@kymasys.com>
10 #ifndef __MIPS_KVM_HOST_H__
11 #define __MIPS_KVM_HOST_H__
13 #include <linux/mutex.h>
14 #include <linux/hrtimer.h>
15 #include <linux/interrupt.h>
16 #include <linux/types.h>
17 #include <linux/kvm.h>
18 #include <linux/kvm_types.h>
19 #include <linux/threads.h>
20 #include <linux/spinlock.h>
22 /* MIPS KVM register ids */
23 #define MIPS_CP0_32(_R, _S) \
24 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
26 #define MIPS_CP0_64(_R, _S) \
27 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
29 #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
30 #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
31 #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
32 #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
33 #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
34 #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
35 #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
36 #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
37 #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
38 #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
39 #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
40 #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
41 #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
42 #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
43 #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
44 #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
45 #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
46 #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
47 #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
48 #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
49 #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
50 #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
51 #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
52 #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
53 #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
54 #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
55 #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
58 #define KVM_MAX_VCPUS 1
59 #define KVM_USER_MEM_SLOTS 8
60 /* memory slots that does not exposed to userspace */
61 #define KVM_PRIVATE_MEM_SLOTS 0
63 #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
64 #define KVM_HALT_POLL_NS_DEFAULT 500000
68 /* Special address that contains the comm page, used for reducing # of traps */
69 #define KVM_GUEST_COMMPAGE_ADDR 0x0
71 #define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
72 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
74 #define KVM_GUEST_KUSEG 0x00000000UL
75 #define KVM_GUEST_KSEG0 0x40000000UL
76 #define KVM_GUEST_KSEG23 0x60000000UL
77 #define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
78 #define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
80 #define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
81 #define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
82 #define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
85 * Map an address to a certain kernel segment
87 #define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
88 #define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
89 #define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
91 #define KVM_INVALID_PAGE 0xdeadbeef
92 #define KVM_INVALID_INST 0xdeadbeef
93 #define KVM_INVALID_ADDR 0xdeadbeef
95 extern atomic_t kvm_mips_instance;
96 extern kvm_pfn_t (*kvm_mips_gfn_to_pfn)(struct kvm *kvm, gfn_t gfn);
97 extern void (*kvm_mips_release_pfn_clean)(kvm_pfn_t pfn);
98 extern bool (*kvm_mips_is_error_pfn)(kvm_pfn_t pfn);
101 u32 remote_tlb_flush;
104 struct kvm_vcpu_stat {
109 u32 cop_unusable_exits;
111 u32 tlbmiss_ld_exits;
112 u32 tlbmiss_st_exits;
113 u32 addrerr_st_exits;
114 u32 addrerr_ld_exits;
116 u32 resvd_inst_exits;
117 u32 break_inst_exits;
121 u32 msa_disabled_exits;
122 u32 flush_dcache_exits;
123 u32 halt_successful_poll;
124 u32 halt_attempted_poll;
125 u32 halt_poll_invalid;
129 enum kvm_mips_exit_types {
148 MAX_KVM_MIPS_EXIT_TYPES
151 struct kvm_arch_memory_slot {
155 /* Guest GVA->HPA page table */
156 unsigned long *guest_pmap;
157 unsigned long guest_pmap_npages;
159 /* Wired host TLB used for the commpage */
163 #define N_MIPS_COPROC_REGS 32
164 #define N_MIPS_COPROC_SEL 8
167 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
168 #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
169 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
174 * Coprocessor 0 register names
176 #define MIPS_CP0_TLB_INDEX 0
177 #define MIPS_CP0_TLB_RANDOM 1
178 #define MIPS_CP0_TLB_LOW 2
179 #define MIPS_CP0_TLB_LO0 2
180 #define MIPS_CP0_TLB_LO1 3
181 #define MIPS_CP0_TLB_CONTEXT 4
182 #define MIPS_CP0_TLB_PG_MASK 5
183 #define MIPS_CP0_TLB_WIRED 6
184 #define MIPS_CP0_HWRENA 7
185 #define MIPS_CP0_BAD_VADDR 8
186 #define MIPS_CP0_COUNT 9
187 #define MIPS_CP0_TLB_HI 10
188 #define MIPS_CP0_COMPARE 11
189 #define MIPS_CP0_STATUS 12
190 #define MIPS_CP0_CAUSE 13
191 #define MIPS_CP0_EXC_PC 14
192 #define MIPS_CP0_PRID 15
193 #define MIPS_CP0_CONFIG 16
194 #define MIPS_CP0_LLADDR 17
195 #define MIPS_CP0_WATCH_LO 18
196 #define MIPS_CP0_WATCH_HI 19
197 #define MIPS_CP0_TLB_XCONTEXT 20
198 #define MIPS_CP0_ECC 26
199 #define MIPS_CP0_CACHE_ERR 27
200 #define MIPS_CP0_TAG_LO 28
201 #define MIPS_CP0_TAG_HI 29
202 #define MIPS_CP0_ERROR_PC 30
203 #define MIPS_CP0_DEBUG 23
204 #define MIPS_CP0_DEPC 24
205 #define MIPS_CP0_PERFCNT 25
206 #define MIPS_CP0_ERRCTL 26
207 #define MIPS_CP0_DATA_LO 28
208 #define MIPS_CP0_DATA_HI 29
209 #define MIPS_CP0_DESAVE 31
211 #define MIPS_CP0_CONFIG_SEL 0
212 #define MIPS_CP0_CONFIG1_SEL 1
213 #define MIPS_CP0_CONFIG2_SEL 2
214 #define MIPS_CP0_CONFIG3_SEL 3
215 #define MIPS_CP0_CONFIG4_SEL 4
216 #define MIPS_CP0_CONFIG5_SEL 5
218 /* Config0 register bits */
232 /* Config1 register bits */
249 /* Config2 Register bits */
260 /* Config3 Register bits */
262 #define CP0C3_ISA_ON_EXC 16
263 #define CP0C3_ULRI 13
264 #define CP0C3_DSPP 10
273 /* MMU types, the first four entries have the same layout as the
275 enum mips_mmu_types {
286 #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
287 #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
289 #define RESUME_GUEST 0
290 #define RESUME_GUEST_DR RESUME_FLAG_DR
291 #define RESUME_HOST RESUME_FLAG_HOST
293 enum emulation_result {
294 EMULATE_DONE, /* no further processing */
295 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
296 EMULATE_FAIL, /* can't emulate this instruction */
297 EMULATE_WAIT, /* WAIT instruction */
301 #define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
302 #define MIPS3_PG_V 0x00000002 /* Valid */
303 #define MIPS3_PG_NV 0x00000000
304 #define MIPS3_PG_D 0x00000004 /* Dirty */
306 #define mips3_paddr_to_tlbpfn(x) \
307 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
308 #define mips3_tlbpfn_to_paddr(x) \
309 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
311 #define MIPS3_PG_SHIFT 6
312 #define MIPS3_PG_FRAME 0x3fffffc0
314 #define VPN2_MASK 0xffffe000
315 #define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
316 #define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
317 ((x).tlb_lo1 & MIPS3_PG_G))
318 #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
319 #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
320 #define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
321 ? ((x).tlb_lo1 & MIPS3_PG_V) \
322 : ((x).tlb_lo0 & MIPS3_PG_V))
323 #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
324 ((y) & VPN2_MASK & ~(x).tlb_mask))
325 #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
326 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
328 struct kvm_mips_tlb {
335 #define KVM_MIPS_FPU_FPU 0x1
336 #define KVM_MIPS_FPU_MSA 0x2
338 #define KVM_MIPS_GUEST_TLB_SIZE 64
339 struct kvm_vcpu_arch {
340 void *host_ebase, *guest_ebase;
341 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
342 unsigned long host_stack;
343 unsigned long host_gp;
345 /* Host CP0 registers used when handling exits from guest */
346 unsigned long host_cp0_badvaddr;
347 unsigned long host_cp0_cause;
348 unsigned long host_cp0_epc;
349 unsigned long host_cp0_entryhi;
353 unsigned long gprs[32];
359 struct mips_fpu_struct fpu;
360 /* Which FPU state is loaded (KVM_MIPS_FPU_*) */
361 unsigned int fpu_inuse;
364 struct mips_coproc *cop0;
366 /* Host KSEG0 address of the EI/DI offset */
367 void *kseg0_commpage;
369 u32 io_gpr; /* GPR used as IO source/target */
371 struct hrtimer comparecount_timer;
372 /* Count timer control KVM register */
374 /* Count bias from the raw time */
376 /* Frequency of timer in Hz */
378 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
381 ktime_t count_resume;
382 /* Period of timer tick in ns */
385 /* Bitmask of exceptions that are pending */
386 unsigned long pending_exceptions;
388 /* Bitmask of pending exceptions to be cleared */
389 unsigned long pending_exceptions_clr;
391 unsigned long pending_load_cause;
393 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
394 unsigned long preempt_entryhi;
396 /* S/W Based TLB for guest */
397 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
399 /* Cached guest kernel/user ASIDs */
400 uint32_t guest_user_asid[NR_CPUS];
401 uint32_t guest_kernel_asid[NR_CPUS];
402 struct mm_struct guest_kernel_mm, guest_user_mm;
414 #define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
415 #define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
416 #define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
417 #define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
418 #define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
419 #define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
420 #define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
421 #define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
422 #define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
423 #define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
424 #define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
425 #define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
426 #define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
427 #define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
428 #define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
429 #define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
430 #define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
431 #define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
432 #define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
433 #define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
434 #define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
435 #define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
436 #define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
437 #define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
438 #define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
439 #define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
440 #define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
441 #define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
442 #define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
443 #define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
444 #define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
445 #define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
446 #define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
447 #define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
448 #define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
449 #define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
450 #define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
451 #define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
452 #define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
453 #define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
454 #define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
455 #define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
456 #define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
457 #define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
458 #define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
459 #define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
460 #define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
461 #define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
462 #define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
463 #define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
466 * Some of the guest registers may be modified asynchronously (e.g. from a
467 * hrtimer callback in hard irq context) and therefore need stronger atomicity
468 * guarantees than other registers.
471 static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
476 __asm__ __volatile__(
482 : "=&r" (temp), "+m" (*reg)
484 } while (unlikely(!temp));
487 static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
492 __asm__ __volatile__(
498 : "=&r" (temp), "+m" (*reg)
500 } while (unlikely(!temp));
503 static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
504 unsigned long change,
509 __asm__ __volatile__(
516 : "=&r" (temp), "+m" (*reg)
517 : "r" (~change), "r" (val & change));
518 } while (unlikely(!temp));
521 #define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
522 #define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
524 /* Cause can be modified asynchronously from hardirq hrtimer callback */
525 #define kvm_set_c0_guest_cause(cop0, val) \
526 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
527 #define kvm_clear_c0_guest_cause(cop0, val) \
528 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
529 #define kvm_change_c0_guest_cause(cop0, change, val) \
530 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
533 #define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
534 #define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
535 #define kvm_change_c0_guest_ebase(cop0, change, val) \
537 kvm_clear_c0_guest_ebase(cop0, change); \
538 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
543 static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
545 return (!__builtin_constant_p(cpu_has_fpu) || cpu_has_fpu) &&
549 static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
551 return kvm_mips_guest_can_have_fpu(vcpu) &&
552 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
555 static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
557 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
561 static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
563 return kvm_mips_guest_can_have_msa(vcpu) &&
564 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
567 struct kvm_mips_callbacks {
568 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
569 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
570 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
571 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
572 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
573 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
574 int (*handle_syscall)(struct kvm_vcpu *vcpu);
575 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
576 int (*handle_break)(struct kvm_vcpu *vcpu);
577 int (*handle_trap)(struct kvm_vcpu *vcpu);
578 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
579 int (*handle_fpe)(struct kvm_vcpu *vcpu);
580 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
581 int (*vm_init)(struct kvm *kvm);
582 int (*vcpu_init)(struct kvm_vcpu *vcpu);
583 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
584 gpa_t (*gva_to_gpa)(gva_t gva);
585 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
586 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
587 void (*queue_io_int)(struct kvm_vcpu *vcpu,
588 struct kvm_mips_interrupt *irq);
589 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
590 struct kvm_mips_interrupt *irq);
591 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
593 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
595 int (*get_one_reg)(struct kvm_vcpu *vcpu,
596 const struct kvm_one_reg *reg, s64 *v);
597 int (*set_one_reg)(struct kvm_vcpu *vcpu,
598 const struct kvm_one_reg *reg, s64 v);
599 int (*vcpu_get_regs)(struct kvm_vcpu *vcpu);
600 int (*vcpu_set_regs)(struct kvm_vcpu *vcpu);
602 extern struct kvm_mips_callbacks *kvm_mips_callbacks;
603 int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
605 /* Debug: dump vcpu state */
606 int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
608 /* Trampoline ASM routine to start running in "Guest" context */
609 extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
611 /* FPU/MSA context management */
612 void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
613 void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
614 void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
615 void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
616 void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
617 void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
618 void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
619 void kvm_own_fpu(struct kvm_vcpu *vcpu);
620 void kvm_own_msa(struct kvm_vcpu *vcpu);
621 void kvm_drop_fpu(struct kvm_vcpu *vcpu);
622 void kvm_lose_fpu(struct kvm_vcpu *vcpu);
625 uint32_t kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
627 uint32_t kvm_get_user_asid(struct kvm_vcpu *vcpu);
629 uint32_t kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
631 extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
632 struct kvm_vcpu *vcpu);
634 extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
635 struct kvm_vcpu *vcpu);
637 extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
638 struct kvm_mips_tlb *tlb,
640 unsigned long *hpa1);
642 extern enum emulation_result kvm_mips_handle_tlbmiss(unsigned long cause,
645 struct kvm_vcpu *vcpu);
647 extern enum emulation_result kvm_mips_handle_tlbmod(unsigned long cause,
650 struct kvm_vcpu *vcpu);
652 extern void kvm_mips_dump_host_tlbs(void);
653 extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
654 extern void kvm_mips_flush_host_tlb(int skip_kseg0);
655 extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
657 extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
658 unsigned long entryhi);
659 extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
660 extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
662 extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
663 struct kvm_vcpu *vcpu);
664 extern void kvm_local_flush_tlb_all(void);
665 extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
666 extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
667 extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
670 uint32_t kvm_get_inst(uint32_t *opc, struct kvm_vcpu *vcpu);
671 enum emulation_result update_pc(struct kvm_vcpu *vcpu, uint32_t cause);
673 extern enum emulation_result kvm_mips_emulate_inst(unsigned long cause,
676 struct kvm_vcpu *vcpu);
678 extern enum emulation_result kvm_mips_emulate_syscall(unsigned long cause,
681 struct kvm_vcpu *vcpu);
683 extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(unsigned long cause,
686 struct kvm_vcpu *vcpu);
688 extern enum emulation_result kvm_mips_emulate_tlbinv_ld(unsigned long cause,
691 struct kvm_vcpu *vcpu);
693 extern enum emulation_result kvm_mips_emulate_tlbmiss_st(unsigned long cause,
696 struct kvm_vcpu *vcpu);
698 extern enum emulation_result kvm_mips_emulate_tlbinv_st(unsigned long cause,
701 struct kvm_vcpu *vcpu);
703 extern enum emulation_result kvm_mips_emulate_tlbmod(unsigned long cause,
706 struct kvm_vcpu *vcpu);
708 extern enum emulation_result kvm_mips_emulate_fpu_exc(unsigned long cause,
711 struct kvm_vcpu *vcpu);
713 extern enum emulation_result kvm_mips_handle_ri(unsigned long cause,
716 struct kvm_vcpu *vcpu);
718 extern enum emulation_result kvm_mips_emulate_ri_exc(unsigned long cause,
721 struct kvm_vcpu *vcpu);
723 extern enum emulation_result kvm_mips_emulate_bp_exc(unsigned long cause,
726 struct kvm_vcpu *vcpu);
728 extern enum emulation_result kvm_mips_emulate_trap_exc(unsigned long cause,
731 struct kvm_vcpu *vcpu);
733 extern enum emulation_result kvm_mips_emulate_msafpe_exc(unsigned long cause,
736 struct kvm_vcpu *vcpu);
738 extern enum emulation_result kvm_mips_emulate_fpe_exc(unsigned long cause,
741 struct kvm_vcpu *vcpu);
743 extern enum emulation_result kvm_mips_emulate_msadis_exc(unsigned long cause,
746 struct kvm_vcpu *vcpu);
748 extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
749 struct kvm_run *run);
751 uint32_t kvm_mips_read_count(struct kvm_vcpu *vcpu);
752 void kvm_mips_write_count(struct kvm_vcpu *vcpu, uint32_t count);
753 void kvm_mips_write_compare(struct kvm_vcpu *vcpu, uint32_t compare, bool ack);
754 void kvm_mips_init_count(struct kvm_vcpu *vcpu);
755 int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
756 int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
757 int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
758 void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
759 void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
760 enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
762 enum emulation_result kvm_mips_check_privilege(unsigned long cause,
765 struct kvm_vcpu *vcpu);
767 enum emulation_result kvm_mips_emulate_cache(uint32_t inst,
771 struct kvm_vcpu *vcpu);
772 enum emulation_result kvm_mips_emulate_CP0(uint32_t inst,
776 struct kvm_vcpu *vcpu);
777 enum emulation_result kvm_mips_emulate_store(uint32_t inst,
780 struct kvm_vcpu *vcpu);
781 enum emulation_result kvm_mips_emulate_load(uint32_t inst,
784 struct kvm_vcpu *vcpu);
786 unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
787 unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
788 unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
789 unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
791 /* Dynamic binary translation */
792 extern int kvm_mips_trans_cache_index(uint32_t inst, uint32_t *opc,
793 struct kvm_vcpu *vcpu);
794 extern int kvm_mips_trans_cache_va(uint32_t inst, uint32_t *opc,
795 struct kvm_vcpu *vcpu);
796 extern int kvm_mips_trans_mfc0(uint32_t inst, uint32_t *opc,
797 struct kvm_vcpu *vcpu);
798 extern int kvm_mips_trans_mtc0(uint32_t inst, uint32_t *opc,
799 struct kvm_vcpu *vcpu);
802 extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
803 extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
805 static inline void kvm_arch_hardware_disable(void) {}
806 static inline void kvm_arch_hardware_unsetup(void) {}
807 static inline void kvm_arch_sync_events(struct kvm *kvm) {}
808 static inline void kvm_arch_free_memslot(struct kvm *kvm,
809 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
810 static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
811 static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
812 static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
813 struct kvm_memory_slot *slot) {}
814 static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
815 static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
816 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
817 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
818 static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
820 #endif /* __MIPS_KVM_HOST_H__ */