2 * Copyright (C) 2015 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 #include <linux/arm-smccc.h>
19 #include <linux/types.h>
20 #include <linux/jump_label.h>
21 #include <uapi/linux/psci.h>
23 #include <kvm/arm_psci.h>
25 #include <asm/cpufeature.h>
26 #include <asm/kvm_asm.h>
27 #include <asm/kvm_emulate.h>
28 #include <asm/kvm_host.h>
29 #include <asm/kvm_hyp.h>
30 #include <asm/kvm_mmu.h>
31 #include <asm/fpsimd.h>
32 #include <asm/debug-monitors.h>
33 #include <asm/processor.h>
34 #include <asm/thread_info.h>
36 /* Check whether the FP regs were dirtied while in the host-side run loop: */
37 static bool __hyp_text update_fp_enabled(struct kvm_vcpu *vcpu)
39 if (vcpu->arch.host_thread_info->flags & _TIF_FOREIGN_FPSTATE)
40 vcpu->arch.flags &= ~(KVM_ARM64_FP_ENABLED |
43 return !!(vcpu->arch.flags & KVM_ARM64_FP_ENABLED);
46 /* Save the 32-bit only FPSIMD system register state */
47 static void __hyp_text __fpsimd_save_fpexc32(struct kvm_vcpu *vcpu)
49 if (!vcpu_el1_is_32bit(vcpu))
52 vcpu->arch.ctxt.sys_regs[FPEXC32_EL2] = read_sysreg(fpexc32_el2);
55 static void __hyp_text __activate_traps_fpsimd32(struct kvm_vcpu *vcpu)
58 * We are about to set CPTR_EL2.TFP to trap all floating point
59 * register accesses to EL2, however, the ARM ARM clearly states that
60 * traps are only taken to EL2 if the operation would not otherwise
61 * trap to EL1. Therefore, always make sure that for 32-bit guests,
62 * we set FPEXC.EN to prevent traps to EL1, when setting the TFP bit.
63 * If FP/ASIMD is not implemented, FPEXC is UNDEFINED and any access to
64 * it will cause an exception.
66 if (vcpu_el1_is_32bit(vcpu) && system_supports_fpsimd()) {
67 write_sysreg(1 << 30, fpexc32_el2);
72 static void __hyp_text __activate_traps_common(struct kvm_vcpu *vcpu)
74 /* Trap on AArch32 cp15 c15 (impdef sysregs) accesses (EL1 or EL0) */
75 write_sysreg(1 << 15, hstr_el2);
78 * Make sure we trap PMU access from EL0 to EL2. Also sanitize
79 * PMSELR_EL0 to make sure it never contains the cycle
80 * counter, which could make a PMXEVCNTR_EL0 access UNDEF at
81 * EL1 instead of being trapped to EL2.
83 write_sysreg(0, pmselr_el0);
84 write_sysreg(ARMV8_PMU_USERENR_MASK, pmuserenr_el0);
85 write_sysreg(vcpu->arch.mdcr_el2, mdcr_el2);
88 static void __hyp_text __deactivate_traps_common(void)
90 write_sysreg(0, hstr_el2);
91 write_sysreg(0, pmuserenr_el0);
94 static void activate_traps_vhe(struct kvm_vcpu *vcpu)
98 val = read_sysreg(cpacr_el1);
100 val &= ~CPACR_EL1_ZEN;
101 if (!update_fp_enabled(vcpu)) {
102 val &= ~CPACR_EL1_FPEN;
103 __activate_traps_fpsimd32(vcpu);
106 write_sysreg(val, cpacr_el1);
108 write_sysreg(kvm_get_hyp_vector(), vbar_el1);
111 static void __hyp_text __activate_traps_nvhe(struct kvm_vcpu *vcpu)
115 __activate_traps_common(vcpu);
117 val = CPTR_EL2_DEFAULT;
118 val |= CPTR_EL2_TTA | CPTR_EL2_TZ;
119 if (!update_fp_enabled(vcpu)) {
121 __activate_traps_fpsimd32(vcpu);
124 write_sysreg(val, cptr_el2);
127 static void __hyp_text __activate_traps(struct kvm_vcpu *vcpu)
129 u64 hcr = vcpu->arch.hcr_el2;
131 write_sysreg(hcr, hcr_el2);
133 if (cpus_have_const_cap(ARM64_HAS_RAS_EXTN) && (hcr & HCR_VSE))
134 write_sysreg_s(vcpu->arch.vsesr_el2, SYS_VSESR_EL2);
137 activate_traps_vhe(vcpu);
139 __activate_traps_nvhe(vcpu);
142 static void deactivate_traps_vhe(void)
144 extern char vectors[]; /* kernel exception vectors */
145 write_sysreg(HCR_HOST_VHE_FLAGS, hcr_el2);
146 write_sysreg(CPACR_EL1_DEFAULT, cpacr_el1);
147 write_sysreg(vectors, vbar_el1);
150 static void __hyp_text __deactivate_traps_nvhe(void)
152 u64 mdcr_el2 = read_sysreg(mdcr_el2);
154 __deactivate_traps_common();
156 mdcr_el2 &= MDCR_EL2_HPMN_MASK;
157 mdcr_el2 |= MDCR_EL2_E2PB_MASK << MDCR_EL2_E2PB_SHIFT;
159 write_sysreg(mdcr_el2, mdcr_el2);
160 write_sysreg(HCR_RW, hcr_el2);
161 write_sysreg(CPTR_EL2_DEFAULT, cptr_el2);
164 static void __hyp_text __deactivate_traps(struct kvm_vcpu *vcpu)
167 * If we pended a virtual abort, preserve it until it gets
168 * cleared. See D1.14.3 (Virtual Interrupts) for details, but
169 * the crucial bit is "On taking a vSError interrupt,
170 * HCR_EL2.VSE is cleared to 0."
172 if (vcpu->arch.hcr_el2 & HCR_VSE)
173 vcpu->arch.hcr_el2 = read_sysreg(hcr_el2);
176 deactivate_traps_vhe();
178 __deactivate_traps_nvhe();
181 void activate_traps_vhe_load(struct kvm_vcpu *vcpu)
183 __activate_traps_common(vcpu);
186 void deactivate_traps_vhe_put(void)
188 u64 mdcr_el2 = read_sysreg(mdcr_el2);
190 mdcr_el2 &= MDCR_EL2_HPMN_MASK |
191 MDCR_EL2_E2PB_MASK << MDCR_EL2_E2PB_SHIFT |
194 write_sysreg(mdcr_el2, mdcr_el2);
196 __deactivate_traps_common();
199 static void __hyp_text __activate_vm(struct kvm *kvm)
201 write_sysreg(kvm->arch.vttbr, vttbr_el2);
204 static void __hyp_text __deactivate_vm(struct kvm_vcpu *vcpu)
206 write_sysreg(0, vttbr_el2);
209 /* Save VGICv3 state on non-VHE systems */
210 static void __hyp_text __hyp_vgic_save_state(struct kvm_vcpu *vcpu)
212 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif)) {
213 __vgic_v3_save_state(vcpu);
214 __vgic_v3_deactivate_traps(vcpu);
218 /* Restore VGICv3 state on non_VEH systems */
219 static void __hyp_text __hyp_vgic_restore_state(struct kvm_vcpu *vcpu)
221 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif)) {
222 __vgic_v3_activate_traps(vcpu);
223 __vgic_v3_restore_state(vcpu);
227 static bool __hyp_text __true_value(void)
232 static bool __hyp_text __false_value(void)
237 static hyp_alternate_select(__check_arm_834220,
238 __false_value, __true_value,
239 ARM64_WORKAROUND_834220);
241 static bool __hyp_text __translate_far_to_hpfar(u64 far, u64 *hpfar)
246 * Resolve the IPA the hard way using the guest VA.
248 * Stage-1 translation already validated the memory access
249 * rights. As such, we can use the EL1 translation regime, and
250 * don't have to distinguish between EL0 and EL1 access.
252 * We do need to save/restore PAR_EL1 though, as we haven't
253 * saved the guest context yet, and we may return early...
255 par = read_sysreg(par_el1);
256 asm volatile("at s1e1r, %0" : : "r" (far));
259 tmp = read_sysreg(par_el1);
260 write_sysreg(par, par_el1);
262 if (unlikely(tmp & 1))
263 return false; /* Translation failed, back to guest */
265 /* Convert PAR to HPFAR format */
266 *hpfar = ((tmp >> 12) & ((1UL << 36) - 1)) << 4;
270 static bool __hyp_text __populate_fault_info(struct kvm_vcpu *vcpu)
276 esr = vcpu->arch.fault.esr_el2;
277 ec = ESR_ELx_EC(esr);
279 if (ec != ESR_ELx_EC_DABT_LOW && ec != ESR_ELx_EC_IABT_LOW)
282 far = read_sysreg_el2(far);
285 * The HPFAR can be invalid if the stage 2 fault did not
286 * happen during a stage 1 page table walk (the ESR_EL2.S1PTW
287 * bit is clear) and one of the two following cases are true:
288 * 1. The fault was due to a permission fault
289 * 2. The processor carries errata 834220
291 * Therefore, for all non S1PTW faults where we either have a
292 * permission fault or the errata workaround is enabled, we
293 * resolve the IPA using the AT instruction.
295 if (!(esr & ESR_ELx_S1PTW) &&
296 (__check_arm_834220()() || (esr & ESR_ELx_FSC_TYPE) == FSC_PERM)) {
297 if (!__translate_far_to_hpfar(far, &hpfar))
300 hpfar = read_sysreg(hpfar_el2);
303 vcpu->arch.fault.far_el2 = far;
304 vcpu->arch.fault.hpfar_el2 = hpfar;
308 /* Skip an instruction which has been emulated. Returns true if
309 * execution can continue or false if we need to exit hyp mode because
310 * single-step was in effect.
312 static bool __hyp_text __skip_instr(struct kvm_vcpu *vcpu)
314 *vcpu_pc(vcpu) = read_sysreg_el2(elr);
316 if (vcpu_mode_is_32bit(vcpu)) {
317 vcpu->arch.ctxt.gp_regs.regs.pstate = read_sysreg_el2(spsr);
318 kvm_skip_instr32(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
319 write_sysreg_el2(vcpu->arch.ctxt.gp_regs.regs.pstate, spsr);
324 write_sysreg_el2(*vcpu_pc(vcpu), elr);
326 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
327 vcpu->arch.fault.esr_el2 =
328 (ESR_ELx_EC_SOFTSTP_LOW << ESR_ELx_EC_SHIFT) | 0x22;
335 static bool __hyp_text __hyp_switch_fpsimd(struct kvm_vcpu *vcpu)
337 struct user_fpsimd_state *host_fpsimd = vcpu->arch.host_fpsimd_state;
340 write_sysreg(read_sysreg(cpacr_el1) | CPACR_EL1_FPEN,
343 write_sysreg(read_sysreg(cptr_el2) & ~(u64)CPTR_EL2_TFP,
348 if (vcpu->arch.flags & KVM_ARM64_FP_HOST) {
350 * In the SVE case, VHE is assumed: it is enforced by
351 * Kconfig and kvm_arch_init().
353 if (system_supports_sve() &&
354 (vcpu->arch.flags & KVM_ARM64_HOST_SVE_IN_USE)) {
355 struct thread_struct *thread = container_of(
357 struct thread_struct, uw.fpsimd_state);
359 sve_save_state(sve_pffr(thread), &host_fpsimd->fpsr);
361 __fpsimd_save_state(host_fpsimd);
364 vcpu->arch.flags &= ~KVM_ARM64_FP_HOST;
367 __fpsimd_restore_state(&vcpu->arch.ctxt.gp_regs.fp_regs);
369 /* Skip restoring fpexc32 for AArch64 guests */
370 if (!(read_sysreg(hcr_el2) & HCR_RW))
371 write_sysreg(vcpu->arch.ctxt.sys_regs[FPEXC32_EL2],
374 vcpu->arch.flags |= KVM_ARM64_FP_ENABLED;
380 * Return true when we were able to fixup the guest exit and should return to
381 * the guest, false when we should restore the host state and return to the
384 static bool __hyp_text fixup_guest_exit(struct kvm_vcpu *vcpu, u64 *exit_code)
386 if (ARM_EXCEPTION_CODE(*exit_code) != ARM_EXCEPTION_IRQ)
387 vcpu->arch.fault.esr_el2 = read_sysreg_el2(esr);
390 * We're using the raw exception code in order to only process
391 * the trap if no SError is pending. We will come back to the
392 * same PC once the SError has been injected, and replay the
393 * trapping instruction.
395 if (*exit_code != ARM_EXCEPTION_TRAP)
399 * We trap the first access to the FP/SIMD to save the host context
400 * and restore the guest context lazily.
401 * If FP/SIMD is not implemented, handle the trap and inject an
402 * undefined instruction exception to the guest.
404 if (system_supports_fpsimd() &&
405 kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_FP_ASIMD)
406 return __hyp_switch_fpsimd(vcpu);
408 if (!__populate_fault_info(vcpu))
411 if (static_branch_unlikely(&vgic_v2_cpuif_trap)) {
414 valid = kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_DABT_LOW &&
415 kvm_vcpu_trap_get_fault_type(vcpu) == FSC_FAULT &&
416 kvm_vcpu_dabt_isvalid(vcpu) &&
417 !kvm_vcpu_dabt_isextabt(vcpu) &&
418 !kvm_vcpu_dabt_iss1tw(vcpu);
421 int ret = __vgic_v2_perform_cpuif_access(vcpu);
423 if (ret == 1 && __skip_instr(vcpu))
427 /* Promote an illegal access to an
428 * SError. If we would be returning
429 * due to single-step clear the SS
430 * bit so handle_exit knows what to
431 * do after dealing with the error.
433 if (!__skip_instr(vcpu))
434 *vcpu_cpsr(vcpu) &= ~DBG_SPSR_SS;
435 *exit_code = ARM_EXCEPTION_EL1_SERROR;
442 if (static_branch_unlikely(&vgic_v3_cpuif_trap) &&
443 (kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_SYS64 ||
444 kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_CP15_32)) {
445 int ret = __vgic_v3_perform_cpuif_access(vcpu);
447 if (ret == 1 && __skip_instr(vcpu))
452 /* Return to the host kernel and handle the exit */
456 static inline bool __hyp_text __needs_ssbd_off(struct kvm_vcpu *vcpu)
458 if (!cpus_have_const_cap(ARM64_SSBD))
461 return !(vcpu->arch.workaround_flags & VCPU_WORKAROUND_2_FLAG);
464 static void __hyp_text __set_guest_arch_workaround_state(struct kvm_vcpu *vcpu)
466 #ifdef CONFIG_ARM64_SSBD
468 * The host runs with the workaround always present. If the
469 * guest wants it disabled, so be it...
471 if (__needs_ssbd_off(vcpu) &&
472 __hyp_this_cpu_read(arm64_ssbd_callback_required))
473 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, 0, NULL);
477 static void __hyp_text __set_host_arch_workaround_state(struct kvm_vcpu *vcpu)
479 #ifdef CONFIG_ARM64_SSBD
481 * If the guest has disabled the workaround, bring it back on.
483 if (__needs_ssbd_off(vcpu) &&
484 __hyp_this_cpu_read(arm64_ssbd_callback_required))
485 arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_2, 1, NULL);
489 /* Switch to the guest for VHE systems running in EL2 */
490 int kvm_vcpu_run_vhe(struct kvm_vcpu *vcpu)
492 struct kvm_cpu_context *host_ctxt;
493 struct kvm_cpu_context *guest_ctxt;
496 host_ctxt = vcpu->arch.host_cpu_context;
497 host_ctxt->__hyp_running_vcpu = vcpu;
498 guest_ctxt = &vcpu->arch.ctxt;
500 sysreg_save_host_state_vhe(host_ctxt);
502 __activate_traps(vcpu);
503 __activate_vm(vcpu->kvm);
505 sysreg_restore_guest_state_vhe(guest_ctxt);
506 __debug_switch_to_guest(vcpu);
508 __set_guest_arch_workaround_state(vcpu);
511 /* Jump in the fire! */
512 exit_code = __guest_enter(vcpu, host_ctxt);
514 /* And we're baaack! */
515 } while (fixup_guest_exit(vcpu, &exit_code));
517 __set_host_arch_workaround_state(vcpu);
519 sysreg_save_guest_state_vhe(guest_ctxt);
521 __deactivate_traps(vcpu);
523 sysreg_restore_host_state_vhe(host_ctxt);
525 if (vcpu->arch.flags & KVM_ARM64_FP_ENABLED)
526 __fpsimd_save_fpexc32(vcpu);
528 __debug_switch_to_host(vcpu);
533 /* Switch to the guest for legacy non-VHE systems */
534 int __hyp_text __kvm_vcpu_run_nvhe(struct kvm_vcpu *vcpu)
536 struct kvm_cpu_context *host_ctxt;
537 struct kvm_cpu_context *guest_ctxt;
540 vcpu = kern_hyp_va(vcpu);
542 host_ctxt = kern_hyp_va(vcpu->arch.host_cpu_context);
543 host_ctxt->__hyp_running_vcpu = vcpu;
544 guest_ctxt = &vcpu->arch.ctxt;
546 __sysreg_save_state_nvhe(host_ctxt);
548 __activate_traps(vcpu);
549 __activate_vm(kern_hyp_va(vcpu->kvm));
551 __hyp_vgic_restore_state(vcpu);
552 __timer_enable_traps(vcpu);
555 * We must restore the 32-bit state before the sysregs, thanks
556 * to erratum #852523 (Cortex-A57) or #853709 (Cortex-A72).
558 __sysreg32_restore_state(vcpu);
559 __sysreg_restore_state_nvhe(guest_ctxt);
560 __debug_switch_to_guest(vcpu);
562 __set_guest_arch_workaround_state(vcpu);
565 /* Jump in the fire! */
566 exit_code = __guest_enter(vcpu, host_ctxt);
568 /* And we're baaack! */
569 } while (fixup_guest_exit(vcpu, &exit_code));
571 __set_host_arch_workaround_state(vcpu);
573 __sysreg_save_state_nvhe(guest_ctxt);
574 __sysreg32_save_state(vcpu);
575 __timer_disable_traps(vcpu);
576 __hyp_vgic_save_state(vcpu);
578 __deactivate_traps(vcpu);
579 __deactivate_vm(vcpu);
581 __sysreg_restore_state_nvhe(host_ctxt);
583 if (vcpu->arch.flags & KVM_ARM64_FP_ENABLED)
584 __fpsimd_save_fpexc32(vcpu);
587 * This must come after restoring the host sysregs, since a non-VHE
588 * system may enable SPE here and make use of the TTBRs.
590 __debug_switch_to_host(vcpu);
595 static const char __hyp_panic_string[] = "HYP panic:\nPS:%08llx PC:%016llx ESR:%08llx\nFAR:%016llx HPFAR:%016llx PAR:%016llx\nVCPU:%p\n";
597 static void __hyp_text __hyp_call_panic_nvhe(u64 spsr, u64 elr, u64 par,
598 struct kvm_cpu_context *__host_ctxt)
600 struct kvm_vcpu *vcpu;
601 unsigned long str_va;
603 vcpu = __host_ctxt->__hyp_running_vcpu;
605 if (read_sysreg(vttbr_el2)) {
606 __timer_disable_traps(vcpu);
607 __deactivate_traps(vcpu);
608 __deactivate_vm(vcpu);
609 __sysreg_restore_state_nvhe(__host_ctxt);
613 * Force the panic string to be loaded from the literal pool,
614 * making sure it is a kernel address and not a PC-relative
617 asm volatile("ldr %0, =__hyp_panic_string" : "=r" (str_va));
619 __hyp_do_panic(str_va,
621 read_sysreg(esr_el2), read_sysreg_el2(far),
622 read_sysreg(hpfar_el2), par, vcpu);
625 static void __hyp_call_panic_vhe(u64 spsr, u64 elr, u64 par,
626 struct kvm_cpu_context *host_ctxt)
628 struct kvm_vcpu *vcpu;
629 vcpu = host_ctxt->__hyp_running_vcpu;
631 __deactivate_traps(vcpu);
632 sysreg_restore_host_state_vhe(host_ctxt);
634 panic(__hyp_panic_string,
636 read_sysreg_el2(esr), read_sysreg_el2(far),
637 read_sysreg(hpfar_el2), par, vcpu);
640 void __hyp_text __noreturn hyp_panic(struct kvm_cpu_context *host_ctxt)
642 u64 spsr = read_sysreg_el2(spsr);
643 u64 elr = read_sysreg_el2(elr);
644 u64 par = read_sysreg(par_el1);
647 __hyp_call_panic_nvhe(spsr, elr, par, host_ctxt);
649 __hyp_call_panic_vhe(spsr, elr, par, host_ctxt);