1 // SPDX-License-Identifier: GPL-2.0
3 * Device Tree Source for the Condor board
5 * Copyright (C) 2018 Renesas Electronics Corp.
6 * Copyright (C) 2018 Cogent Embedded, Inc.
10 #include "r8a77980.dtsi"
13 model = "Renesas Condor board based on r8a77980";
14 compatible = "renesas,condor", "renesas,r8a77980";
22 stdout-path = "serial0:115200n8";
26 device_type = "memory";
27 /* first 128MB is reserved for secure area. */
28 reg = <0 0x48000000 0 0x78000000>;
32 compatible = "regulator-fixed";
33 regulator-name = "D3.3V";
34 regulator-min-microvolt = <3300000>;
35 regulator-max-microvolt = <3300000>;
40 vddq_vin01: regulator-1 {
41 compatible = "regulator-fixed";
42 regulator-name = "VDDQ_VIN01";
43 regulator-min-microvolt = <1800000>;
44 regulator-max-microvolt = <1800000>;
51 pinctrl-0 = <&avb_pins>;
52 pinctrl-names = "default";
54 phy-mode = "rgmii-id";
56 renesas,no-ether-link;
59 phy0: ethernet-phy@0 {
66 pinctrl-0 = <&canfd0_pins>;
67 pinctrl-names = "default";
76 clock-frequency = <16666666>;
80 clock-frequency = <32768>;
84 pinctrl-0 = <&mmc_pins>;
85 pinctrl-1 = <&mmc_pins_uhs>;
86 pinctrl-names = "default", "state_uhs";
88 vmmc-supply = <&d3_3v>;
89 vqmmc-supply = <&vddq_vin01>;
98 groups = "avb_mdio", "avb_rgmii";
102 canfd0_pins: canfd0 {
103 groups = "canfd0_data_a";
108 groups = "mmc_data8", "mmc_ctrl", "mmc_ds";
110 power-source = <3300>;
113 mmc_pins_uhs: mmc_uhs {
114 groups = "mmc_data8", "mmc_ctrl", "mmc_ds";
116 power-source = <1800>;
120 groups = "scif0_data";
124 scif_clk_pins: scif_clk {
125 groups = "scif_clk_b";
126 function = "scif_clk";
131 pinctrl-0 = <&scif0_pins>, <&scif_clk_pins>;
132 pinctrl-names = "default";
138 clock-frequency = <14745600>;