1 /* linux/arch/arm/plat-s3c/pm.c
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2004-2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
8 * S3C common power management (suspend to ram) support.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/init.h>
16 #include <linux/suspend.h>
17 #include <linux/errno.h>
18 #include <linux/delay.h>
20 #include <linux/serial_core.h>
23 #include <asm/cacheflush.h>
24 #include <asm/suspend.h>
26 #include <plat/regs-serial.h>
28 #ifdef CONFIG_SAMSUNG_ATAGS
29 #include <mach/hardware.h>
31 #ifndef CONFIG_ARCH_EXYNOS
32 #include <mach/regs-clock.h>
33 #include <mach/regs-irq.h>
35 #include <mach/irqs.h>
41 #include <mach/pm-core.h>
43 /* for external use */
45 unsigned long s3c_pm_flags;
49 * This code supports debug output to the low level UARTs for use on
50 * resume before the console layer is available.
53 #ifdef CONFIG_SAMSUNG_PM_DEBUG
54 extern void printascii(const char *);
56 void s3c_pm_dbg(const char *fmt, ...)
62 vsnprintf(buff, sizeof(buff), fmt, va);
68 static inline void s3c_pm_debug_init(void)
70 /* restart uart clocks so we can use them to output */
71 s3c_pm_debug_init_uart();
75 #define s3c_pm_debug_init() do { } while(0)
77 #endif /* CONFIG_SAMSUNG_PM_DEBUG */
79 /* Save the UART configurations if we are configured for debug. */
81 unsigned char pm_uart_udivslot;
83 #ifdef CONFIG_SAMSUNG_PM_DEBUG
85 static struct pm_uart_save uart_save;
87 static void s3c_pm_save_uart(unsigned int uart, struct pm_uart_save *save)
89 void __iomem *regs = S3C_VA_UARTx(uart);
91 save->ulcon = __raw_readl(regs + S3C2410_ULCON);
92 save->ucon = __raw_readl(regs + S3C2410_UCON);
93 save->ufcon = __raw_readl(regs + S3C2410_UFCON);
94 save->umcon = __raw_readl(regs + S3C2410_UMCON);
95 save->ubrdiv = __raw_readl(regs + S3C2410_UBRDIV);
98 save->udivslot = __raw_readl(regs + S3C2443_DIVSLOT);
100 S3C_PMDBG("UART[%d]: ULCON=%04x, UCON=%04x, UFCON=%04x, UBRDIV=%04x\n",
101 uart, save->ulcon, save->ucon, save->ufcon, save->ubrdiv);
104 static void s3c_pm_save_uarts(void)
106 s3c_pm_save_uart(CONFIG_DEBUG_S3C_UART, &uart_save);
109 static void s3c_pm_restore_uart(unsigned int uart, struct pm_uart_save *save)
111 void __iomem *regs = S3C_VA_UARTx(uart);
113 s3c_pm_arch_update_uart(regs, save);
115 __raw_writel(save->ulcon, regs + S3C2410_ULCON);
116 __raw_writel(save->ucon, regs + S3C2410_UCON);
117 __raw_writel(save->ufcon, regs + S3C2410_UFCON);
118 __raw_writel(save->umcon, regs + S3C2410_UMCON);
119 __raw_writel(save->ubrdiv, regs + S3C2410_UBRDIV);
121 if (pm_uart_udivslot)
122 __raw_writel(save->udivslot, regs + S3C2443_DIVSLOT);
125 static void s3c_pm_restore_uarts(void)
127 s3c_pm_restore_uart(CONFIG_DEBUG_S3C_UART, &uart_save);
130 static void s3c_pm_save_uarts(void) { }
131 static void s3c_pm_restore_uarts(void) { }
134 /* The IRQ ext-int code goes here, it is too small to currently bother
135 * with its own file. */
137 unsigned long s3c_irqwake_intmask = 0xffffffffL;
138 unsigned long s3c_irqwake_eintmask = 0xffffffffL;
140 int s3c_irqext_wake(struct irq_data *data, unsigned int state)
142 unsigned long bit = 1L << IRQ_EINT_BIT(data->irq);
144 if (!(s3c_irqwake_eintallow & bit))
147 printk(KERN_INFO "wake %s for irq %d\n",
148 state ? "enabled" : "disabled", data->irq);
151 s3c_irqwake_eintmask |= bit;
153 s3c_irqwake_eintmask &= ~bit;
158 /* helper functions to save and restore register state */
161 * s3c_pm_do_save() - save a set of registers for restoration on resume.
162 * @ptr: Pointer to an array of registers.
163 * @count: Size of the ptr array.
165 * Run through the list of registers given, saving their contents in the
166 * array for later restoration when we wakeup.
168 void s3c_pm_do_save(struct sleep_save *ptr, int count)
170 for (; count > 0; count--, ptr++) {
171 ptr->val = __raw_readl(ptr->reg);
172 S3C_PMDBG("saved %p value %08lx\n", ptr->reg, ptr->val);
177 * s3c_pm_do_restore() - restore register values from the save list.
178 * @ptr: Pointer to an array of registers.
179 * @count: Size of the ptr array.
181 * Restore the register values saved from s3c_pm_do_save().
183 * Note, we do not use S3C_PMDBG() in here, as the system may not have
184 * restore the UARTs state yet
187 void s3c_pm_do_restore(const struct sleep_save *ptr, int count)
189 for (; count > 0; count--, ptr++) {
190 printk(KERN_DEBUG "restore %p (restore %08lx, was %08x)\n",
191 ptr->reg, ptr->val, __raw_readl(ptr->reg));
193 __raw_writel(ptr->val, ptr->reg);
198 * s3c_pm_do_restore_core() - early restore register values from save list.
200 * This is similar to s3c_pm_do_restore() except we try and minimise the
201 * side effects of the function in case registers that hardware might need
202 * to work has been restored.
204 * WARNING: Do not put any debug in here that may effect memory or use
205 * peripherals, as things may be changing!
208 void s3c_pm_do_restore_core(const struct sleep_save *ptr, int count)
210 for (; count > 0; count--, ptr++)
211 __raw_writel(ptr->val, ptr->reg);
214 /* s3c2410_pm_show_resume_irqs
216 * print any IRQs asserted at resume time (ie, we woke from)
218 static void __maybe_unused s3c_pm_show_resume_irqs(int start,
226 for (i = 0; i <= 31; i++) {
227 if (which & (1L<<i)) {
228 S3C_PMDBG("IRQ %d asserted at resume\n", start+i);
234 void (*pm_cpu_prep)(void);
235 int (*pm_cpu_sleep)(unsigned long);
237 #define any_allowed(mask, allow) (((mask) & (allow)) != (allow))
241 * central control for sleep/resume process
244 static int s3c_pm_enter(suspend_state_t state)
247 /* ensure the debug is initialised (if enabled) */
251 S3C_PMDBG("%s(%d)\n", __func__, state);
253 if (pm_cpu_prep == NULL || pm_cpu_sleep == NULL) {
254 printk(KERN_ERR "%s: error: no cpu sleep function\n", __func__);
258 /* check if we have anything to wake-up with... bad things seem
259 * to happen if you suspend with no wakeup (system will often
260 * require a full power-cycle)
263 if (!of_have_populated_dt() &&
264 !any_allowed(s3c_irqwake_intmask, s3c_irqwake_intallow) &&
265 !any_allowed(s3c_irqwake_eintmask, s3c_irqwake_eintallow)) {
266 printk(KERN_ERR "%s: No wake-up sources!\n", __func__);
267 printk(KERN_ERR "%s: Aborting sleep\n", __func__);
271 /* save all necessary core registers not covered by the drivers */
273 if (!of_have_populated_dt()) {
274 samsung_pm_save_gpios();
275 samsung_pm_saved_gpios();
281 /* set the irq configuration for wake */
283 s3c_pm_configure_extint();
285 S3C_PMDBG("sleep: irq wakeup masks: %08lx,%08lx\n",
286 s3c_irqwake_intmask, s3c_irqwake_eintmask);
288 s3c_pm_arch_prepare_irqs();
290 /* call cpu specific preparation */
294 /* flush cache back to ram */
298 s3c_pm_check_store();
300 /* send the cpu to sleep... */
302 s3c_pm_arch_stop_clocks();
304 /* this will also act as our return point from when
305 * we resume as it saves its own register state and restores it
306 * during the resume. */
308 ret = cpu_suspend(0, pm_cpu_sleep);
312 /* restore the system state */
314 s3c_pm_restore_core();
315 s3c_pm_restore_uarts();
317 if (!of_have_populated_dt()) {
318 samsung_pm_restore_gpios();
319 s3c_pm_restored_gpios();
324 /* check what irq (if any) restored the system */
326 s3c_pm_arch_show_resume_irqs();
328 S3C_PMDBG("%s: post sleep, preparing to return\n", __func__);
330 /* LEDs should now be 1110 */
331 s3c_pm_debug_smdkled(1 << 1, 0);
333 s3c_pm_check_restore();
335 /* ok, let's return from sleep */
337 S3C_PMDBG("S3C PM Resume (post-restore)\n");
341 static int s3c_pm_prepare(void)
343 /* prepare check area if configured */
345 s3c_pm_check_prepare();
349 static void s3c_pm_finish(void)
351 s3c_pm_check_cleanup();
354 static const struct platform_suspend_ops s3c_pm_ops = {
355 .enter = s3c_pm_enter,
356 .prepare = s3c_pm_prepare,
357 .finish = s3c_pm_finish,
358 .valid = suspend_valid_only_mem,
363 * Attach the power management functions. This should be called
364 * from the board specific initialisation if the board supports
368 int __init s3c_pm_init(void)
370 printk("S3C Power Management, Copyright 2004 Simtec Electronics\n");
372 suspend_set_ops(&s3c_pm_ops);