2 * r8a7778 processor support
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6 * Copyright (C) 2013 Cogent Embedded, Inc.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 #include <linux/kernel.h>
24 #include <linux/irqchip/arm-gic.h>
26 #include <linux/of_platform.h>
27 #include <linux/platform_data/gpio-rcar.h>
28 #include <linux/platform_data/irq-renesas-intc-irqpin.h>
29 #include <linux/platform_device.h>
30 #include <linux/irqchip.h>
31 #include <linux/serial_sci.h>
32 #include <linux/sh_timer.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/usb/phy.h>
35 #include <linux/usb/hcd.h>
36 #include <linux/usb/ehci_pdriver.h>
37 #include <linux/usb/ohci_pdriver.h>
38 #include <linux/dma-mapping.h>
39 #include <mach/irqs.h>
40 #include <mach/r8a7778.h>
41 #include <mach/common.h>
42 #include <asm/mach/arch.h>
43 #include <asm/hardware/cache-l2x0.h>
46 #define SCIF_INFO(baseaddr, irq) \
48 .mapbase = baseaddr, \
49 .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
50 .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1, \
51 .scbrr_algo_id = SCBRR_ALGO_2, \
53 .irqs = SCIx_IRQ_MUXED(irq), \
56 static struct plat_sci_port scif_platform_data[] __initdata = {
57 SCIF_INFO(0xffe40000, gic_iid(0x66)),
58 SCIF_INFO(0xffe41000, gic_iid(0x67)),
59 SCIF_INFO(0xffe42000, gic_iid(0x68)),
60 SCIF_INFO(0xffe43000, gic_iid(0x69)),
61 SCIF_INFO(0xffe44000, gic_iid(0x6a)),
62 SCIF_INFO(0xffe45000, gic_iid(0x6b)),
66 static struct resource sh_tmu0_resources[] __initdata = {
67 DEFINE_RES_MEM(0xffd80008, 12),
68 DEFINE_RES_IRQ(gic_iid(0x40)),
71 static struct sh_timer_config sh_tmu0_platform_data __initdata = {
73 .channel_offset = 0x4,
75 .clockevent_rating = 200,
78 static struct resource sh_tmu1_resources[] __initdata = {
79 DEFINE_RES_MEM(0xffd80014, 12),
80 DEFINE_RES_IRQ(gic_iid(0x41)),
83 static struct sh_timer_config sh_tmu1_platform_data __initdata = {
85 .channel_offset = 0x10,
87 .clocksource_rating = 200,
90 #define r8a7778_register_tmu(idx) \
91 platform_device_register_resndata( \
92 &platform_bus, "sh_tmu", idx, \
93 sh_tmu##idx##_resources, \
94 ARRAY_SIZE(sh_tmu##idx##_resources), \
95 &sh_tmu##idx##_platform_data, \
96 sizeof(sh_tmu##idx##_platform_data))
99 static struct resource usb_phy_resources[] __initdata = {
100 DEFINE_RES_MEM(0xffe70800, 0x100),
101 DEFINE_RES_MEM(0xffe76000, 0x100),
104 void __init r8a7778_add_usb_phy_device(struct rcar_phy_platform_data *pdata)
106 platform_device_register_resndata(&platform_bus, "rcar_usb_phy", -1,
108 ARRAY_SIZE(usb_phy_resources),
109 pdata, sizeof(*pdata));
113 static struct usb_phy *phy;
115 static int usb_power_on(struct platform_device *pdev)
120 pm_runtime_enable(&pdev->dev);
121 pm_runtime_get_sync(&pdev->dev);
128 static void usb_power_off(struct platform_device *pdev)
133 usb_phy_shutdown(phy);
135 pm_runtime_put_sync(&pdev->dev);
136 pm_runtime_disable(&pdev->dev);
139 static int ehci_init_internal_buffer(struct usb_hcd *hcd)
142 * Below are recommended values from the datasheet;
143 * see [USB :: Setting of EHCI Internal Buffer].
145 /* EHCI IP internal buffer setting */
146 iowrite32(0x00ff0040, hcd->regs + 0x0094);
147 /* EHCI IP internal buffer enable */
148 iowrite32(0x00000001, hcd->regs + 0x009C);
153 static struct usb_ehci_pdata ehci_pdata __initdata = {
154 .power_on = usb_power_on,
155 .power_off = usb_power_off,
156 .power_suspend = usb_power_off,
157 .pre_setup = ehci_init_internal_buffer,
160 static struct resource ehci_resources[] __initdata = {
161 DEFINE_RES_MEM(0xffe70000, 0x400),
162 DEFINE_RES_IRQ(gic_iid(0x4c)),
165 static struct usb_ohci_pdata ohci_pdata __initdata = {
166 .power_on = usb_power_on,
167 .power_off = usb_power_off,
168 .power_suspend = usb_power_off,
171 static struct resource ohci_resources[] __initdata = {
172 DEFINE_RES_MEM(0xffe70400, 0x400),
173 DEFINE_RES_IRQ(gic_iid(0x4c)),
176 #define USB_PLATFORM_INFO(hci) \
177 static struct platform_device_info hci##_info __initdata = { \
178 .parent = &platform_bus, \
179 .name = #hci "-platform", \
181 .res = hci##_resources, \
182 .num_res = ARRAY_SIZE(hci##_resources), \
183 .data = &hci##_pdata, \
184 .size_data = sizeof(hci##_pdata), \
185 .dma_mask = DMA_BIT_MASK(32), \
188 USB_PLATFORM_INFO(ehci);
189 USB_PLATFORM_INFO(ohci);
192 static struct resource ether_resources[] __initdata = {
193 DEFINE_RES_MEM(0xfde00000, 0x400),
194 DEFINE_RES_IRQ(gic_iid(0x89)),
197 void __init r8a7778_add_ether_device(struct sh_eth_plat_data *pdata)
199 platform_device_register_resndata(&platform_bus, "r8a777x-ether", -1,
201 ARRAY_SIZE(ether_resources),
202 pdata, sizeof(*pdata));
206 static struct resource pfc_resources[] __initdata = {
207 DEFINE_RES_MEM(0xfffc0000, 0x118),
210 #define R8A7778_GPIO(idx) \
211 static struct resource r8a7778_gpio##idx##_resources[] __initdata = { \
212 DEFINE_RES_MEM(0xffc40000 + 0x1000 * (idx), 0x30), \
213 DEFINE_RES_IRQ(gic_iid(0x87)), \
216 static struct gpio_rcar_config r8a7778_gpio##idx##_platform_data __initdata = { \
217 .gpio_base = 32 * (idx), \
218 .irq_base = GPIO_IRQ_BASE(idx), \
219 .number_of_pins = 32, \
220 .pctl_name = "pfc-r8a7778", \
229 #define r8a7778_register_gpio(idx) \
230 platform_device_register_resndata( \
231 &platform_bus, "gpio_rcar", idx, \
232 r8a7778_gpio##idx##_resources, \
233 ARRAY_SIZE(r8a7778_gpio##idx##_resources), \
234 &r8a7778_gpio##idx##_platform_data, \
235 sizeof(r8a7778_gpio##idx##_platform_data))
237 void __init r8a7778_pinmux_init(void)
239 platform_device_register_simple(
242 ARRAY_SIZE(pfc_resources));
244 r8a7778_register_gpio(0);
245 r8a7778_register_gpio(1);
246 r8a7778_register_gpio(2);
247 r8a7778_register_gpio(3);
248 r8a7778_register_gpio(4);
252 static struct resource sdhi_resources[] __initdata = {
254 DEFINE_RES_MEM(0xFFE4C000, 0x100),
255 DEFINE_RES_IRQ(gic_iid(0x77)),
257 DEFINE_RES_MEM(0xFFE4D000, 0x100),
258 DEFINE_RES_IRQ(gic_iid(0x78)),
260 DEFINE_RES_MEM(0xFFE4F000, 0x100),
261 DEFINE_RES_IRQ(gic_iid(0x76)),
264 void __init r8a7778_sdhi_init(int id,
265 struct sh_mobile_sdhi_info *info)
267 BUG_ON(id < 0 || id > 2);
269 platform_device_register_resndata(
270 &platform_bus, "sh_mobile_sdhi", id,
271 sdhi_resources + (2 * id), 2,
272 info, sizeof(*info));
276 static struct resource i2c_resources[] __initdata = {
278 DEFINE_RES_MEM(0xffc70000, 0x1000),
279 DEFINE_RES_IRQ(gic_iid(0x63)),
281 DEFINE_RES_MEM(0xffc71000, 0x1000),
282 DEFINE_RES_IRQ(gic_iid(0x6e)),
284 DEFINE_RES_MEM(0xffc72000, 0x1000),
285 DEFINE_RES_IRQ(gic_iid(0x6c)),
287 DEFINE_RES_MEM(0xffc73000, 0x1000),
288 DEFINE_RES_IRQ(gic_iid(0x6d)),
291 void __init r8a7778_add_i2c_device(int id)
293 BUG_ON(id < 0 || id > 3);
295 platform_device_register_simple(
297 i2c_resources + (2 * id), 2);
301 static struct resource hspi_resources[] __initdata = {
303 DEFINE_RES_MEM(0xfffc7000, 0x18),
304 DEFINE_RES_IRQ(gic_iid(0x5f)),
306 DEFINE_RES_MEM(0xfffc8000, 0x18),
307 DEFINE_RES_IRQ(gic_iid(0x74)),
309 DEFINE_RES_MEM(0xfffc6000, 0x18),
310 DEFINE_RES_IRQ(gic_iid(0x75)),
313 void __init r8a7778_add_hspi_device(int id)
315 BUG_ON(id < 0 || id > 2);
317 platform_device_register_simple(
319 hspi_resources + (2 * id), 2);
323 static struct resource mmc_resources[] __initdata = {
324 DEFINE_RES_MEM(0xffe4e000, 0x100),
325 DEFINE_RES_IRQ(gic_iid(0x5d)),
328 void __init r8a7778_add_mmc_device(struct sh_mmcif_plat_data *info)
330 platform_device_register_resndata(
331 &platform_bus, "sh_mmcif", -1,
332 mmc_resources, ARRAY_SIZE(mmc_resources),
333 info, sizeof(*info));
337 #define R8A7778_VIN(idx) \
338 static struct resource vin##idx##_resources[] __initdata = { \
339 DEFINE_RES_MEM(0xffc50000 + 0x1000 * (idx), 0x1000), \
340 DEFINE_RES_IRQ(gic_iid(0x5a)), \
343 static struct platform_device_info vin##idx##_info __initdata = { \
344 .parent = &platform_bus, \
345 .name = "r8a7778-vin", \
347 .res = vin##idx##_resources, \
348 .num_res = ARRAY_SIZE(vin##idx##_resources), \
349 .dma_mask = DMA_BIT_MASK(32), \
355 static struct platform_device_info *vin_info_table[] __initdata = {
360 void __init r8a7778_add_vin_device(int id, struct rcar_vin_platform_data *pdata)
362 BUG_ON(id < 0 || id > 1);
364 vin_info_table[id]->data = pdata;
365 vin_info_table[id]->size_data = sizeof(*pdata);
367 platform_device_register_full(vin_info_table[id]);
370 void __init r8a7778_add_standard_devices(void)
374 #ifdef CONFIG_CACHE_L2X0
375 void __iomem *base = ioremap_nocache(0xf0100000, 0x1000);
378 * Early BRESP enable, Shared attribute override enable, 64K*16way
379 * don't call iounmap(base)
381 l2x0_init(base, 0x40470000, 0x82000fff);
385 for (i = 0; i < ARRAY_SIZE(scif_platform_data); i++)
386 platform_device_register_data(&platform_bus, "sh-sci", i,
387 &scif_platform_data[i],
388 sizeof(struct plat_sci_port));
390 r8a7778_register_tmu(0);
391 r8a7778_register_tmu(1);
394 void __init r8a7778_init_late(void)
396 phy = usb_get_phy(USB_PHY_TYPE_USB2);
398 platform_device_register_full(&ehci_info);
399 platform_device_register_full(&ohci_info);
402 static struct renesas_intc_irqpin_config irqpin_platform_data __initdata = {
403 .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
404 .sense_bitfield_width = 2,
407 static struct resource irqpin_resources[] __initdata = {
408 DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */
409 DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */
410 DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */
411 DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */
412 DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */
413 DEFINE_RES_IRQ(gic_iid(0x3b)), /* IRQ0 */
414 DEFINE_RES_IRQ(gic_iid(0x3c)), /* IRQ1 */
415 DEFINE_RES_IRQ(gic_iid(0x3d)), /* IRQ2 */
416 DEFINE_RES_IRQ(gic_iid(0x3e)), /* IRQ3 */
419 void __init r8a7778_init_irq_extpin(int irlm)
421 void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE);
425 pr_warn("r8a7778: unable to setup external irq pin mode\n");
429 tmp = ioread32(icr0);
431 tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */
433 tmp &= ~(1 << 23); /* IRL mode - not supported */
434 tmp |= (1 << 21); /* LVLMODE = 1 */
435 iowrite32(tmp, icr0);
439 platform_device_register_resndata(
440 &platform_bus, "renesas_intc_irqpin", -1,
441 irqpin_resources, ARRAY_SIZE(irqpin_resources),
442 &irqpin_platform_data, sizeof(irqpin_platform_data));
445 void __init r8a7778_init_delay(void)
447 shmobile_setup_delay(800, 1, 3); /* Cortex-A9 @ 800MHz */
451 #define INT2SMSKCR0 0x82288 /* 0xfe782288 */
452 #define INT2SMSKCR1 0x8228c /* 0xfe78228c */
454 #define INT2NTSR0 0x00018 /* 0xfe700018 */
455 #define INT2NTSR1 0x0002c /* 0xfe70002c */
456 void __init r8a7778_init_irq_dt(void)
458 void __iomem *base = ioremap_nocache(0xfe700000, 0x00100000);
464 /* route all interrupts to ARM */
465 __raw_writel(0x73ffffff, base + INT2NTSR0);
466 __raw_writel(0xffffffff, base + INT2NTSR1);
468 /* unmask all known interrupts in INTCS2 */
469 __raw_writel(0x08330773, base + INT2SMSKCR0);
470 __raw_writel(0x00311110, base + INT2SMSKCR1);
475 static const char *r8a7778_compat_dt[] __initdata = {
480 DT_MACHINE_START(R8A7778_DT, "Generic R8A7778 (Flattened Device Tree)")
481 .init_early = r8a7778_init_delay,
482 .init_irq = r8a7778_init_irq_dt,
483 .init_time = shmobile_timer_init,
484 .dt_compat = r8a7778_compat_dt,
485 .init_late = r8a7778_init_late,
488 #endif /* CONFIG_USE_OF */