2 * TI DaVinci DM365 chip specific setup
4 * Copyright (C) 2009 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
16 #include <linux/clk-provider.h>
17 #include <linux/clk/davinci.h>
18 #include <linux/clkdev.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/dmaengine.h>
21 #include <linux/init.h>
23 #include <linux/irqchip/irq-davinci-aintc.h>
24 #include <linux/platform_data/edma.h>
25 #include <linux/platform_data/gpio-davinci.h>
26 #include <linux/platform_data/keyscan-davinci.h>
27 #include <linux/platform_data/spi-davinci.h>
28 #include <linux/platform_device.h>
29 #include <linux/serial_8250.h>
30 #include <linux/spi/spi.h>
32 #include <asm/mach/map.h>
34 #include <mach/common.h>
35 #include <mach/cputype.h>
37 #include <mach/serial.h>
38 #include <mach/time.h>
45 #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
46 #define DM365_RTC_BASE 0x01c69000
47 #define DM365_KEYSCAN_BASE 0x01c69400
48 #define DM365_OSD_BASE 0x01c71c00
49 #define DM365_VENC_BASE 0x01c71e00
50 #define DAVINCI_DM365_VC_BASE 0x01d0c000
51 #define DAVINCI_DMA_VC_TX 2
52 #define DAVINCI_DMA_VC_RX 3
53 #define DM365_EMAC_BASE 0x01d07000
54 #define DM365_EMAC_MDIO_BASE (DM365_EMAC_BASE + 0x4000)
55 #define DM365_EMAC_CNTRL_OFFSET 0x0000
56 #define DM365_EMAC_CNTRL_MOD_OFFSET 0x3000
57 #define DM365_EMAC_CNTRL_RAM_OFFSET 0x1000
58 #define DM365_EMAC_CNTRL_RAM_SIZE 0x2000
64 static const struct mux_config dm365_pins[] = {
65 #ifdef CONFIG_DAVINCI_MUX
66 MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
68 MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
69 MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
70 MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
71 MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
72 MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
73 MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
75 MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
76 MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
78 MUX_CFG(DM365, AEMIF_AR_A14, 2, 0, 3, 1, false)
79 MUX_CFG(DM365, AEMIF_AR_BA0, 2, 0, 3, 2, false)
80 MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
81 MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
82 MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
83 MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
84 MUX_CFG(DM365, AEMIF_CE1, 2, 8, 1, 0, false)
85 MUX_CFG(DM365, AEMIF_WE_OE, 2, 9, 1, 0, false)
87 MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
88 MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
89 MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
90 MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
91 MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
92 MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
94 MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
95 MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
96 MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
97 MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
98 MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
100 MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
101 MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
102 MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
103 MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
104 MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
105 MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
107 MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
108 MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
109 MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
110 MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
111 MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
112 MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
113 MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
114 MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
115 MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
116 MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
117 MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
118 MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
119 MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
120 MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
121 MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
122 MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
123 MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
125 MUX_CFG(DM365, KEYSCAN, 2, 0, 0x3f, 0x3f, false)
127 MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
128 MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
129 MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
130 MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
131 MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
132 MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
133 MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
134 MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
135 MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
136 MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
137 MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
138 MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
140 MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
141 MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
142 MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
143 MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
144 MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
146 MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
147 MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
148 MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
149 MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
150 MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
152 MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
153 MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
154 MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
155 MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
156 MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
158 MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
159 MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
160 MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
161 MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
162 MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
164 MUX_CFG(DM365, CLKOUT0, 4, 20, 3, 3, false)
165 MUX_CFG(DM365, CLKOUT1, 4, 16, 3, 3, false)
166 MUX_CFG(DM365, CLKOUT2, 4, 8, 3, 3, false)
168 MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
169 MUX_CFG(DM365, GPIO30, 4, 6, 3, 0, false)
170 MUX_CFG(DM365, GPIO31, 4, 8, 3, 0, false)
171 MUX_CFG(DM365, GPIO32, 4, 10, 3, 0, false)
172 MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
173 MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
174 MUX_CFG(DM365, GPIO64_57, 2, 6, 1, 0, false)
176 MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
177 MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
178 MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
179 MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
180 MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
181 MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
182 MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
183 MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
184 MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
185 MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
187 INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
188 INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
189 INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
190 INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
191 INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
192 INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
193 INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
194 INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
195 INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
196 INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
197 INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
198 INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
199 INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
200 INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
201 INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
202 INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
203 INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
204 INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
206 EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
207 EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
208 EVT_CFG(DM365, EVT2_VC_TX, 0, 1, 1, false)
209 EVT_CFG(DM365, EVT3_VC_RX, 1, 1, 1, false)
213 static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
215 static struct davinci_spi_platform_data dm365_spi0_pdata = {
216 .version = SPI_VERSION_1,
218 .dma_event_q = EVENTQ_3,
219 .prescaler_limit = 1,
222 static struct resource dm365_spi0_resources[] = {
226 .flags = IORESOURCE_MEM,
229 .start = DAVINCI_INTC_IRQ(IRQ_DM365_SPIINT0_0),
230 .flags = IORESOURCE_IRQ,
234 static struct platform_device dm365_spi0_device = {
235 .name = "spi_davinci",
238 .dma_mask = &dm365_spi0_dma_mask,
239 .coherent_dma_mask = DMA_BIT_MASK(32),
240 .platform_data = &dm365_spi0_pdata,
242 .num_resources = ARRAY_SIZE(dm365_spi0_resources),
243 .resource = dm365_spi0_resources,
246 void __init dm365_init_spi0(unsigned chipselect_mask,
247 const struct spi_board_info *info, unsigned len)
249 davinci_cfg_reg(DM365_SPI0_SCLK);
250 davinci_cfg_reg(DM365_SPI0_SDI);
251 davinci_cfg_reg(DM365_SPI0_SDO);
253 /* not all slaves will be wired up */
254 if (chipselect_mask & BIT(0))
255 davinci_cfg_reg(DM365_SPI0_SDENA0);
256 if (chipselect_mask & BIT(1))
257 davinci_cfg_reg(DM365_SPI0_SDENA1);
259 spi_register_board_info(info, len);
261 platform_device_register(&dm365_spi0_device);
264 static struct resource dm365_gpio_resources[] = {
266 .start = DAVINCI_GPIO_BASE,
267 .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
268 .flags = IORESOURCE_MEM,
271 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO0),
272 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO0),
273 .flags = IORESOURCE_IRQ,
276 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO1),
277 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO1),
278 .flags = IORESOURCE_IRQ,
281 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO2),
282 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO2),
283 .flags = IORESOURCE_IRQ,
286 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO3),
287 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO3),
288 .flags = IORESOURCE_IRQ,
291 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO4),
292 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO4),
293 .flags = IORESOURCE_IRQ,
296 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO5),
297 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO5),
298 .flags = IORESOURCE_IRQ,
301 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO6),
302 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO6),
303 .flags = IORESOURCE_IRQ,
306 .start = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO7),
307 .end = DAVINCI_INTC_IRQ(IRQ_DM365_GPIO7),
308 .flags = IORESOURCE_IRQ,
312 static struct davinci_gpio_platform_data dm365_gpio_platform_data = {
313 .no_auto_base = true,
319 int __init dm365_gpio_register(void)
321 return davinci_gpio_register(dm365_gpio_resources,
322 ARRAY_SIZE(dm365_gpio_resources),
323 &dm365_gpio_platform_data);
326 static struct emac_platform_data dm365_emac_pdata = {
327 .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
328 .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
329 .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
330 .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
331 .version = EMAC_VERSION_2,
334 static struct resource dm365_emac_resources[] = {
336 .start = DM365_EMAC_BASE,
337 .end = DM365_EMAC_BASE + SZ_16K - 1,
338 .flags = IORESOURCE_MEM,
341 .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXTHRESH),
342 .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXTHRESH),
343 .flags = IORESOURCE_IRQ,
346 .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXPULSE),
347 .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_RXPULSE),
348 .flags = IORESOURCE_IRQ,
351 .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_TXPULSE),
352 .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_TXPULSE),
353 .flags = IORESOURCE_IRQ,
356 .start = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_MISCPULSE),
357 .end = DAVINCI_INTC_IRQ(IRQ_DM365_EMAC_MISCPULSE),
358 .flags = IORESOURCE_IRQ,
362 static struct platform_device dm365_emac_device = {
363 .name = "davinci_emac",
366 .platform_data = &dm365_emac_pdata,
368 .num_resources = ARRAY_SIZE(dm365_emac_resources),
369 .resource = dm365_emac_resources,
372 static struct resource dm365_mdio_resources[] = {
374 .start = DM365_EMAC_MDIO_BASE,
375 .end = DM365_EMAC_MDIO_BASE + SZ_4K - 1,
376 .flags = IORESOURCE_MEM,
380 static struct platform_device dm365_mdio_device = {
381 .name = "davinci_mdio",
383 .num_resources = ARRAY_SIZE(dm365_mdio_resources),
384 .resource = dm365_mdio_resources,
387 static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
395 [IRQ_DM365_INSFINT] = 7,
399 [IRQ_DM365_IMCOPINT] = 4,
401 [IRQ_DM365_RTOINT] = 7,
402 [IRQ_DM365_TINT5] = 7,
403 [IRQ_DM365_TINT6] = 5,
409 [IRQ_DM365_SPINT2_1] = 7,
410 [IRQ_DM365_TINT7] = 7,
411 [IRQ_DM365_SDIOINT0] = 7,
415 [IRQ_DM365_MMCINT1] = 7,
416 [IRQ_DM365_PWMINT3] = 7,
418 [IRQ_DM365_SDIOINT1] = 2,
419 [IRQ_TINT0_TINT12] = 7,
420 [IRQ_TINT0_TINT34] = 7,
421 [IRQ_TINT1_TINT12] = 7,
422 [IRQ_TINT1_TINT34] = 7,
429 [IRQ_DM365_RTCINT] = 3,
430 [IRQ_DM365_SPIINT0_0] = 3,
431 [IRQ_DM365_SPIINT3_0] = 3,
432 [IRQ_DM365_GPIO0] = 3,
433 [IRQ_DM365_GPIO1] = 7,
434 [IRQ_DM365_GPIO2] = 4,
435 [IRQ_DM365_GPIO3] = 4,
436 [IRQ_DM365_GPIO4] = 7,
437 [IRQ_DM365_GPIO5] = 7,
438 [IRQ_DM365_GPIO6] = 7,
439 [IRQ_DM365_GPIO7] = 7,
440 [IRQ_DM365_EMAC_RXTHRESH] = 7,
441 [IRQ_DM365_EMAC_RXPULSE] = 7,
442 [IRQ_DM365_EMAC_TXPULSE] = 7,
443 [IRQ_DM365_EMAC_MISCPULSE] = 7,
444 [IRQ_DM365_GPIO12] = 7,
445 [IRQ_DM365_GPIO13] = 7,
446 [IRQ_DM365_GPIO14] = 7,
447 [IRQ_DM365_GPIO15] = 7,
448 [IRQ_DM365_KEYINT] = 7,
449 [IRQ_DM365_TCERRINT2] = 7,
450 [IRQ_DM365_TCERRINT3] = 7,
451 [IRQ_DM365_EMUINT] = 7,
454 /* Four Transfer Controllers on DM365 */
455 static s8 dm365_queue_priority_mapping[][2] = {
456 /* {event queue no, Priority} */
464 static const struct dma_slave_map dm365_edma_map[] = {
465 { "davinci-mcbsp.0", "tx", EDMA_FILTER_PARAM(0, 2) },
466 { "davinci-mcbsp.0", "rx", EDMA_FILTER_PARAM(0, 3) },
467 { "davinci_voicecodec", "tx", EDMA_FILTER_PARAM(0, 2) },
468 { "davinci_voicecodec", "rx", EDMA_FILTER_PARAM(0, 3) },
469 { "spi_davinci.2", "tx", EDMA_FILTER_PARAM(0, 10) },
470 { "spi_davinci.2", "rx", EDMA_FILTER_PARAM(0, 11) },
471 { "spi_davinci.1", "tx", EDMA_FILTER_PARAM(0, 14) },
472 { "spi_davinci.1", "rx", EDMA_FILTER_PARAM(0, 15) },
473 { "spi_davinci.0", "tx", EDMA_FILTER_PARAM(0, 16) },
474 { "spi_davinci.0", "rx", EDMA_FILTER_PARAM(0, 17) },
475 { "spi_davinci.3", "tx", EDMA_FILTER_PARAM(0, 18) },
476 { "spi_davinci.3", "rx", EDMA_FILTER_PARAM(0, 19) },
477 { "da830-mmc.0", "rx", EDMA_FILTER_PARAM(0, 26) },
478 { "da830-mmc.0", "tx", EDMA_FILTER_PARAM(0, 27) },
479 { "da830-mmc.1", "rx", EDMA_FILTER_PARAM(0, 30) },
480 { "da830-mmc.1", "tx", EDMA_FILTER_PARAM(0, 31) },
483 static struct edma_soc_info dm365_edma_pdata = {
484 .queue_priority_mapping = dm365_queue_priority_mapping,
485 .default_queue = EVENTQ_3,
486 .slave_map = dm365_edma_map,
487 .slavecnt = ARRAY_SIZE(dm365_edma_map),
490 static struct resource edma_resources[] = {
494 .end = 0x01c00000 + SZ_64K - 1,
495 .flags = IORESOURCE_MEM,
500 .end = 0x01c10000 + SZ_1K - 1,
501 .flags = IORESOURCE_MEM,
506 .end = 0x01c10400 + SZ_1K - 1,
507 .flags = IORESOURCE_MEM,
512 .end = 0x01c10800 + SZ_1K - 1,
513 .flags = IORESOURCE_MEM,
518 .end = 0x01c10c00 + SZ_1K - 1,
519 .flags = IORESOURCE_MEM,
522 .name = "edma3_ccint",
523 .start = DAVINCI_INTC_IRQ(IRQ_CCINT0),
524 .flags = IORESOURCE_IRQ,
527 .name = "edma3_ccerrint",
528 .start = DAVINCI_INTC_IRQ(IRQ_CCERRINT),
529 .flags = IORESOURCE_IRQ,
531 /* not using TC*_ERR */
534 static const struct platform_device_info dm365_edma_device __initconst = {
537 .dma_mask = DMA_BIT_MASK(32),
538 .res = edma_resources,
539 .num_res = ARRAY_SIZE(edma_resources),
540 .data = &dm365_edma_pdata,
541 .size_data = sizeof(dm365_edma_pdata),
544 static struct resource dm365_asp_resources[] = {
547 .start = DAVINCI_DM365_ASP0_BASE,
548 .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
549 .flags = IORESOURCE_MEM,
552 .start = DAVINCI_DMA_ASP0_TX,
553 .end = DAVINCI_DMA_ASP0_TX,
554 .flags = IORESOURCE_DMA,
557 .start = DAVINCI_DMA_ASP0_RX,
558 .end = DAVINCI_DMA_ASP0_RX,
559 .flags = IORESOURCE_DMA,
563 static struct platform_device dm365_asp_device = {
564 .name = "davinci-mcbsp",
566 .num_resources = ARRAY_SIZE(dm365_asp_resources),
567 .resource = dm365_asp_resources,
570 static struct resource dm365_vc_resources[] = {
572 .start = DAVINCI_DM365_VC_BASE,
573 .end = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
574 .flags = IORESOURCE_MEM,
577 .start = DAVINCI_DMA_VC_TX,
578 .end = DAVINCI_DMA_VC_TX,
579 .flags = IORESOURCE_DMA,
582 .start = DAVINCI_DMA_VC_RX,
583 .end = DAVINCI_DMA_VC_RX,
584 .flags = IORESOURCE_DMA,
588 static struct platform_device dm365_vc_device = {
589 .name = "davinci_voicecodec",
591 .num_resources = ARRAY_SIZE(dm365_vc_resources),
592 .resource = dm365_vc_resources,
595 static struct resource dm365_rtc_resources[] = {
597 .start = DM365_RTC_BASE,
598 .end = DM365_RTC_BASE + SZ_1K - 1,
599 .flags = IORESOURCE_MEM,
602 .start = DAVINCI_INTC_IRQ(IRQ_DM365_RTCINT),
603 .flags = IORESOURCE_IRQ,
607 static struct platform_device dm365_rtc_device = {
608 .name = "rtc_davinci",
610 .num_resources = ARRAY_SIZE(dm365_rtc_resources),
611 .resource = dm365_rtc_resources,
614 static struct map_desc dm365_io_desc[] = {
617 .pfn = __phys_to_pfn(IO_PHYS),
623 static struct resource dm365_ks_resources[] = {
626 .start = DM365_KEYSCAN_BASE,
627 .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
628 .flags = IORESOURCE_MEM,
632 .start = DAVINCI_INTC_IRQ(IRQ_DM365_KEYINT),
633 .end = DAVINCI_INTC_IRQ(IRQ_DM365_KEYINT),
634 .flags = IORESOURCE_IRQ,
638 static struct platform_device dm365_ks_device = {
639 .name = "davinci_keyscan",
641 .num_resources = ARRAY_SIZE(dm365_ks_resources),
642 .resource = dm365_ks_resources,
645 /* Contents of JTAG ID register used to identify exact cpu type */
646 static struct davinci_id dm365_ids[] = {
650 .manufacturer = 0x017,
651 .cpu_id = DAVINCI_CPU_ID_DM365,
652 .name = "dm365_rev1.1",
657 .manufacturer = 0x017,
658 .cpu_id = DAVINCI_CPU_ID_DM365,
659 .name = "dm365_rev1.2",
663 static struct davinci_timer_info dm365_timer_info = {
664 .timers = davinci_timer_instance,
665 .clockevent_id = T0_BOT,
666 .clocksource_id = T0_TOP,
669 #define DM365_UART1_BASE (IO_PHYS + 0x106000)
671 static struct plat_serial8250_port dm365_serial0_platform_data[] = {
673 .mapbase = DAVINCI_UART0_BASE,
674 .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT0),
675 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
684 static struct plat_serial8250_port dm365_serial1_platform_data[] = {
686 .mapbase = DM365_UART1_BASE,
687 .irq = DAVINCI_INTC_IRQ(IRQ_UARTINT1),
688 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
698 struct platform_device dm365_serial_device[] = {
700 .name = "serial8250",
701 .id = PLAT8250_DEV_PLATFORM,
703 .platform_data = dm365_serial0_platform_data,
707 .name = "serial8250",
708 .id = PLAT8250_DEV_PLATFORM1,
710 .platform_data = dm365_serial1_platform_data,
717 static const struct davinci_soc_info davinci_soc_info_dm365 = {
718 .io_desc = dm365_io_desc,
719 .io_desc_num = ARRAY_SIZE(dm365_io_desc),
720 .jtag_id_reg = 0x01c40028,
722 .ids_num = ARRAY_SIZE(dm365_ids),
723 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
724 .pinmux_pins = dm365_pins,
725 .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
726 .timer_info = &dm365_timer_info,
727 .emac_pdata = &dm365_emac_pdata,
728 .sram_dma = 0x00010000,
732 void __init dm365_init_asp(void)
734 davinci_cfg_reg(DM365_MCBSP0_BDX);
735 davinci_cfg_reg(DM365_MCBSP0_X);
736 davinci_cfg_reg(DM365_MCBSP0_BFSX);
737 davinci_cfg_reg(DM365_MCBSP0_BDR);
738 davinci_cfg_reg(DM365_MCBSP0_R);
739 davinci_cfg_reg(DM365_MCBSP0_BFSR);
740 davinci_cfg_reg(DM365_EVT2_ASP_TX);
741 davinci_cfg_reg(DM365_EVT3_ASP_RX);
742 platform_device_register(&dm365_asp_device);
745 void __init dm365_init_vc(void)
747 davinci_cfg_reg(DM365_EVT2_VC_TX);
748 davinci_cfg_reg(DM365_EVT3_VC_RX);
749 platform_device_register(&dm365_vc_device);
752 void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
754 dm365_ks_device.dev.platform_data = pdata;
755 platform_device_register(&dm365_ks_device);
758 void __init dm365_init_rtc(void)
760 davinci_cfg_reg(DM365_INT_PRTCSS);
761 platform_device_register(&dm365_rtc_device);
764 void __init dm365_init(void)
766 davinci_common_init(&davinci_soc_info_dm365);
767 davinci_map_sysmod();
770 void __init dm365_init_time(void)
772 void __iomem *pll1, *pll2, *psc;
775 clk_register_fixed_rate(NULL, "ref_clk", NULL, 0, DM365_REF_FREQ);
777 pll1 = ioremap(DAVINCI_PLL1_BASE, SZ_1K);
778 dm365_pll1_init(NULL, pll1, NULL);
780 pll2 = ioremap(DAVINCI_PLL2_BASE, SZ_1K);
781 dm365_pll2_init(NULL, pll2, NULL);
783 psc = ioremap(DAVINCI_PWR_SLEEP_CNTRL_BASE, SZ_4K);
784 dm365_psc_init(NULL, psc);
786 clk = clk_get(NULL, "timer0");
788 davinci_timer_init(clk);
791 void __init dm365_register_clocks(void)
793 /* all clocks are currently registered in dm365_init_time() */
796 static struct resource dm365_vpss_resources[] = {
798 /* VPSS ISP5 Base address */
801 .end = 0x01c70000 + 0xff,
802 .flags = IORESOURCE_MEM,
805 /* VPSS CLK Base address */
808 .end = 0x01c70200 + 0xff,
809 .flags = IORESOURCE_MEM,
813 static struct platform_device dm365_vpss_device = {
816 .dev.platform_data = "dm365_vpss",
817 .num_resources = ARRAY_SIZE(dm365_vpss_resources),
818 .resource = dm365_vpss_resources,
821 static struct resource vpfe_resources[] = {
823 .start = DAVINCI_INTC_IRQ(IRQ_VDINT0),
824 .end = DAVINCI_INTC_IRQ(IRQ_VDINT0),
825 .flags = IORESOURCE_IRQ,
828 .start = DAVINCI_INTC_IRQ(IRQ_VDINT1),
829 .end = DAVINCI_INTC_IRQ(IRQ_VDINT1),
830 .flags = IORESOURCE_IRQ,
834 static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
835 static struct platform_device vpfe_capture_dev = {
836 .name = CAPTURE_DRV_NAME,
838 .num_resources = ARRAY_SIZE(vpfe_resources),
839 .resource = vpfe_resources,
841 .dma_mask = &vpfe_capture_dma_mask,
842 .coherent_dma_mask = DMA_BIT_MASK(32),
846 static void dm365_isif_setup_pinmux(void)
848 davinci_cfg_reg(DM365_VIN_CAM_WEN);
849 davinci_cfg_reg(DM365_VIN_CAM_VD);
850 davinci_cfg_reg(DM365_VIN_CAM_HD);
851 davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
852 davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
855 static struct resource isif_resource[] = {
856 /* ISIF Base address */
859 .end = 0x01c71000 + 0x1ff,
860 .flags = IORESOURCE_MEM,
862 /* ISIF Linearization table 0 */
865 .end = 0x1C7C000 + 0x2ff,
866 .flags = IORESOURCE_MEM,
868 /* ISIF Linearization table 1 */
871 .end = 0x1C7C400 + 0x2ff,
872 .flags = IORESOURCE_MEM,
875 static struct platform_device dm365_isif_dev = {
878 .num_resources = ARRAY_SIZE(isif_resource),
879 .resource = isif_resource,
881 .dma_mask = &vpfe_capture_dma_mask,
882 .coherent_dma_mask = DMA_BIT_MASK(32),
883 .platform_data = dm365_isif_setup_pinmux,
887 static struct resource dm365_osd_resources[] = {
889 .start = DM365_OSD_BASE,
890 .end = DM365_OSD_BASE + 0xff,
891 .flags = IORESOURCE_MEM,
895 static u64 dm365_video_dma_mask = DMA_BIT_MASK(32);
897 static struct platform_device dm365_osd_dev = {
898 .name = DM365_VPBE_OSD_SUBDEV_NAME,
900 .num_resources = ARRAY_SIZE(dm365_osd_resources),
901 .resource = dm365_osd_resources,
903 .dma_mask = &dm365_video_dma_mask,
904 .coherent_dma_mask = DMA_BIT_MASK(32),
908 static struct resource dm365_venc_resources[] = {
910 .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
911 .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
912 .flags = IORESOURCE_IRQ,
914 /* venc registers io space */
916 .start = DM365_VENC_BASE,
917 .end = DM365_VENC_BASE + 0x177,
918 .flags = IORESOURCE_MEM,
920 /* vdaccfg registers io space */
922 .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
923 .end = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
924 .flags = IORESOURCE_MEM,
928 static struct resource dm365_v4l2_disp_resources[] = {
930 .start = DAVINCI_INTC_IRQ(IRQ_VENCINT),
931 .end = DAVINCI_INTC_IRQ(IRQ_VENCINT),
932 .flags = IORESOURCE_IRQ,
934 /* venc registers io space */
936 .start = DM365_VENC_BASE,
937 .end = DM365_VENC_BASE + 0x177,
938 .flags = IORESOURCE_MEM,
942 static int dm365_vpbe_setup_pinmux(u32 if_type, int field)
945 case MEDIA_BUS_FMT_SGRBG8_1X8:
946 davinci_cfg_reg(DM365_VOUT_FIELD_G81);
947 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
948 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
950 case MEDIA_BUS_FMT_YUYV10_1X20:
952 davinci_cfg_reg(DM365_VOUT_FIELD);
954 davinci_cfg_reg(DM365_VOUT_FIELD_G81);
955 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
956 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
965 static int dm365_venc_setup_clock(enum vpbe_enc_timings_type type,
968 void __iomem *vpss_clkctl_reg;
971 vpss_clkctl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
975 val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
977 case VPBE_ENC_DV_TIMINGS:
978 if (pclock <= 27000000) {
979 val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
981 /* set sysclk4 to output 74.25 MHz from pll1 */
982 val = VPSS_PLLC2SYSCLK5_ENABLE | VPSS_DACCLKEN_ENABLE |
983 VPSS_VENCCLKEN_ENABLE;
989 writel(val, vpss_clkctl_reg);
994 static struct platform_device dm365_vpbe_display = {
997 .num_resources = ARRAY_SIZE(dm365_v4l2_disp_resources),
998 .resource = dm365_v4l2_disp_resources,
1000 .dma_mask = &dm365_video_dma_mask,
1001 .coherent_dma_mask = DMA_BIT_MASK(32),
1005 static struct venc_platform_data dm365_venc_pdata = {
1006 .setup_pinmux = dm365_vpbe_setup_pinmux,
1007 .setup_clock = dm365_venc_setup_clock,
1010 static struct platform_device dm365_venc_dev = {
1011 .name = DM365_VPBE_VENC_SUBDEV_NAME,
1013 .num_resources = ARRAY_SIZE(dm365_venc_resources),
1014 .resource = dm365_venc_resources,
1016 .dma_mask = &dm365_video_dma_mask,
1017 .coherent_dma_mask = DMA_BIT_MASK(32),
1018 .platform_data = (void *)&dm365_venc_pdata,
1022 static struct platform_device dm365_vpbe_dev = {
1023 .name = "vpbe_controller",
1026 .dma_mask = &dm365_video_dma_mask,
1027 .coherent_dma_mask = DMA_BIT_MASK(32),
1031 int __init dm365_init_video(struct vpfe_config *vpfe_cfg,
1032 struct vpbe_config *vpbe_cfg)
1034 if (vpfe_cfg || vpbe_cfg)
1035 platform_device_register(&dm365_vpss_device);
1038 vpfe_capture_dev.dev.platform_data = vpfe_cfg;
1039 platform_device_register(&dm365_isif_dev);
1040 platform_device_register(&vpfe_capture_dev);
1043 dm365_vpbe_dev.dev.platform_data = vpbe_cfg;
1044 platform_device_register(&dm365_osd_dev);
1045 platform_device_register(&dm365_venc_dev);
1046 platform_device_register(&dm365_vpbe_dev);
1047 platform_device_register(&dm365_vpbe_display);
1053 static const struct davinci_aintc_config dm365_aintc_config = {
1055 .start = DAVINCI_ARM_INTC_BASE,
1056 .end = DAVINCI_ARM_INTC_BASE + SZ_4K - 1,
1057 .flags = IORESOURCE_MEM,
1060 .prios = dm365_default_priorities,
1063 void __init dm365_init_irq(void)
1065 davinci_aintc_init(&dm365_aintc_config);
1068 static int __init dm365_init_devices(void)
1070 struct platform_device *edma_pdev;
1073 if (!cpu_is_davinci_dm365())
1076 davinci_cfg_reg(DM365_INT_EDMA_CC);
1077 edma_pdev = platform_device_register_full(&dm365_edma_device);
1078 if (IS_ERR(edma_pdev)) {
1079 pr_warn("%s: Failed to register eDMA\n", __func__);
1080 return PTR_ERR(edma_pdev);
1083 platform_device_register(&dm365_mdio_device);
1084 platform_device_register(&dm365_emac_device);
1086 ret = davinci_init_wdt();
1088 pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
1092 postcore_initcall(dm365_init_devices);