1 // SPDX-License-Identifier: BSD-3-Clause
3 * SDX55 SoC device tree source
5 * Copyright (c) 2018, The Linux Foundation. All rights reserved.
6 * Copyright (c) 2020, Linaro Ltd.
9 #include <dt-bindings/clock/qcom,gcc-sdx55.h>
10 #include <dt-bindings/clock/qcom,rpmh.h>
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interconnect/qcom,sdx55.h>
13 #include <dt-bindings/interrupt-controller/arm-gic.h>
14 #include <dt-bindings/power/qcom-rpmpd.h>
15 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>;
21 interrupt-parent = <&intc>;
24 device_type = "memory";
30 compatible = "fixed-clock";
32 clock-frequency = <38400000>;
33 clock-output-names = "xo_board";
36 sleep_clk: sleep-clk {
37 compatible = "fixed-clock";
39 clock-frequency = <32000>;
42 nand_clk_dummy: nand-clk-dummy {
43 compatible = "fixed-clock";
45 clock-frequency = <32000>;
55 compatible = "arm,cortex-a7";
57 enable-method = "psci";
59 power-domains = <&rpmhpd SDX55_CX>;
60 power-domain-names = "rpmhpd";
61 operating-points-v2 = <&cpu_opp_table>;
67 compatible = "qcom,scm-sdx55", "qcom,scm";
71 cpu_opp_table: opp-table-cpu {
72 compatible = "operating-points-v2";
76 opp-hz = /bits/ 64 <345600000>;
77 required-opps = <&rpmhpd_opp_low_svs>;
81 opp-hz = /bits/ 64 <576000000>;
82 required-opps = <&rpmhpd_opp_svs>;
86 opp-hz = /bits/ 64 <1094400000>;
87 required-opps = <&rpmhpd_opp_nom>;
91 opp-hz = /bits/ 64 <1555200000>;
92 required-opps = <&rpmhpd_opp_turbo>;
97 compatible = "arm,psci-1.0";
102 #address-cells = <1>;
106 hyp_mem: memory@8fc00000 {
108 reg = <0x8fc00000 0x80000>;
111 ac_db_mem: memory@8fc80000 {
113 reg = <0x8fc80000 0x40000>;
116 secdata_mem: memory@8fcfd000 {
118 reg = <0x8fcfd000 0x1000>;
121 sbl_mem: memory@8fd00000 {
123 reg = <0x8fd00000 0x100000>;
126 aop_image: memory@8fe00000 {
128 reg = <0x8fe00000 0x20000>;
131 aop_cmd_db: memory@8fe20000 {
132 compatible = "qcom,cmd-db";
133 reg = <0x8fe20000 0x20000>;
137 smem_mem: memory@8fe40000 {
139 reg = <0x8fe40000 0xc0000>;
142 tz_mem: memory@8ff00000 {
144 reg = <0x8ff00000 0x100000>;
147 tz_apps_mem: memory@90000000 {
149 reg = <0x90000000 0x500000>;
154 compatible = "qcom,smem";
155 memory-region = <&smem_mem>;
156 hwlocks = <&tcsr_mutex 3>;
160 compatible = "qcom,smp2p";
161 qcom,smem = <435>, <428>;
162 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
164 qcom,local-pid = <0>;
165 qcom,remote-pid = <1>;
167 modem_smp2p_out: master-kernel {
168 qcom,entry-name = "master-kernel";
169 #qcom,smem-state-cells = <1>;
172 modem_smp2p_in: slave-kernel {
173 qcom,entry-name = "slave-kernel";
174 interrupt-controller;
175 #interrupt-cells = <2>;
178 ipa_smp2p_out: ipa-ap-to-modem {
179 qcom,entry-name = "ipa";
180 #qcom,smem-state-cells = <1>;
183 ipa_smp2p_in: ipa-modem-to-ap {
184 qcom,entry-name = "ipa";
185 interrupt-controller;
186 #interrupt-cells = <2>;
191 #address-cells = <1>;
194 compatible = "simple-bus";
196 gcc: clock-controller@100000 {
197 compatible = "qcom,gcc-sdx55";
198 reg = <0x100000 0x1f0000>;
201 #power-domain-cells = <1>;
202 clock-names = "bi_tcxo", "sleep_clk";
203 clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>;
206 blsp1_uart3: serial@831000 {
207 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
208 reg = <0x00831000 0x200>;
209 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
212 clock-names = "core", "iface";
216 usb_hsphy: phy@ff4000 {
217 compatible = "qcom,sdx55-usb-hs-phy",
218 "qcom,usb-snps-hs-7nm-phy";
219 reg = <0x00ff4000 0x114>;
223 clocks = <&rpmhcc RPMH_CXO_CLK>;
226 resets = <&gcc GCC_QUSB2PHY_BCR>;
229 usb_qmpphy: phy@ff6000 {
230 compatible = "qcom,sdx55-qmp-usb3-uni-phy";
231 reg = <0x00ff6000 0x1c0>;
233 #address-cells = <1>;
237 clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
238 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
239 <&gcc GCC_USB3_PRIM_CLKREF_CLK>;
240 clock-names = "aux", "cfg_ahb", "ref";
242 resets = <&gcc GCC_USB3PHY_PHY_BCR>,
243 <&gcc GCC_USB3_PHY_BCR>;
244 reset-names = "phy", "common";
246 usb_ssphy: phy@ff6200 {
247 reg = <0x00ff6200 0x170>,
252 clocks = <&gcc GCC_USB3_PHY_PIPE_CLK>;
253 clock-names = "pipe0";
254 clock-output-names = "usb3_uni_phy_pipe_clk_src";
258 mc_virt: interconnect@1100000 {
259 compatible = "qcom,sdx55-mc-virt";
260 reg = <0x01100000 0x400000>;
261 #interconnect-cells = <1>;
262 qcom,bcm-voters = <&apps_bcm_voter>;
265 mem_noc: interconnect@9680000 {
266 compatible = "qcom,sdx55-mem-noc";
267 reg = <0x09680000 0x40000>;
268 #interconnect-cells = <1>;
269 qcom,bcm-voters = <&apps_bcm_voter>;
272 system_noc: interconnect@162c000 {
273 compatible = "qcom,sdx55-system-noc";
274 reg = <0x0162c000 0x31200>;
275 #interconnect-cells = <1>;
276 qcom,bcm-voters = <&apps_bcm_voter>;
279 qpic_bam: dma-controller@1b04000 {
280 compatible = "qcom,bam-v1.7.0";
281 reg = <0x01b04000 0x1c000>;
282 interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
283 clocks = <&rpmhcc RPMH_QPIC_CLK>;
284 clock-names = "bam_clk";
287 qcom,controlled-remotely;
291 qpic_nand: nand-controller@1b30000 {
292 compatible = "qcom,sdx55-nand";
293 reg = <0x01b30000 0x10000>;
294 #address-cells = <1>;
296 clocks = <&rpmhcc RPMH_QPIC_CLK>,
298 clock-names = "core", "aon";
300 dmas = <&qpic_bam 0>,
303 dma-names = "tx", "rx", "cmd";
307 pcie_rc: pcie@1c00000 {
308 compatible = "qcom,pcie-sdx55";
309 reg = <0x01c00000 0x3000>,
313 <0x40100000 0x100000>;
320 linux,pci-domain = <0>;
321 bus-range = <0x00 0xff>;
324 #address-cells = <3>;
327 ranges = <0x01000000 0x0 0x00000000 0x40200000 0x0 0x100000>,
328 <0x02000000 0x0 0x40300000 0x40300000 0x0 0x3fd00000>;
330 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
332 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
333 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
334 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
335 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
336 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
337 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
338 interrupt-names = "msi",
346 #interrupt-cells = <1>;
347 interrupt-map-mask = <0 0 0 0x7>;
348 interrupt-map = <0 0 0 1 &intc 0 0 0 141 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
349 <0 0 0 2 &intc 0 0 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
350 <0 0 0 3 &intc 0 0 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
351 <0 0 0 4 &intc 0 0 0 144 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
353 clocks = <&gcc GCC_PCIE_PIPE_CLK>,
354 <&gcc GCC_PCIE_AUX_CLK>,
355 <&gcc GCC_PCIE_CFG_AHB_CLK>,
356 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
357 <&gcc GCC_PCIE_SLV_AXI_CLK>,
358 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
359 <&gcc GCC_PCIE_SLEEP_CLK>;
360 clock-names = "pipe",
368 assigned-clocks = <&gcc GCC_PCIE_AUX_CLK>;
369 assigned-clock-rates = <19200000>;
371 iommu-map = <0x0 &apps_smmu 0x0200 0x1>,
372 <0x100 &apps_smmu 0x0201 0x1>,
373 <0x200 &apps_smmu 0x0202 0x1>,
374 <0x300 &apps_smmu 0x0203 0x1>,
375 <0x400 &apps_smmu 0x0204 0x1>;
377 resets = <&gcc GCC_PCIE_BCR>;
380 power-domains = <&gcc PCIE_GDSC>;
383 phy-names = "pciephy";
388 pcie_ep: pcie-ep@1c00000 {
389 compatible = "qcom,sdx55-pcie-ep";
390 reg = <0x01c00000 0x3000>,
394 <0x40200000 0x100000>,
403 qcom,perst-regs = <&tcsr 0xb258 0xb270>;
405 clocks = <&gcc GCC_PCIE_AUX_CLK>,
406 <&gcc GCC_PCIE_CFG_AHB_CLK>,
407 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
408 <&gcc GCC_PCIE_SLV_AXI_CLK>,
409 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
410 <&gcc GCC_PCIE_SLEEP_CLK>,
411 <&gcc GCC_PCIE_0_CLKREF_CLK>;
420 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
421 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
422 interrupt-names = "global",
424 resets = <&gcc GCC_PCIE_BCR>;
425 reset-names = "core";
426 power-domains = <&gcc PCIE_GDSC>;
428 phy-names = "pciephy";
429 max-link-speed = <3>;
435 pcie_phy: phy@1c07000 {
436 compatible = "qcom,sdx55-qmp-pcie-phy";
437 reg = <0x01c07000 0x1c4>;
438 #address-cells = <1>;
441 clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>,
442 <&gcc GCC_PCIE_CFG_AHB_CLK>,
443 <&gcc GCC_PCIE_0_CLKREF_CLK>,
444 <&gcc GCC_PCIE_RCHNG_PHY_CLK>;
450 resets = <&gcc GCC_PCIE_PHY_BCR>;
453 assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>;
454 assigned-clock-rates = <100000000>;
458 pcie_lane: lanes@1c06000 {
459 reg = <0x01c06000 0x104>, /* tx0 */
460 <0x01c06200 0x328>, /* rx0 */
461 <0x01c07200 0x1e8>, /* pcs */
462 <0x01c06800 0x104>, /* tx1 */
463 <0x01c06a00 0x328>, /* rx1 */
464 <0x01c07600 0x800>; /* pcs_misc */
465 clocks = <&gcc GCC_PCIE_PIPE_CLK>;
466 clock-names = "pipe0";
469 clock-output-names = "pcie_pipe_clk";
474 compatible = "qcom,sdx55-ipa";
476 iommus = <&apps_smmu 0x5e0 0x0>,
477 <&apps_smmu 0x5e2 0x0>;
478 reg = <0x1e40000 0x7000>,
481 reg-names = "ipa-reg",
485 interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>,
486 <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
487 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
488 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
489 interrupt-names = "ipa",
494 clocks = <&rpmhcc RPMH_IPA_CLK>;
495 clock-names = "core";
497 interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI_CH0>,
498 <&system_noc MASTER_IPA &system_noc SLAVE_OCIMEM>,
499 <&mem_noc MASTER_AMPSS_M0 &system_noc SLAVE_IPA_CFG>;
500 interconnect-names = "memory",
504 qcom,smem-states = <&ipa_smp2p_out 0>,
506 qcom,smem-state-names = "ipa-clock-enabled-valid",
512 tcsr_mutex: hwlock@1f40000 {
513 compatible = "qcom,tcsr-mutex";
514 reg = <0x01f40000 0x40000>;
518 tcsr: syscon@1fcb000 {
519 compatible = "qcom,sdx55-tcsr", "syscon";
520 reg = <0x01fc0000 0x1000>;
523 sdhc_1: mmc@8804000 {
524 compatible = "qcom,sdx55-sdhci", "qcom,sdhci-msm-v5";
525 reg = <0x08804000 0x1000>;
526 interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
527 <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
528 interrupt-names = "hc_irq", "pwr_irq";
529 clocks = <&gcc GCC_SDCC1_AHB_CLK>,
530 <&gcc GCC_SDCC1_APPS_CLK>;
531 clock-names = "iface", "core";
535 remoteproc_mpss: remoteproc@4080000 {
536 compatible = "qcom,sdx55-mpss-pas";
537 reg = <0x04080000 0x4040>;
539 interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>,
540 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
541 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
542 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
543 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
544 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
545 interrupt-names = "wdog", "fatal", "ready", "handover",
546 "stop-ack", "shutdown-ack";
548 clocks = <&rpmhcc RPMH_CXO_CLK>;
551 power-domains = <&rpmhpd SDX55_CX>,
553 power-domain-names = "cx", "mss";
555 qcom,smem-states = <&modem_smp2p_out 0>;
556 qcom,smem-state-names = "stop";
561 interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>;
563 qcom,remote-pid = <1>;
569 compatible = "qcom,sdx55-dwc3", "qcom,dwc3";
570 reg = <0x0a6f8800 0x400>;
572 #address-cells = <1>;
576 clocks = <&gcc GCC_USB30_SLV_AHB_CLK>,
577 <&gcc GCC_USB30_MASTER_CLK>,
578 <&gcc GCC_USB30_MSTR_AXI_CLK>,
579 <&gcc GCC_USB30_SLEEP_CLK>,
580 <&gcc GCC_USB30_MOCK_UTMI_CLK>;
581 clock-names = "cfg_noc",
587 assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
588 <&gcc GCC_USB30_MASTER_CLK>;
589 assigned-clock-rates = <19200000>, <200000000>;
591 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
592 <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
593 <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
594 <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
595 interrupt-names = "hs_phy_irq", "ss_phy_irq",
596 "dm_hs_phy_irq", "dp_hs_phy_irq";
598 power-domains = <&gcc USB30_GDSC>;
600 resets = <&gcc GCC_USB30_BCR>;
602 usb_dwc3: dwc3@a600000 {
603 compatible = "snps,dwc3";
604 reg = <0x0a600000 0xcd00>;
605 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
606 iommus = <&apps_smmu 0x1a0 0x0>;
607 snps,dis_u2_susphy_quirk;
608 snps,dis_enblslpm_quirk;
609 phys = <&usb_hsphy>, <&usb_ssphy>;
610 phy-names = "usb2-phy", "usb3-phy";
614 pdc: interrupt-controller@b210000 {
615 compatible = "qcom,sdx55-pdc", "qcom,pdc";
616 reg = <0x0b210000 0x30000>;
617 qcom,pdc-ranges = <0 179 52>;
618 #interrupt-cells = <3>;
619 interrupt-parent = <&intc>;
620 interrupt-controller;
624 compatible = "qcom,pshold";
625 reg = <0x0c264000 0x1000>;
628 spmi_bus: spmi@c440000 {
629 compatible = "qcom,spmi-pmic-arb";
630 reg = <0x0c440000 0x0000d00>,
631 <0x0c600000 0x2000000>,
632 <0x0e600000 0x0100000>,
633 <0x0e700000 0x00a0000>,
634 <0x0c40a000 0x0000700>;
635 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
636 interrupt-names = "periph_irq";
637 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
640 #address-cells = <2>;
642 interrupt-controller;
643 #interrupt-cells = <4>;
647 tlmm: pinctrl@f100000 {
648 compatible = "qcom,sdx55-pinctrl";
649 reg = <0xf100000 0x300000>;
650 interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>;
653 interrupt-controller;
654 #interrupt-cells = <2>;
655 gpio-ranges = <&tlmm 0 0 108>;
659 compatible = "qcom,sdx55-imem", "syscon", "simple-mfd";
660 reg = <0x1468f000 0x1000>;
662 #address-cells = <1>;
665 ranges = <0x0 0x1468f000 0x1000>;
668 compatible = "qcom,pil-reloc-info";
673 apps_smmu: iommu@15000000 {
674 compatible = "qcom,sdx55-smmu-500", "qcom,smmu-500", "arm,mmu-500";
675 reg = <0x15000000 0x20000>;
677 #global-interrupts = <1>;
678 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
679 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
680 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
681 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
682 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
683 <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
684 <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
685 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
686 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
687 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
688 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
689 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
690 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
691 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
692 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
693 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
694 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
697 intc: interrupt-controller@17800000 {
698 compatible = "qcom,msm-qgic2";
699 interrupt-controller;
700 interrupt-parent = <&intc>;
701 #interrupt-cells = <3>;
702 reg = <0x17800000 0x1000>,
706 a7pll: clock@17808000 {
707 compatible = "qcom,sdx55-a7pll";
708 reg = <0x17808000 0x1000>;
709 clocks = <&rpmhcc RPMH_CXO_CLK>;
710 clock-names = "bi_tcxo";
714 apcs: mailbox@17810000 {
715 compatible = "qcom,sdx55-apcs-gcc", "syscon";
716 reg = <0x17810000 0x2000>;
718 clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>;
719 clock-names = "ref", "pll", "aux";
724 compatible = "qcom,apss-wdt-sdx55", "qcom,kpss-wdt";
725 reg = <0x17817000 0x1000>;
726 clocks = <&sleep_clk>;
730 #address-cells = <1>;
733 compatible = "arm,armv7-timer-mem";
734 reg = <0x17820000 0x1000>;
735 clock-frequency = <19200000>;
739 interrupts = <GIC_SPI 7 0x4>,
741 reg = <0x17821000 0x1000>,
747 interrupts = <GIC_SPI 8 0x4>;
748 reg = <0x17823000 0x1000>;
754 interrupts = <GIC_SPI 9 0x4>;
755 reg = <0x17824000 0x1000>;
761 interrupts = <GIC_SPI 10 0x4>;
762 reg = <0x17825000 0x1000>;
768 interrupts = <GIC_SPI 11 0x4>;
769 reg = <0x17826000 0x1000>;
775 interrupts = <GIC_SPI 12 0x4>;
776 reg = <0x17827000 0x1000>;
782 interrupts = <GIC_SPI 13 0x4>;
783 reg = <0x17828000 0x1000>;
789 interrupts = <GIC_SPI 14 0x4>;
790 reg = <0x17829000 0x1000>;
795 apps_rsc: rsc@17840000 {
796 compatible = "qcom,rpmh-rsc";
797 reg = <0x17830000 0x10000>, <0x17840000 0x10000>;
798 reg-names = "drv-0", "drv-1";
799 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
800 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
801 qcom,tcs-offset = <0xd00>;
803 qcom,tcs-config = <ACTIVE_TCS 2>, <SLEEP_TCS 2>,
804 <WAKE_TCS 2>, <CONTROL_TCS 1>;
806 rpmhcc: clock-controller {
807 compatible = "qcom,sdx55-rpmh-clk";
810 clocks = <&xo_board>;
813 rpmhpd: power-controller {
814 compatible = "qcom,sdx55-rpmhpd";
815 #power-domain-cells = <1>;
816 operating-points-v2 = <&rpmhpd_opp_table>;
818 rpmhpd_opp_table: opp-table {
819 compatible = "operating-points-v2";
821 rpmhpd_opp_ret: opp1 {
822 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
825 rpmhpd_opp_min_svs: opp2 {
826 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
829 rpmhpd_opp_low_svs: opp3 {
830 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
833 rpmhpd_opp_svs: opp4 {
834 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
837 rpmhpd_opp_svs_l1: opp5 {
838 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
841 rpmhpd_opp_nom: opp6 {
842 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
845 rpmhpd_opp_nom_l1: opp7 {
846 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
849 rpmhpd_opp_nom_l2: opp8 {
850 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
853 rpmhpd_opp_turbo: opp9 {
854 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
857 rpmhpd_opp_turbo_l1: opp10 {
858 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
863 apps_bcm_voter: bcm-voter {
864 compatible = "qcom,bcm-voter";
870 compatible = "arm,armv7-timer";
871 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
872 <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
873 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
874 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
875 clock-frequency = <19200000>;