1 // SPDX-License-Identifier: GPL-2.0+
3 // Copyright 2011 Freescale Semiconductor, Inc.
4 // Copyright 2011 Linaro Ltd.
6 #include "imx51-pinfunc.h"
7 #include <dt-bindings/clock/imx5-clock.h>
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/input/input.h>
10 #include <dt-bindings/interrupt-controller/irq.h>
16 * The decompressor and also some bootloaders rely on a
17 * pre-existing /chosen node to be available to insert the
18 * command line and merge other ATAGS info.
19 * Also for U-Boot there must be a pre-existing /memory node.
22 memory { device_type = "memory"; };
44 tzic: tz-interrupt-controller@e0000000 {
45 compatible = "fsl,imx51-tzic", "fsl,tzic";
47 #interrupt-cells = <1>;
48 reg = <0xe0000000 0x4000>;
53 compatible = "fsl,imx-ckil", "fixed-clock";
55 clock-frequency = <32768>;
59 compatible = "fsl,imx-ckih1", "fixed-clock";
61 clock-frequency = <0>;
65 compatible = "fsl,imx-ckih2", "fixed-clock";
67 clock-frequency = <0>;
71 compatible = "fsl,imx-osc", "fixed-clock";
73 clock-frequency = <24000000>;
82 compatible = "arm,cortex-a8";
84 clock-latency = <62500>;
85 clocks = <&clks IMX5_CLK_CPU_PODF>;
92 voltage-tolerance = <5>;
97 compatible = "arm,cortex-a8-pmu";
98 interrupt-parent = <&tzic>;
103 compatible = "usb-nop-xceiv";
104 clocks = <&clks IMX5_CLK_USB_PHY_GATE>;
105 clock-names = "main_clk";
110 compatible = "fsl,imx-display-subsystem";
111 ports = <&ipu_di0>, <&ipu_di1>;
115 #address-cells = <1>;
117 compatible = "simple-bus";
118 interrupt-parent = <&tzic>;
121 iram: iram@1ffe0000 {
122 compatible = "mmio-sram";
123 reg = <0x1ffe0000 0x20000>;
127 #address-cells = <1>;
129 compatible = "fsl,imx51-ipu";
130 reg = <0x40000000 0x20000000>;
131 interrupts = <11 10>;
132 clocks = <&clks IMX5_CLK_IPU_GATE>,
133 <&clks IMX5_CLK_IPU_DI0_GATE>,
134 <&clks IMX5_CLK_IPU_DI1_GATE>;
135 clock-names = "bus", "di0", "di1";
141 ipu_di0_disp1: endpoint {
148 ipu_di1_disp2: endpoint {
153 aips@70000000 { /* AIPS1 */
154 compatible = "fsl,aips-bus", "simple-bus";
155 #address-cells = <1>;
157 reg = <0x70000000 0x10000000>;
161 compatible = "fsl,spba-bus", "simple-bus";
162 #address-cells = <1>;
164 reg = <0x70000000 0x40000>;
167 esdhc1: esdhc@70004000 {
168 compatible = "fsl,imx51-esdhc";
169 reg = <0x70004000 0x4000>;
171 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
172 <&clks IMX5_CLK_DUMMY>,
173 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
174 clock-names = "ipg", "ahb", "per";
178 esdhc2: esdhc@70008000 {
179 compatible = "fsl,imx51-esdhc";
180 reg = <0x70008000 0x4000>;
182 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
183 <&clks IMX5_CLK_DUMMY>,
184 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
185 clock-names = "ipg", "ahb", "per";
190 uart3: serial@7000c000 {
191 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
192 reg = <0x7000c000 0x4000>;
194 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
195 <&clks IMX5_CLK_UART3_PER_GATE>;
196 clock-names = "ipg", "per";
200 ecspi1: spi@70010000 {
201 #address-cells = <1>;
203 compatible = "fsl,imx51-ecspi";
204 reg = <0x70010000 0x4000>;
206 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
207 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
208 clock-names = "ipg", "per";
213 #sound-dai-cells = <0>;
214 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
215 reg = <0x70014000 0x4000>;
217 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
218 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
219 clock-names = "ipg", "baud";
220 dmas = <&sdma 24 1 0>,
222 dma-names = "rx", "tx";
223 fsl,fifo-depth = <15>;
227 esdhc3: esdhc@70020000 {
228 compatible = "fsl,imx51-esdhc";
229 reg = <0x70020000 0x4000>;
231 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
232 <&clks IMX5_CLK_DUMMY>,
233 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
234 clock-names = "ipg", "ahb", "per";
239 esdhc4: esdhc@70024000 {
240 compatible = "fsl,imx51-esdhc";
241 reg = <0x70024000 0x4000>;
243 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
244 <&clks IMX5_CLK_DUMMY>,
245 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
246 clock-names = "ipg", "ahb", "per";
252 aipstz1: bridge@73f00000 {
253 compatible = "fsl,imx51-aipstz";
254 reg = <0x73f00000 0x60>;
257 usbotg: usb@73f80000 {
258 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
259 reg = <0x73f80000 0x0200>;
261 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
262 fsl,usbmisc = <&usbmisc 0>;
263 fsl,usbphy = <&usbphy0>;
267 usbh1: usb@73f80200 {
268 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
269 reg = <0x73f80200 0x0200>;
271 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
272 fsl,usbmisc = <&usbmisc 1>;
277 usbh2: usb@73f80400 {
278 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
279 reg = <0x73f80400 0x0200>;
281 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
282 fsl,usbmisc = <&usbmisc 2>;
287 usbh3: usb@73f80600 {
288 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
289 reg = <0x73f80600 0x0200>;
291 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
292 fsl,usbmisc = <&usbmisc 3>;
297 usbmisc: usbmisc@73f80800 {
299 compatible = "fsl,imx51-usbmisc";
300 reg = <0x73f80800 0x200>;
301 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
304 gpio1: gpio@73f84000 {
305 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
306 reg = <0x73f84000 0x4000>;
307 interrupts = <50 51>;
310 interrupt-controller;
311 #interrupt-cells = <2>;
314 gpio2: gpio@73f88000 {
315 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
316 reg = <0x73f88000 0x4000>;
317 interrupts = <52 53>;
320 interrupt-controller;
321 #interrupt-cells = <2>;
324 gpio3: gpio@73f8c000 {
325 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
326 reg = <0x73f8c000 0x4000>;
327 interrupts = <54 55>;
330 interrupt-controller;
331 #interrupt-cells = <2>;
334 gpio4: gpio@73f90000 {
335 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
336 reg = <0x73f90000 0x4000>;
337 interrupts = <56 57>;
340 interrupt-controller;
341 #interrupt-cells = <2>;
345 compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
346 reg = <0x73f94000 0x4000>;
348 clocks = <&clks IMX5_CLK_DUMMY>;
352 wdog1: wdog@73f98000 {
353 compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
354 reg = <0x73f98000 0x4000>;
356 clocks = <&clks IMX5_CLK_DUMMY>;
359 wdog2: wdog@73f9c000 {
360 compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
361 reg = <0x73f9c000 0x4000>;
363 clocks = <&clks IMX5_CLK_DUMMY>;
367 gpt: timer@73fa0000 {
368 compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
369 reg = <0x73fa0000 0x4000>;
371 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
372 <&clks IMX5_CLK_GPT_HF_GATE>;
373 clock-names = "ipg", "per";
376 iomuxc: iomuxc@73fa8000 {
377 compatible = "fsl,imx51-iomuxc";
378 reg = <0x73fa8000 0x4000>;
383 compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
384 reg = <0x73fb4000 0x4000>;
385 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
386 <&clks IMX5_CLK_PWM1_HF_GATE>;
387 clock-names = "ipg", "per";
393 compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
394 reg = <0x73fb8000 0x4000>;
395 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
396 <&clks IMX5_CLK_PWM2_HF_GATE>;
397 clock-names = "ipg", "per";
401 uart1: serial@73fbc000 {
402 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
403 reg = <0x73fbc000 0x4000>;
405 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
406 <&clks IMX5_CLK_UART1_PER_GATE>;
407 clock-names = "ipg", "per";
411 uart2: serial@73fc0000 {
412 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
413 reg = <0x73fc0000 0x4000>;
415 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
416 <&clks IMX5_CLK_UART2_PER_GATE>;
417 clock-names = "ipg", "per";
422 compatible = "fsl,imx51-src";
423 reg = <0x73fd0000 0x4000>;
428 compatible = "fsl,imx51-ccm";
429 reg = <0x73fd4000 0x4000>;
430 interrupts = <0 71 0x04 0 72 0x04>;
435 aips@80000000 { /* AIPS2 */
436 compatible = "fsl,aips-bus", "simple-bus";
437 #address-cells = <1>;
439 reg = <0x80000000 0x10000000>;
442 aipstz2: bridge@83f00000 {
443 compatible = "fsl,imx51-aipstz";
444 reg = <0x83f00000 0x60>;
448 compatible = "fsl,imx51-iim", "fsl,imx27-iim";
449 reg = <0x83f98000 0x4000>;
451 clocks = <&clks IMX5_CLK_IIM_GATE>;
454 tigerp: tigerp@83fa0000 {
455 compatible = "fsl,imx51-tigerp";
456 reg = <0x83fa0000 0x28>;
459 owire: owire@83fa4000 {
460 compatible = "fsl,imx51-owire", "fsl,imx21-owire";
461 reg = <0x83fa4000 0x4000>;
463 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
467 ecspi2: spi@83fac000 {
468 #address-cells = <1>;
470 compatible = "fsl,imx51-ecspi";
471 reg = <0x83fac000 0x4000>;
473 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
474 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
475 clock-names = "ipg", "per";
479 sdma: sdma@83fb0000 {
480 compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
481 reg = <0x83fb0000 0x4000>;
483 clocks = <&clks IMX5_CLK_SDMA_GATE>,
484 <&clks IMX5_CLK_SDMA_GATE>;
485 clock-names = "ipg", "ahb";
487 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
491 #address-cells = <1>;
493 compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
494 reg = <0x83fc0000 0x4000>;
496 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
497 <&clks IMX5_CLK_CSPI_IPG_GATE>;
498 clock-names = "ipg", "per";
503 #address-cells = <1>;
505 compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
506 reg = <0x83fc4000 0x4000>;
508 clocks = <&clks IMX5_CLK_I2C2_GATE>;
513 #address-cells = <1>;
515 compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
516 reg = <0x83fc8000 0x4000>;
518 clocks = <&clks IMX5_CLK_I2C1_GATE>;
523 #sound-dai-cells = <0>;
524 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
525 reg = <0x83fcc000 0x4000>;
527 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
528 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
529 clock-names = "ipg", "baud";
530 dmas = <&sdma 28 0 0>,
532 dma-names = "rx", "tx";
533 fsl,fifo-depth = <15>;
537 audmux: audmux@83fd0000 {
538 compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
539 reg = <0x83fd0000 0x4000>;
540 clocks = <&clks IMX5_CLK_DUMMY>;
541 clock-names = "audmux";
545 m4if: m4if@83fd8000 {
546 compatible = "fsl,imx51-m4if";
547 reg = <0x83fd8000 0x1000>;
550 weim: weim@83fda000 {
551 #address-cells = <2>;
553 compatible = "fsl,imx51-weim";
554 reg = <0x83fda000 0x1000>;
555 clocks = <&clks IMX5_CLK_EMI_SLOW_GATE>;
557 0 0 0xb0000000 0x08000000
558 1 0 0xb8000000 0x08000000
559 2 0 0xc0000000 0x08000000
560 3 0 0xc8000000 0x04000000
561 4 0 0xcc000000 0x02000000
562 5 0 0xce000000 0x02000000
568 #address-cells = <1>;
570 compatible = "fsl,imx51-nand";
571 reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
573 clocks = <&clks IMX5_CLK_NFC_GATE>;
577 pata: pata@83fe0000 {
578 compatible = "fsl,imx51-pata", "fsl,imx27-pata";
579 reg = <0x83fe0000 0x4000>;
581 clocks = <&clks IMX5_CLK_PATA_GATE>;
586 #sound-dai-cells = <0>;
587 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
588 reg = <0x83fe8000 0x4000>;
590 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
591 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
592 clock-names = "ipg", "baud";
593 dmas = <&sdma 46 0 0>,
595 dma-names = "rx", "tx";
596 fsl,fifo-depth = <15>;
600 fec: ethernet@83fec000 {
601 compatible = "fsl,imx51-fec", "fsl,imx27-fec";
602 reg = <0x83fec000 0x4000>;
604 clocks = <&clks IMX5_CLK_FEC_GATE>,
605 <&clks IMX5_CLK_FEC_GATE>,
606 <&clks IMX5_CLK_FEC_GATE>;
607 clock-names = "ipg", "ahb", "ptp";
612 compatible = "fsl,imx51-vpu", "cnm,codahx4";
613 reg = <0x83ff4000 0x1000>;
615 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
616 <&clks IMX5_CLK_VPU_GATE>;
617 clock-names = "per", "ahb";
622 sahara: crypto@83ff8000 {
623 compatible = "fsl,imx53-sahara", "fsl,imx51-sahara";
624 reg = <0x83ff8000 0x4000>;
625 interrupts = <19 20>;
626 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
627 <&clks IMX5_CLK_SAHARA_IPG_GATE>;
628 clock-names = "ipg", "ahb";