1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
5 $id: http://devicetree.org/schemas/media/mediatek,vcodec-encoder.yaml#
6 $schema: http://devicetree.org/meta-schemas/core.yaml#
8 title: Mediatek Video Encode Accelerator
11 - Yunfei Dong <yunfei.dong@mediatek.com>
14 Mediatek Video Encode is the video encode hardware present in Mediatek
15 SoCs which supports high resolution encoding functionalities.
20 - mediatek,mt8173-vcodec-enc-vp8
21 - mediatek,mt8173-vcodec-enc
22 - mediatek,mt8183-vcodec-enc
23 - mediatek,mt8192-vcodec-enc
24 - mediatek,mt8195-vcodec-enc
42 assigned-clock-parents: true
48 List of the hardware port in respective IOMMU block for current Socs.
49 Refer to bindings/iommu/mediatek,iommu.yaml.
54 Describes the physical address space of IOMMU maps to memory.
57 $ref: /schemas/types.yaml#/definitions/phandle
59 Describes point to vpu.
62 $ref: /schemas/types.yaml#/definitions/phandle
64 Describes point to scp.
74 - assigned-clock-parents
82 - mediatek,mt8183-vcodec-enc
83 - mediatek,mt8192-vcodec-enc
94 - mediatek,mt8173-vcodec-enc-vp8
95 - mediatek,mt8173-vcodec-enc
105 - mediatek,mt8173-vcodec-enc
106 - mediatek,mt8192-vcodec-enc
117 else: # for vp8 hw decoder
127 additionalProperties: false
131 #include <dt-bindings/interrupt-controller/arm-gic.h>
132 #include <dt-bindings/clock/mt8173-clk.h>
133 #include <dt-bindings/memory/mt8173-larb-port.h>
134 #include <dt-bindings/interrupt-controller/irq.h>
136 vcodec_enc_avc: vcodec@18002000 {
137 compatible = "mediatek,mt8173-vcodec-enc";
138 reg = <0x18002000 0x1000>;
139 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
140 iommus = <&iommu M4U_PORT_VENC_RCPU>,
141 <&iommu M4U_PORT_VENC_REC>,
142 <&iommu M4U_PORT_VENC_BSDMA>,
143 <&iommu M4U_PORT_VENC_SV_COMV>,
144 <&iommu M4U_PORT_VENC_RD_COMV>,
145 <&iommu M4U_PORT_VENC_CUR_LUMA>,
146 <&iommu M4U_PORT_VENC_CUR_CHROMA>,
147 <&iommu M4U_PORT_VENC_REF_LUMA>,
148 <&iommu M4U_PORT_VENC_REF_CHROMA>,
149 <&iommu M4U_PORT_VENC_NBM_RDMA>,
150 <&iommu M4U_PORT_VENC_NBM_WDMA>;
151 mediatek,vpu = <&vpu>;
152 clocks = <&topckgen CLK_TOP_VENC_SEL>;
153 clock-names = "venc_sel";
154 assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>;
155 assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>;
158 vcodec_enc_vp8: vcodec@19002000 {
159 compatible = "mediatek,mt8173-vcodec-enc-vp8";
160 reg = <0x19002000 0x1000>; /* VENC_LT_SYS */
161 interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>;
162 iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>,
163 <&iommu M4U_PORT_VENC_REC_FRM_SET2>,
164 <&iommu M4U_PORT_VENC_BSDMA_SET2>,
165 <&iommu M4U_PORT_VENC_SV_COMA_SET2>,
166 <&iommu M4U_PORT_VENC_RD_COMA_SET2>,
167 <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>,
168 <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>,
169 <&iommu M4U_PORT_VENC_REF_LUMA_SET2>,
170 <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>;
171 mediatek,vpu = <&vpu>;
172 clocks = <&topckgen CLK_TOP_VENC_LT_SEL>;
173 clock-names = "venc_lt_sel";
174 assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>;
175 assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>;