1 Binding for TI divider clock
3 This binding uses the common clock binding[1]. It assumes a
4 register-mapped adjustable clock rate divider that does not gate and has
5 only one input clock or parent. By default the value programmed into
6 the register is one less than the actual divisor value. E.g:
8 register value actual divisor value
13 This assumption may be modified by the following optional properties:
15 ti,index-starts-at-one - valid divisor values start at 1, not the default
17 register value actual divisor value
22 ti,index-power-of-two - valid divisor values are powers of two. E.g:
23 register value actual divisor value
28 Additionally an array of valid dividers may be supplied like so:
30 ti,dividers = <4>, <8>, <0>, <16>;
32 Which will map the resulting values to a divisor table by their index:
33 register value actual divisor value
36 2 <invalid divisor, skipped>
39 Any zero value in this array means the corresponding bit-value is invalid
42 The binding must also provide the register to control the divider and
43 unless the divider array is provided, min and max dividers. Optionally
44 the number of bits to shift that mask, if necessary. If the shift value
45 is missing it is the same as supplying a zero shift.
47 This binding can also optionally provide support to the hardware autoidle
50 [1] Documentation/devicetree/bindings/clock/clock-bindings.txt
51 [2] Documentation/devicetree/bindings/clock/ti/autoidle.txt
54 - compatible : shall be "ti,divider-clock" or "ti,composite-divider-clock".
55 - #clock-cells : from common clock binding; shall be set to 0.
56 - clocks : link to phandle of parent clock
57 - reg : offset for register controlling adjustable divider
60 - clock-output-names : from common clock binding.
61 - ti,dividers : array of integers defining divisors
62 - ti,bit-shift : number of bits to shift the divider value, defaults to 0
63 - ti,min-div : min divisor for dividing the input clock rate, only
64 needed if the first divisor is offset from the default value (1)
65 - ti,max-div : max divisor for dividing the input clock rate, only needed
66 if ti,dividers is not defined.
67 - ti,index-starts-at-one : valid divisor programming starts at 1, not zero,
68 only valid if ti,dividers is not defined.
69 - ti,index-power-of-two : valid divisor programming must be a power of two,
70 only valid if ti,dividers is not defined.
71 - ti,autoidle-shift : bit shift of the autoidle enable bit for the clock,
73 - ti,invert-autoidle-bit : autoidle is enabled by setting the bit to 0,
75 - ti,set-rate-parent : clk_set_rate is propagated to parent
76 - ti,latch-bit : latch the divider value to HW, only needed if the register
77 access requires this. As an example dra76x DPLL_GMAC H14 divider implements
81 dpll_usb_m2_ck: dpll_usb_m2_ck@4a008190 {
83 compatible = "ti,divider-clock";
84 clocks = <&dpll_usb_ck>;
87 ti,index-starts-at-one;
90 aess_fclk: aess_fclk@4a004528 {
92 compatible = "ti,divider-clock";
99 dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck {
101 compatible = "ti,composite-divider-clock";
102 clocks = <&dpll_core_x2_ck>;
105 ti,index-starts-at-one;
108 ssi_ssr_div_fck_3430es2: ssi_ssr_div_fck_3430es2 {
110 compatible = "ti,composite-divider-clock";
111 clocks = <&corex2_fck>;
114 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;