tools/power turbostat: skip unused counters on SKX
[linux-block.git] / tools / power / x86 / turbostat / turbostat.c
CommitLineData
103a8fea
LB
1/*
2 * turbostat -- show CPU frequency and C-state residency
3 * on modern Intel turbo-capable processors.
4 *
144b44b1 5 * Copyright (c) 2013 Intel Corporation.
103a8fea
LB
6 * Len Brown <len.brown@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
20 */
21
88c3281f 22#define _GNU_SOURCE
b731f311 23#include MSRHEADER
869ce69e 24#include INTEL_FAMILY_HEADER
95aebc44 25#include <stdarg.h>
103a8fea 26#include <stdio.h>
b2c95d90 27#include <err.h>
103a8fea
LB
28#include <unistd.h>
29#include <sys/types.h>
30#include <sys/wait.h>
31#include <sys/stat.h>
32#include <sys/resource.h>
33#include <fcntl.h>
34#include <signal.h>
35#include <sys/time.h>
36#include <stdlib.h>
d8af6f5f 37#include <getopt.h>
103a8fea
LB
38#include <dirent.h>
39#include <string.h>
40#include <ctype.h>
88c3281f 41#include <sched.h>
2a0609c0 42#include <time.h>
2b92865e 43#include <cpuid.h>
98481e79
LB
44#include <linux/capability.h>
45#include <errno.h>
103a8fea 46
103a8fea 47char *proc_stat = "/proc/stat";
b7d8c148 48FILE *outf;
36229897 49int *fd_percpu;
2a0609c0 50struct timespec interval_ts = {5, 0};
d8af6f5f 51unsigned int debug;
96e47158 52unsigned int quiet;
d8af6f5f
LB
53unsigned int rapl_joules;
54unsigned int summary_only;
55unsigned int dump_only;
103a8fea 56unsigned int do_snb_cstates;
fb5d4327 57unsigned int do_knl_cstates;
0b2bb692 58unsigned int do_skl_residency;
144b44b1
LB
59unsigned int do_slm_cstates;
60unsigned int use_c1_residency_msr;
103a8fea 61unsigned int has_aperf;
889facbe 62unsigned int has_epb;
5a63426e
LB
63unsigned int do_irtl_snb;
64unsigned int do_irtl_hsw;
fc04cc67 65unsigned int units = 1000000; /* MHz etc */
103a8fea
LB
66unsigned int genuine_intel;
67unsigned int has_invariant_tsc;
d7899447 68unsigned int do_nhm_platform_info;
cf4cbe53 69unsigned int no_MSR_MISC_PWR_MGMT;
b2b34dfe 70unsigned int aperf_mperf_multiplier = 1;
103a8fea 71double bclk;
a2b7b749 72double base_hz;
21ed5574 73unsigned int has_base_hz;
a2b7b749 74double tsc_tweak = 1.0;
c98d5d94
LB
75unsigned int show_pkg_only;
76unsigned int show_core_only;
77char *output_buffer, *outp;
889facbe
LB
78unsigned int do_rapl;
79unsigned int do_dts;
80unsigned int do_ptm;
fdf676e5 81unsigned long long gfx_cur_rc6_ms;
27d47356 82unsigned int gfx_cur_mhz;
889facbe
LB
83unsigned int tcc_activation_temp;
84unsigned int tcc_activation_temp_override;
40ee8e3b
AS
85double rapl_power_units, rapl_time_units;
86double rapl_dram_energy_units, rapl_energy_units;
889facbe 87double rapl_joule_counter_range;
3a9a941d
LB
88unsigned int do_core_perf_limit_reasons;
89unsigned int do_gfx_perf_limit_reasons;
90unsigned int do_ring_perf_limit_reasons;
8a5bdf41
LB
91unsigned int crystal_hz;
92unsigned long long tsc_hz;
7ce7d5de 93int base_cpu;
21ed5574 94double discover_bclk(unsigned int family, unsigned int model);
7f5c258e
LB
95unsigned int has_hwp; /* IA32_PM_ENABLE, IA32_HWP_CAPABILITIES */
96 /* IA32_HWP_REQUEST, IA32_HWP_STATUS */
97unsigned int has_hwp_notify; /* IA32_HWP_INTERRUPT */
98unsigned int has_hwp_activity_window; /* IA32_HWP_REQUEST[bits 41:32] */
99unsigned int has_hwp_epp; /* IA32_HWP_REQUEST[bits 31:24] */
100unsigned int has_hwp_pkg; /* IA32_HWP_REQUEST_PKG */
33148d67 101unsigned int has_misc_feature_control;
889facbe 102
e6f9bb3c
LB
103#define RAPL_PKG (1 << 0)
104 /* 0x610 MSR_PKG_POWER_LIMIT */
105 /* 0x611 MSR_PKG_ENERGY_STATUS */
106#define RAPL_PKG_PERF_STATUS (1 << 1)
107 /* 0x613 MSR_PKG_PERF_STATUS */
108#define RAPL_PKG_POWER_INFO (1 << 2)
109 /* 0x614 MSR_PKG_POWER_INFO */
110
111#define RAPL_DRAM (1 << 3)
112 /* 0x618 MSR_DRAM_POWER_LIMIT */
113 /* 0x619 MSR_DRAM_ENERGY_STATUS */
e6f9bb3c
LB
114#define RAPL_DRAM_PERF_STATUS (1 << 4)
115 /* 0x61b MSR_DRAM_PERF_STATUS */
0b2bb692
LB
116#define RAPL_DRAM_POWER_INFO (1 << 5)
117 /* 0x61c MSR_DRAM_POWER_INFO */
e6f9bb3c 118
9148494c 119#define RAPL_CORES_POWER_LIMIT (1 << 6)
e6f9bb3c 120 /* 0x638 MSR_PP0_POWER_LIMIT */
0b2bb692 121#define RAPL_CORE_POLICY (1 << 7)
e6f9bb3c
LB
122 /* 0x63a MSR_PP0_POLICY */
123
0b2bb692 124#define RAPL_GFX (1 << 8)
e6f9bb3c
LB
125 /* 0x640 MSR_PP1_POWER_LIMIT */
126 /* 0x641 MSR_PP1_ENERGY_STATUS */
127 /* 0x642 MSR_PP1_POLICY */
9148494c
JP
128
129#define RAPL_CORES_ENERGY_STATUS (1 << 9)
130 /* 0x639 MSR_PP0_ENERGY_STATUS */
131#define RAPL_CORES (RAPL_CORES_ENERGY_STATUS | RAPL_CORES_POWER_LIMIT)
889facbe
LB
132#define TJMAX_DEFAULT 100
133
134#define MAX(a, b) ((a) > (b) ? (a) : (b))
103a8fea 135
388e9c81
LB
136/*
137 * buffer size used by sscanf() for added column names
138 * Usually truncated to 7 characters, but also handles 18 columns for raw 64-bit counters
139 */
140#define NAME_BYTES 20
141
103a8fea
LB
142int backwards_count;
143char *progname;
103a8fea 144
c98d5d94
LB
145cpu_set_t *cpu_present_set, *cpu_affinity_set;
146size_t cpu_present_setsize, cpu_affinity_setsize;
678a3bd1 147#define MAX_ADDED_COUNTERS 16
c98d5d94
LB
148
149struct thread_data {
150 unsigned long long tsc;
151 unsigned long long aperf;
152 unsigned long long mperf;
144b44b1 153 unsigned long long c1;
562a2d37 154 unsigned int irq_count;
1ed51011 155 unsigned int smi_count;
c98d5d94
LB
156 unsigned int cpu_id;
157 unsigned int flags;
158#define CPU_IS_FIRST_THREAD_IN_CORE 0x2
159#define CPU_IS_FIRST_CORE_IN_PACKAGE 0x4
678a3bd1 160 unsigned long long counter[MAX_ADDED_COUNTERS];
c98d5d94
LB
161} *thread_even, *thread_odd;
162
163struct core_data {
164 unsigned long long c3;
165 unsigned long long c6;
166 unsigned long long c7;
0539ba11 167 unsigned long long mc6_us; /* duplicate as per-core for now, even though per module */
889facbe 168 unsigned int core_temp_c;
c98d5d94 169 unsigned int core_id;
678a3bd1 170 unsigned long long counter[MAX_ADDED_COUNTERS];
c98d5d94
LB
171} *core_even, *core_odd;
172
173struct pkg_data {
174 unsigned long long pc2;
175 unsigned long long pc3;
176 unsigned long long pc6;
177 unsigned long long pc7;
ca58710f
KCA
178 unsigned long long pc8;
179 unsigned long long pc9;
180 unsigned long long pc10;
0b2bb692
LB
181 unsigned long long pkg_wtd_core_c0;
182 unsigned long long pkg_any_core_c0;
183 unsigned long long pkg_any_gfxe_c0;
184 unsigned long long pkg_both_core_gfxe_c0;
9185e988 185 long long gfx_rc6_ms;
27d47356 186 unsigned int gfx_mhz;
c98d5d94 187 unsigned int package_id;
889facbe
LB
188 unsigned int energy_pkg; /* MSR_PKG_ENERGY_STATUS */
189 unsigned int energy_dram; /* MSR_DRAM_ENERGY_STATUS */
190 unsigned int energy_cores; /* MSR_PP0_ENERGY_STATUS */
191 unsigned int energy_gfx; /* MSR_PP1_ENERGY_STATUS */
192 unsigned int rapl_pkg_perf_status; /* MSR_PKG_PERF_STATUS */
193 unsigned int rapl_dram_perf_status; /* MSR_DRAM_PERF_STATUS */
194 unsigned int pkg_temp_c;
678a3bd1 195 unsigned long long counter[MAX_ADDED_COUNTERS];
c98d5d94
LB
196} *package_even, *package_odd;
197
198#define ODD_COUNTERS thread_odd, core_odd, package_odd
199#define EVEN_COUNTERS thread_even, core_even, package_even
200
201#define GET_THREAD(thread_base, thread_no, core_no, pkg_no) \
202 (thread_base + (pkg_no) * topo.num_cores_per_pkg * \
203 topo.num_threads_per_core + \
204 (core_no) * topo.num_threads_per_core + (thread_no))
205#define GET_CORE(core_base, core_no, pkg_no) \
206 (core_base + (pkg_no) * topo.num_cores_per_pkg + (core_no))
207#define GET_PKG(pkg_base, pkg_no) (pkg_base + pkg_no)
208
388e9c81
LB
209enum counter_scope {SCOPE_CPU, SCOPE_CORE, SCOPE_PACKAGE};
210enum counter_type {COUNTER_CYCLES, COUNTER_SECONDS};
211enum counter_format {FORMAT_RAW, FORMAT_DELTA, FORMAT_PERCENT};
212
213struct msr_counter {
214 unsigned int msr_num;
215 char name[NAME_BYTES];
216 unsigned int width;
217 enum counter_type type;
218 enum counter_format format;
219 struct msr_counter *next;
812db3f7
LB
220 unsigned int flags;
221#define FLAGS_HIDE (1 << 0)
222#define FLAGS_SHOW (1 << 1)
388e9c81
LB
223};
224
225struct sys_counters {
678a3bd1
LB
226 unsigned int added_thread_counters;
227 unsigned int added_core_counters;
228 unsigned int added_package_counters;
388e9c81
LB
229 struct msr_counter *tp;
230 struct msr_counter *cp;
231 struct msr_counter *pp;
232} sys;
233
c98d5d94
LB
234struct system_summary {
235 struct thread_data threads;
236 struct core_data cores;
237 struct pkg_data packages;
388e9c81 238} average;
c98d5d94
LB
239
240
241struct topo_params {
242 int num_packages;
243 int num_cpus;
244 int num_cores;
245 int max_cpu_num;
246 int num_cores_per_pkg;
247 int num_threads_per_core;
248} topo;
249
250struct timeval tv_even, tv_odd, tv_delta;
251
562a2d37
LB
252int *irq_column_2_cpu; /* /proc/interrupts column numbers */
253int *irqs_per_cpu; /* indexed by cpu_num */
254
c98d5d94
LB
255void setup_all_buffers(void);
256
257int cpu_is_not_present(int cpu)
d15cf7c1 258{
c98d5d94 259 return !CPU_ISSET_S(cpu, cpu_present_setsize, cpu_present_set);
d15cf7c1 260}
88c3281f 261/*
c98d5d94
LB
262 * run func(thread, core, package) in topology order
263 * skip non-present cpus
88c3281f 264 */
c98d5d94
LB
265
266int for_all_cpus(int (func)(struct thread_data *, struct core_data *, struct pkg_data *),
267 struct thread_data *thread_base, struct core_data *core_base, struct pkg_data *pkg_base)
88c3281f 268{
c98d5d94 269 int retval, pkg_no, core_no, thread_no;
d15cf7c1 270
c98d5d94
LB
271 for (pkg_no = 0; pkg_no < topo.num_packages; ++pkg_no) {
272 for (core_no = 0; core_no < topo.num_cores_per_pkg; ++core_no) {
273 for (thread_no = 0; thread_no <
274 topo.num_threads_per_core; ++thread_no) {
275 struct thread_data *t;
276 struct core_data *c;
277 struct pkg_data *p;
88c3281f 278
c98d5d94
LB
279 t = GET_THREAD(thread_base, thread_no, core_no, pkg_no);
280
281 if (cpu_is_not_present(t->cpu_id))
282 continue;
283
284 c = GET_CORE(core_base, core_no, pkg_no);
285 p = GET_PKG(pkg_base, pkg_no);
286
287 retval = func(t, c, p);
288 if (retval)
289 return retval;
290 }
291 }
292 }
293 return 0;
88c3281f
LB
294}
295
296int cpu_migrate(int cpu)
297{
c98d5d94
LB
298 CPU_ZERO_S(cpu_affinity_setsize, cpu_affinity_set);
299 CPU_SET_S(cpu, cpu_affinity_setsize, cpu_affinity_set);
300 if (sched_setaffinity(0, cpu_affinity_setsize, cpu_affinity_set) == -1)
88c3281f
LB
301 return -1;
302 else
303 return 0;
304}
36229897 305int get_msr_fd(int cpu)
103a8fea 306{
103a8fea
LB
307 char pathname[32];
308 int fd;
309
36229897
LB
310 fd = fd_percpu[cpu];
311
312 if (fd)
313 return fd;
314
103a8fea
LB
315 sprintf(pathname, "/dev/cpu/%d/msr", cpu);
316 fd = open(pathname, O_RDONLY);
15aaa346 317 if (fd < 0)
98481e79 318 err(-1, "%s open failed, try chown or chmod +r /dev/cpu/*/msr, or run as root", pathname);
103a8fea 319
36229897
LB
320 fd_percpu[cpu] = fd;
321
322 return fd;
323}
324
325int get_msr(int cpu, off_t offset, unsigned long long *msr)
326{
327 ssize_t retval;
328
329 retval = pread(get_msr_fd(cpu), msr, sizeof(*msr), offset);
15aaa346 330
98481e79 331 if (retval != sizeof *msr)
cf4cbe53 332 err(-1, "cpu%d: msr offset 0x%llx read failed", cpu, (unsigned long long)offset);
15aaa346
LB
333
334 return 0;
103a8fea
LB
335}
336
fc04cc67 337/*
812db3f7
LB
338 * Each string in this array is compared in --show and --hide cmdline.
339 * Thus, strings that are proper sub-sets must follow their more specific peers.
fc04cc67 340 */
812db3f7
LB
341struct msr_counter bic[] = {
342 { 0x0, "Package" },
343 { 0x0, "Avg_MHz" },
344 { 0x0, "Bzy_MHz" },
345 { 0x0, "TSC_MHz" },
346 { 0x0, "IRQ" },
347 { 0x0, "SMI", 32, 0, FORMAT_DELTA, NULL},
348 { 0x0, "Busy%" },
349 { 0x0, "CPU%c1" },
350 { 0x0, "CPU%c3" },
351 { 0x0, "CPU%c6" },
352 { 0x0, "CPU%c7" },
353 { 0x0, "ThreadC" },
354 { 0x0, "CoreTmp" },
355 { 0x0, "CoreCnt" },
356 { 0x0, "PkgTmp" },
357 { 0x0, "GFX%rc6" },
358 { 0x0, "GFXMHz" },
359 { 0x0, "Pkg%pc2" },
360 { 0x0, "Pkg%pc3" },
361 { 0x0, "Pkg%pc6" },
362 { 0x0, "Pkg%pc7" },
0f47c08d
LB
363 { 0x0, "Pkg%pc8" },
364 { 0x0, "Pkg%pc9" },
365 { 0x0, "Pkg%pc10" },
812db3f7
LB
366 { 0x0, "PkgWatt" },
367 { 0x0, "CorWatt" },
368 { 0x0, "GFXWatt" },
369 { 0x0, "PkgCnt" },
370 { 0x0, "RAMWatt" },
371 { 0x0, "PKG_%" },
372 { 0x0, "RAM_%" },
373 { 0x0, "Pkg_J" },
374 { 0x0, "Cor_J" },
375 { 0x0, "GFX_J" },
376 { 0x0, "RAM_J" },
377 { 0x0, "Core" },
378 { 0x0, "CPU" },
0539ba11 379 { 0x0, "Mod%c6" },
812db3f7
LB
380};
381
382#define MAX_BIC (sizeof(bic) / sizeof(struct msr_counter))
383#define BIC_Package (1ULL << 0)
384#define BIC_Avg_MHz (1ULL << 1)
385#define BIC_Bzy_MHz (1ULL << 2)
386#define BIC_TSC_MHz (1ULL << 3)
387#define BIC_IRQ (1ULL << 4)
388#define BIC_SMI (1ULL << 5)
389#define BIC_Busy (1ULL << 6)
390#define BIC_CPU_c1 (1ULL << 7)
391#define BIC_CPU_c3 (1ULL << 8)
392#define BIC_CPU_c6 (1ULL << 9)
393#define BIC_CPU_c7 (1ULL << 10)
394#define BIC_ThreadC (1ULL << 11)
395#define BIC_CoreTmp (1ULL << 12)
396#define BIC_CoreCnt (1ULL << 13)
397#define BIC_PkgTmp (1ULL << 14)
398#define BIC_GFX_rc6 (1ULL << 15)
399#define BIC_GFXMHz (1ULL << 16)
400#define BIC_Pkgpc2 (1ULL << 17)
401#define BIC_Pkgpc3 (1ULL << 18)
402#define BIC_Pkgpc6 (1ULL << 19)
403#define BIC_Pkgpc7 (1ULL << 20)
0f47c08d
LB
404#define BIC_Pkgpc8 (1ULL << 21)
405#define BIC_Pkgpc9 (1ULL << 22)
406#define BIC_Pkgpc10 (1ULL << 23)
407#define BIC_PkgWatt (1ULL << 24)
408#define BIC_CorWatt (1ULL << 25)
409#define BIC_GFXWatt (1ULL << 26)
410#define BIC_PkgCnt (1ULL << 27)
411#define BIC_RAMWatt (1ULL << 28)
412#define BIC_PKG__ (1ULL << 29)
413#define BIC_RAM__ (1ULL << 30)
414#define BIC_Pkg_J (1ULL << 31)
415#define BIC_Cor_J (1ULL << 32)
416#define BIC_GFX_J (1ULL << 33)
417#define BIC_RAM_J (1ULL << 34)
418#define BIC_Core (1ULL << 35)
419#define BIC_CPU (1ULL << 36)
420#define BIC_Mod_c6 (1ULL << 37)
812db3f7
LB
421
422unsigned long long bic_enabled = 0xFFFFFFFFFFFFFFFFULL;
423unsigned long long bic_present;
424
425#define DO_BIC(COUNTER_NAME) (bic_enabled & bic_present & COUNTER_NAME)
426#define BIC_PRESENT(COUNTER_BIT) (bic_present |= COUNTER_BIT)
0f47c08d 427#define BIC_NOT_PRESENT(COUNTER_BIT) (bic_present &= ~COUNTER_BIT)
812db3f7
LB
428
429/*
430 * bic_lookup
431 * for all the strings in comma separate name_list,
432 * set the approprate bit in return value.
433 */
434unsigned long long bic_lookup(char *name_list)
435{
436 int i;
437 unsigned long long retval = 0;
438
439 while (name_list) {
440 char *comma;
441
442 comma = strchr(name_list, ',');
443
444 if (comma)
445 *comma = '\0';
446
447 for (i = 0; i < MAX_BIC; ++i) {
448 if (!strcmp(name_list, bic[i].name)) {
449 retval |= (1ULL << i);
450 break;
451 }
452 }
453 if (i == MAX_BIC) {
454 fprintf(stderr, "Invalid counter name: %s\n", name_list);
455 exit(-1);
456 }
457
458 name_list = comma;
459 if (name_list)
460 name_list++;
461
462 }
463 return retval;
464}
fc04cc67 465
a829eb4d 466void print_header(void)
103a8fea 467{
388e9c81
LB
468 struct msr_counter *mp;
469
812db3f7 470 if (DO_BIC(BIC_Package))
3d109de2 471 outp += sprintf(outp, "\tPackage");
812db3f7 472 if (DO_BIC(BIC_Core))
3d109de2 473 outp += sprintf(outp, "\tCore");
812db3f7 474 if (DO_BIC(BIC_CPU))
3d109de2 475 outp += sprintf(outp, "\tCPU");
812db3f7 476 if (DO_BIC(BIC_Avg_MHz))
3d109de2 477 outp += sprintf(outp, "\tAvg_MHz");
812db3f7 478 if (DO_BIC(BIC_Busy))
3d109de2 479 outp += sprintf(outp, "\tBusy%%");
812db3f7 480 if (DO_BIC(BIC_Bzy_MHz))
3d109de2 481 outp += sprintf(outp, "\tBzy_MHz");
812db3f7
LB
482 if (DO_BIC(BIC_TSC_MHz))
483 outp += sprintf(outp, "\tTSC_MHz");
1cc21f7b 484
812db3f7 485 if (DO_BIC(BIC_IRQ))
3d109de2 486 outp += sprintf(outp, "\tIRQ");
812db3f7 487 if (DO_BIC(BIC_SMI))
3d109de2 488 outp += sprintf(outp, "\tSMI");
1cc21f7b 489
812db3f7 490 if (DO_BIC(BIC_CPU_c1))
3d109de2 491 outp += sprintf(outp, "\tCPU%%c1");
889facbe 492
388e9c81
LB
493 for (mp = sys.tp; mp; mp = mp->next) {
494 if (mp->format == FORMAT_RAW) {
495 if (mp->width == 64)
496 outp += sprintf(outp, "\t%18.18s", mp->name);
497 else
498 outp += sprintf(outp, "\t%10.10s", mp->name);
499 } else {
500 outp += sprintf(outp, "\t%-7.7s", mp->name);
501 }
502 }
503
812db3f7 504 if (DO_BIC(BIC_CPU_c3) && !do_slm_cstates && !do_knl_cstates)
678a3bd1 505 outp += sprintf(outp, "\tCPU%%c3");
812db3f7 506 if (DO_BIC(BIC_CPU_c6))
678a3bd1 507 outp += sprintf(outp, "\tCPU%%c6");
812db3f7 508 if (DO_BIC(BIC_CPU_c7))
678a3bd1
LB
509 outp += sprintf(outp, "\tCPU%%c7");
510
0539ba11
LB
511 if (DO_BIC(BIC_Mod_c6))
512 outp += sprintf(outp, "\tMod%%c6");
678a3bd1 513
812db3f7 514 if (DO_BIC(BIC_CoreTmp))
3d109de2 515 outp += sprintf(outp, "\tCoreTmp");
388e9c81
LB
516
517 for (mp = sys.cp; mp; mp = mp->next) {
518 if (mp->format == FORMAT_RAW) {
519 if (mp->width == 64)
520 outp += sprintf(outp, "\t%18.18s", mp->name);
521 else
522 outp += sprintf(outp, "\t%10.10s", mp->name);
523 } else {
524 outp += sprintf(outp, "\t%-7.7s", mp->name);
525 }
526 }
527
812db3f7 528 if (DO_BIC(BIC_PkgTmp))
3d109de2 529 outp += sprintf(outp, "\tPkgTmp");
889facbe 530
812db3f7 531 if (DO_BIC(BIC_GFX_rc6))
3d109de2 532 outp += sprintf(outp, "\tGFX%%rc6");
fdf676e5 533
812db3f7 534 if (DO_BIC(BIC_GFXMHz))
3d109de2 535 outp += sprintf(outp, "\tGFXMHz");
27d47356 536
0b2bb692 537 if (do_skl_residency) {
3d109de2
LB
538 outp += sprintf(outp, "\tTotl%%C0");
539 outp += sprintf(outp, "\tAny%%C0");
540 outp += sprintf(outp, "\tGFX%%C0");
541 outp += sprintf(outp, "\tCPUGFX%%");
0b2bb692
LB
542 }
543
0f47c08d 544 if (DO_BIC(BIC_Pkgpc2))
3d109de2 545 outp += sprintf(outp, "\tPkg%%pc2");
0f47c08d 546 if (DO_BIC(BIC_Pkgpc3))
3d109de2 547 outp += sprintf(outp, "\tPkg%%pc3");
0f47c08d 548 if (DO_BIC(BIC_Pkgpc6))
3d109de2 549 outp += sprintf(outp, "\tPkg%%pc6");
0f47c08d 550 if (DO_BIC(BIC_Pkgpc7))
3d109de2 551 outp += sprintf(outp, "\tPkg%%pc7");
0f47c08d 552 if (DO_BIC(BIC_Pkgpc8))
3d109de2 553 outp += sprintf(outp, "\tPkg%%pc8");
0f47c08d 554 if (DO_BIC(BIC_Pkgpc9))
3d109de2 555 outp += sprintf(outp, "\tPkg%%pc9");
0f47c08d 556 if (DO_BIC(BIC_Pkgpc10))
3d109de2 557 outp += sprintf(outp, "\tPk%%pc10");
103a8fea 558
5c56be9a 559 if (do_rapl && !rapl_joules) {
812db3f7 560 if (DO_BIC(BIC_PkgWatt))
3d109de2 561 outp += sprintf(outp, "\tPkgWatt");
812db3f7 562 if (DO_BIC(BIC_CorWatt))
3d109de2 563 outp += sprintf(outp, "\tCorWatt");
812db3f7 564 if (DO_BIC(BIC_GFXWatt))
3d109de2 565 outp += sprintf(outp, "\tGFXWatt");
812db3f7 566 if (DO_BIC(BIC_RAMWatt))
3d109de2 567 outp += sprintf(outp, "\tRAMWatt");
812db3f7 568 if (DO_BIC(BIC_PKG__))
3d109de2 569 outp += sprintf(outp, "\tPKG_%%");
812db3f7 570 if (DO_BIC(BIC_RAM__))
3d109de2 571 outp += sprintf(outp, "\tRAM_%%");
d7899447 572 } else if (do_rapl && rapl_joules) {
812db3f7 573 if (DO_BIC(BIC_Pkg_J))
3d109de2 574 outp += sprintf(outp, "\tPkg_J");
812db3f7 575 if (DO_BIC(BIC_Cor_J))
3d109de2 576 outp += sprintf(outp, "\tCor_J");
812db3f7 577 if (DO_BIC(BIC_GFX_J))
3d109de2 578 outp += sprintf(outp, "\tGFX_J");
812db3f7 579 if (DO_BIC(BIC_RAM_J))
3d109de2 580 outp += sprintf(outp, "\tRAM_J");
812db3f7 581 if (DO_BIC(BIC_PKG__))
3d109de2 582 outp += sprintf(outp, "\tPKG_%%");
812db3f7 583 if (DO_BIC(BIC_RAM__))
3d109de2 584 outp += sprintf(outp, "\tRAM_%%");
5c56be9a 585 }
388e9c81
LB
586 for (mp = sys.pp; mp; mp = mp->next) {
587 if (mp->format == FORMAT_RAW) {
588 if (mp->width == 64)
589 outp += sprintf(outp, "\t%18.18s", mp->name);
590 else
591 outp += sprintf(outp, "\t%10.10s", mp->name);
592 } else {
593 outp += sprintf(outp, "\t%-7.7s", mp->name);
594 }
595 }
596
c98d5d94 597 outp += sprintf(outp, "\n");
103a8fea
LB
598}
599
c98d5d94
LB
600int dump_counters(struct thread_data *t, struct core_data *c,
601 struct pkg_data *p)
103a8fea 602{
388e9c81
LB
603 int i;
604 struct msr_counter *mp;
605
3b4d5c7f 606 outp += sprintf(outp, "t %p, c %p, p %p\n", t, c, p);
c98d5d94
LB
607
608 if (t) {
3b4d5c7f
AS
609 outp += sprintf(outp, "CPU: %d flags 0x%x\n",
610 t->cpu_id, t->flags);
611 outp += sprintf(outp, "TSC: %016llX\n", t->tsc);
612 outp += sprintf(outp, "aperf: %016llX\n", t->aperf);
613 outp += sprintf(outp, "mperf: %016llX\n", t->mperf);
614 outp += sprintf(outp, "c1: %016llX\n", t->c1);
6886fee4 615
812db3f7 616 if (DO_BIC(BIC_IRQ))
562a2d37 617 outp += sprintf(outp, "IRQ: %08X\n", t->irq_count);
812db3f7 618 if (DO_BIC(BIC_SMI))
3b4d5c7f 619 outp += sprintf(outp, "SMI: %08X\n", t->smi_count);
388e9c81
LB
620
621 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
622 outp += sprintf(outp, "tADDED [%d] msr0x%x: %08llX\n",
623 i, mp->msr_num, t->counter[i]);
624 }
c98d5d94 625 }
103a8fea 626
c98d5d94 627 if (c) {
3b4d5c7f
AS
628 outp += sprintf(outp, "core: %d\n", c->core_id);
629 outp += sprintf(outp, "c3: %016llX\n", c->c3);
630 outp += sprintf(outp, "c6: %016llX\n", c->c6);
631 outp += sprintf(outp, "c7: %016llX\n", c->c7);
632 outp += sprintf(outp, "DTS: %dC\n", c->core_temp_c);
388e9c81
LB
633
634 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
635 outp += sprintf(outp, "cADDED [%d] msr0x%x: %08llX\n",
636 i, mp->msr_num, c->counter[i]);
637 }
0539ba11 638 outp += sprintf(outp, "mc6_us: %016llX\n", c->mc6_us);
c98d5d94 639 }
103a8fea 640
c98d5d94 641 if (p) {
3b4d5c7f 642 outp += sprintf(outp, "package: %d\n", p->package_id);
0b2bb692
LB
643
644 outp += sprintf(outp, "Weighted cores: %016llX\n", p->pkg_wtd_core_c0);
645 outp += sprintf(outp, "Any cores: %016llX\n", p->pkg_any_core_c0);
646 outp += sprintf(outp, "Any GFX: %016llX\n", p->pkg_any_gfxe_c0);
647 outp += sprintf(outp, "CPU + GFX: %016llX\n", p->pkg_both_core_gfxe_c0);
648
3b4d5c7f 649 outp += sprintf(outp, "pc2: %016llX\n", p->pc2);
0f47c08d 650 if (DO_BIC(BIC_Pkgpc3))
ee7e38e3 651 outp += sprintf(outp, "pc3: %016llX\n", p->pc3);
0f47c08d 652 if (DO_BIC(BIC_Pkgpc6))
ee7e38e3 653 outp += sprintf(outp, "pc6: %016llX\n", p->pc6);
0f47c08d 654 if (DO_BIC(BIC_Pkgpc7))
ee7e38e3 655 outp += sprintf(outp, "pc7: %016llX\n", p->pc7);
3b4d5c7f
AS
656 outp += sprintf(outp, "pc8: %016llX\n", p->pc8);
657 outp += sprintf(outp, "pc9: %016llX\n", p->pc9);
658 outp += sprintf(outp, "pc10: %016llX\n", p->pc10);
659 outp += sprintf(outp, "Joules PKG: %0X\n", p->energy_pkg);
660 outp += sprintf(outp, "Joules COR: %0X\n", p->energy_cores);
661 outp += sprintf(outp, "Joules GFX: %0X\n", p->energy_gfx);
662 outp += sprintf(outp, "Joules RAM: %0X\n", p->energy_dram);
663 outp += sprintf(outp, "Throttle PKG: %0X\n",
664 p->rapl_pkg_perf_status);
665 outp += sprintf(outp, "Throttle RAM: %0X\n",
666 p->rapl_dram_perf_status);
667 outp += sprintf(outp, "PTM: %dC\n", p->pkg_temp_c);
388e9c81
LB
668
669 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
670 outp += sprintf(outp, "pADDED [%d] msr0x%x: %08llX\n",
671 i, mp->msr_num, p->counter[i]);
672 }
c98d5d94 673 }
3b4d5c7f
AS
674
675 outp += sprintf(outp, "\n");
676
c98d5d94 677 return 0;
103a8fea
LB
678}
679
e23da037
LB
680/*
681 * column formatting convention & formats
e23da037 682 */
c98d5d94
LB
683int format_counters(struct thread_data *t, struct core_data *c,
684 struct pkg_data *p)
103a8fea 685{
008d396e 686 double interval_float, tsc;
fc04cc67 687 char *fmt8;
388e9c81
LB
688 int i;
689 struct msr_counter *mp;
103a8fea 690
c98d5d94
LB
691 /* if showing only 1st thread in core and this isn't one, bail out */
692 if (show_core_only && !(t->flags & CPU_IS_FIRST_THREAD_IN_CORE))
693 return 0;
694
695 /* if showing only 1st thread in pkg and this isn't one, bail out */
696 if (show_pkg_only && !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
697 return 0;
698
103a8fea
LB
699 interval_float = tv_delta.tv_sec + tv_delta.tv_usec/1000000.0;
700
008d396e
LB
701 tsc = t->tsc * tsc_tweak;
702
c98d5d94
LB
703 /* topo columns, print blanks on 1st (average) line */
704 if (t == &average.threads) {
812db3f7 705 if (DO_BIC(BIC_Package))
3d109de2 706 outp += sprintf(outp, "\t-");
812db3f7 707 if (DO_BIC(BIC_Core))
3d109de2 708 outp += sprintf(outp, "\t-");
812db3f7 709 if (DO_BIC(BIC_CPU))
3d109de2 710 outp += sprintf(outp, "\t-");
103a8fea 711 } else {
812db3f7 712 if (DO_BIC(BIC_Package)) {
c98d5d94 713 if (p)
3d109de2 714 outp += sprintf(outp, "\t%d", p->package_id);
c98d5d94 715 else
3d109de2 716 outp += sprintf(outp, "\t-");
c98d5d94 717 }
812db3f7 718 if (DO_BIC(BIC_Core)) {
c98d5d94 719 if (c)
3d109de2 720 outp += sprintf(outp, "\t%d", c->core_id);
c98d5d94 721 else
3d109de2 722 outp += sprintf(outp, "\t-");
c98d5d94 723 }
812db3f7 724 if (DO_BIC(BIC_CPU))
3d109de2 725 outp += sprintf(outp, "\t%d", t->cpu_id);
103a8fea 726 }
fc04cc67 727
812db3f7 728 if (DO_BIC(BIC_Avg_MHz))
3d109de2 729 outp += sprintf(outp, "\t%.0f",
fc04cc67
LB
730 1.0 / units * t->aperf / interval_float);
731
812db3f7 732 if (DO_BIC(BIC_Busy))
008d396e 733 outp += sprintf(outp, "\t%.2f", 100.0 * t->mperf/tsc);
103a8fea 734
812db3f7 735 if (DO_BIC(BIC_Bzy_MHz)) {
21ed5574 736 if (has_base_hz)
3d109de2 737 outp += sprintf(outp, "\t%.0f", base_hz / units * t->aperf / t->mperf);
21ed5574 738 else
3d109de2 739 outp += sprintf(outp, "\t%.0f",
008d396e 740 tsc / units * t->aperf / t->mperf / interval_float);
21ed5574 741 }
103a8fea 742
812db3f7
LB
743 if (DO_BIC(BIC_TSC_MHz))
744 outp += sprintf(outp, "\t%.0f", 1.0 * t->tsc/units/interval_float);
103a8fea 745
562a2d37 746 /* IRQ */
812db3f7 747 if (DO_BIC(BIC_IRQ))
3d109de2 748 outp += sprintf(outp, "\t%d", t->irq_count);
562a2d37 749
1cc21f7b 750 /* SMI */
812db3f7 751 if (DO_BIC(BIC_SMI))
3d109de2 752 outp += sprintf(outp, "\t%d", t->smi_count);
1cc21f7b 753
678a3bd1 754 /* C1 */
812db3f7 755 if (DO_BIC(BIC_CPU_c1))
008d396e 756 outp += sprintf(outp, "\t%.2f", 100.0 * t->c1/tsc);
c98d5d94 757
678a3bd1 758 /* Added counters */
388e9c81
LB
759 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
760 if (mp->format == FORMAT_RAW) {
761 if (mp->width == 32)
762 outp += sprintf(outp, "\t0x%08lx", (unsigned long) t->counter[i]);
763 else
764 outp += sprintf(outp, "\t0x%016llx", t->counter[i]);
765 } else if (mp->format == FORMAT_DELTA) {
678a3bd1 766 outp += sprintf(outp, "\t%lld", t->counter[i]);
388e9c81 767 } else if (mp->format == FORMAT_PERCENT) {
008d396e 768 outp += sprintf(outp, "\t%.2f", 100.0 * t->counter[i]/tsc);
388e9c81
LB
769 }
770 }
771
678a3bd1
LB
772 /* print per-core data only for 1st thread in core */
773 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE))
774 goto done;
775
812db3f7 776 if (DO_BIC(BIC_CPU_c3) && !do_slm_cstates && !do_knl_cstates)
008d396e 777 outp += sprintf(outp, "\t%.2f", 100.0 * c->c3/tsc);
812db3f7 778 if (DO_BIC(BIC_CPU_c6))
008d396e 779 outp += sprintf(outp, "\t%.2f", 100.0 * c->c6/tsc);
812db3f7 780 if (DO_BIC(BIC_CPU_c7))
008d396e 781 outp += sprintf(outp, "\t%.2f", 100.0 * c->c7/tsc);
678a3bd1 782
0539ba11
LB
783 /* Mod%c6 */
784 if (DO_BIC(BIC_Mod_c6))
008d396e 785 outp += sprintf(outp, "\t%.2f", 100.0 * c->mc6_us / tsc);
0539ba11 786
812db3f7 787 if (DO_BIC(BIC_CoreTmp))
3d109de2 788 outp += sprintf(outp, "\t%d", c->core_temp_c);
889facbe 789
388e9c81
LB
790 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
791 if (mp->format == FORMAT_RAW) {
792 if (mp->width == 32)
793 outp += sprintf(outp, "\t0x%08lx", (unsigned long) c->counter[i]);
794 else
795 outp += sprintf(outp, "\t0x%016llx", c->counter[i]);
796 } else if (mp->format == FORMAT_DELTA) {
678a3bd1 797 outp += sprintf(outp, "\t%lld", c->counter[i]);
388e9c81 798 } else if (mp->format == FORMAT_PERCENT) {
008d396e 799 outp += sprintf(outp, "\t%.2f", 100.0 * c->counter[i]/tsc);
388e9c81
LB
800 }
801 }
802
c98d5d94
LB
803 /* print per-package data only for 1st core in package */
804 if (!(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
805 goto done;
806
0b2bb692 807 /* PkgTmp */
812db3f7 808 if (DO_BIC(BIC_PkgTmp))
3d109de2 809 outp += sprintf(outp, "\t%d", p->pkg_temp_c);
889facbe 810
fdf676e5 811 /* GFXrc6 */
812db3f7 812 if (DO_BIC(BIC_GFX_rc6)) {
ba3dec99 813 if (p->gfx_rc6_ms == -1) { /* detect GFX counter reset */
3d109de2 814 outp += sprintf(outp, "\t**.**");
9185e988 815 } else {
3d109de2 816 outp += sprintf(outp, "\t%.2f",
9185e988
LB
817 p->gfx_rc6_ms / 10.0 / interval_float);
818 }
819 }
fdf676e5 820
27d47356 821 /* GFXMHz */
812db3f7 822 if (DO_BIC(BIC_GFXMHz))
3d109de2 823 outp += sprintf(outp, "\t%d", p->gfx_mhz);
27d47356 824
0b2bb692
LB
825 /* Totl%C0, Any%C0 GFX%C0 CPUGFX% */
826 if (do_skl_residency) {
008d396e
LB
827 outp += sprintf(outp, "\t%.2f", 100.0 * p->pkg_wtd_core_c0/tsc);
828 outp += sprintf(outp, "\t%.2f", 100.0 * p->pkg_any_core_c0/tsc);
829 outp += sprintf(outp, "\t%.2f", 100.0 * p->pkg_any_gfxe_c0/tsc);
830 outp += sprintf(outp, "\t%.2f", 100.0 * p->pkg_both_core_gfxe_c0/tsc);
0b2bb692
LB
831 }
832
0f47c08d 833 if (DO_BIC(BIC_Pkgpc2))
008d396e 834 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc2/tsc);
0f47c08d 835 if (DO_BIC(BIC_Pkgpc3))
008d396e 836 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc3/tsc);
0f47c08d 837 if (DO_BIC(BIC_Pkgpc6))
008d396e 838 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc6/tsc);
0f47c08d 839 if (DO_BIC(BIC_Pkgpc7))
008d396e 840 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc7/tsc);
0f47c08d 841 if (DO_BIC(BIC_Pkgpc8))
008d396e 842 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc8/tsc);
0f47c08d 843 if (DO_BIC(BIC_Pkgpc9))
008d396e 844 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc9/tsc);
0f47c08d 845 if (DO_BIC(BIC_Pkgpc10))
008d396e 846 outp += sprintf(outp, "\t%.2f", 100.0 * p->pc10/tsc);
889facbe
LB
847
848 /*
849 * If measurement interval exceeds minimum RAPL Joule Counter range,
850 * indicate that results are suspect by printing "**" in fraction place.
851 */
fc04cc67 852 if (interval_float < rapl_joule_counter_range)
3d109de2 853 fmt8 = "\t%.2f";
fc04cc67 854 else
e975db5d 855 fmt8 = "%6.0f**";
889facbe 856
812db3f7
LB
857 if (DO_BIC(BIC_PkgWatt))
858 outp += sprintf(outp, fmt8, p->energy_pkg * rapl_energy_units / interval_float);
859 if (DO_BIC(BIC_CorWatt))
860 outp += sprintf(outp, fmt8, p->energy_cores * rapl_energy_units / interval_float);
861 if (DO_BIC(BIC_GFXWatt))
862 outp += sprintf(outp, fmt8, p->energy_gfx * rapl_energy_units / interval_float);
863 if (DO_BIC(BIC_RAMWatt))
864 outp += sprintf(outp, fmt8, p->energy_dram * rapl_dram_energy_units / interval_float);
865 if (DO_BIC(BIC_Pkg_J))
866 outp += sprintf(outp, fmt8, p->energy_pkg * rapl_energy_units);
867 if (DO_BIC(BIC_Cor_J))
868 outp += sprintf(outp, fmt8, p->energy_cores * rapl_energy_units);
869 if (DO_BIC(BIC_GFX_J))
870 outp += sprintf(outp, fmt8, p->energy_gfx * rapl_energy_units);
871 if (DO_BIC(BIC_RAM_J))
872 outp += sprintf(outp, fmt8, p->energy_dram * rapl_dram_energy_units);
873 if (DO_BIC(BIC_PKG__))
874 outp += sprintf(outp, fmt8, 100.0 * p->rapl_pkg_perf_status * rapl_time_units / interval_float);
875 if (DO_BIC(BIC_RAM__))
876 outp += sprintf(outp, fmt8, 100.0 * p->rapl_dram_perf_status * rapl_time_units / interval_float);
877
388e9c81
LB
878 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
879 if (mp->format == FORMAT_RAW) {
880 if (mp->width == 32)
881 outp += sprintf(outp, "\t0x%08lx", (unsigned long) p->counter[i]);
882 else
883 outp += sprintf(outp, "\t0x%016llx", p->counter[i]);
884 } else if (mp->format == FORMAT_DELTA) {
678a3bd1 885 outp += sprintf(outp, "\t%lld", p->counter[i]);
388e9c81 886 } else if (mp->format == FORMAT_PERCENT) {
008d396e 887 outp += sprintf(outp, "\t%.2f", 100.0 * p->counter[i]/tsc);
388e9c81
LB
888 }
889 }
890
c98d5d94 891done:
c98d5d94
LB
892 outp += sprintf(outp, "\n");
893
894 return 0;
103a8fea
LB
895}
896
b7d8c148 897void flush_output_stdout(void)
c98d5d94 898{
b7d8c148
LB
899 FILE *filep;
900
901 if (outf == stderr)
902 filep = stdout;
903 else
904 filep = outf;
905
906 fputs(output_buffer, filep);
907 fflush(filep);
908
c98d5d94
LB
909 outp = output_buffer;
910}
b7d8c148 911void flush_output_stderr(void)
c98d5d94 912{
b7d8c148
LB
913 fputs(output_buffer, outf);
914 fflush(outf);
c98d5d94
LB
915 outp = output_buffer;
916}
917void format_all_counters(struct thread_data *t, struct core_data *c, struct pkg_data *p)
103a8fea 918{
e23da037 919 static int printed;
103a8fea 920
e23da037
LB
921 if (!printed || !summary_only)
922 print_header();
103a8fea 923
c98d5d94
LB
924 if (topo.num_cpus > 1)
925 format_counters(&average.threads, &average.cores,
926 &average.packages);
103a8fea 927
e23da037
LB
928 printed = 1;
929
930 if (summary_only)
931 return;
932
c98d5d94 933 for_all_cpus(format_counters, t, c, p);
103a8fea
LB
934}
935
889facbe
LB
936#define DELTA_WRAP32(new, old) \
937 if (new > old) { \
938 old = new - old; \
939 } else { \
940 old = 0x100000000 + new - old; \
941 }
942
ba3dec99 943int
c98d5d94
LB
944delta_package(struct pkg_data *new, struct pkg_data *old)
945{
388e9c81
LB
946 int i;
947 struct msr_counter *mp;
0b2bb692
LB
948
949 if (do_skl_residency) {
950 old->pkg_wtd_core_c0 = new->pkg_wtd_core_c0 - old->pkg_wtd_core_c0;
951 old->pkg_any_core_c0 = new->pkg_any_core_c0 - old->pkg_any_core_c0;
952 old->pkg_any_gfxe_c0 = new->pkg_any_gfxe_c0 - old->pkg_any_gfxe_c0;
953 old->pkg_both_core_gfxe_c0 = new->pkg_both_core_gfxe_c0 - old->pkg_both_core_gfxe_c0;
954 }
c98d5d94 955 old->pc2 = new->pc2 - old->pc2;
0f47c08d 956 if (DO_BIC(BIC_Pkgpc3))
ee7e38e3 957 old->pc3 = new->pc3 - old->pc3;
0f47c08d 958 if (DO_BIC(BIC_Pkgpc6))
ee7e38e3 959 old->pc6 = new->pc6 - old->pc6;
0f47c08d 960 if (DO_BIC(BIC_Pkgpc7))
ee7e38e3 961 old->pc7 = new->pc7 - old->pc7;
ca58710f
KCA
962 old->pc8 = new->pc8 - old->pc8;
963 old->pc9 = new->pc9 - old->pc9;
964 old->pc10 = new->pc10 - old->pc10;
889facbe
LB
965 old->pkg_temp_c = new->pkg_temp_c;
966
9185e988
LB
967 /* flag an error when rc6 counter resets/wraps */
968 if (old->gfx_rc6_ms > new->gfx_rc6_ms)
969 old->gfx_rc6_ms = -1;
970 else
971 old->gfx_rc6_ms = new->gfx_rc6_ms - old->gfx_rc6_ms;
972
27d47356
LB
973 old->gfx_mhz = new->gfx_mhz;
974
889facbe
LB
975 DELTA_WRAP32(new->energy_pkg, old->energy_pkg);
976 DELTA_WRAP32(new->energy_cores, old->energy_cores);
977 DELTA_WRAP32(new->energy_gfx, old->energy_gfx);
978 DELTA_WRAP32(new->energy_dram, old->energy_dram);
979 DELTA_WRAP32(new->rapl_pkg_perf_status, old->rapl_pkg_perf_status);
980 DELTA_WRAP32(new->rapl_dram_perf_status, old->rapl_dram_perf_status);
ba3dec99 981
388e9c81
LB
982 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
983 if (mp->format == FORMAT_RAW)
984 old->counter[i] = new->counter[i];
985 else
986 old->counter[i] = new->counter[i] - old->counter[i];
987 }
988
ba3dec99 989 return 0;
c98d5d94 990}
103a8fea 991
c98d5d94
LB
992void
993delta_core(struct core_data *new, struct core_data *old)
103a8fea 994{
388e9c81
LB
995 int i;
996 struct msr_counter *mp;
997
c98d5d94
LB
998 old->c3 = new->c3 - old->c3;
999 old->c6 = new->c6 - old->c6;
1000 old->c7 = new->c7 - old->c7;
889facbe 1001 old->core_temp_c = new->core_temp_c;
0539ba11 1002 old->mc6_us = new->mc6_us - old->mc6_us;
388e9c81
LB
1003
1004 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
1005 if (mp->format == FORMAT_RAW)
1006 old->counter[i] = new->counter[i];
1007 else
1008 old->counter[i] = new->counter[i] - old->counter[i];
1009 }
c98d5d94 1010}
103a8fea 1011
c3ae331d
LB
1012/*
1013 * old = new - old
1014 */
ba3dec99 1015int
c98d5d94
LB
1016delta_thread(struct thread_data *new, struct thread_data *old,
1017 struct core_data *core_delta)
1018{
388e9c81
LB
1019 int i;
1020 struct msr_counter *mp;
1021
c98d5d94
LB
1022 old->tsc = new->tsc - old->tsc;
1023
1024 /* check for TSC < 1 Mcycles over interval */
b2c95d90
JT
1025 if (old->tsc < (1000 * 1000))
1026 errx(-3, "Insanely slow TSC rate, TSC stops in idle?\n"
1027 "You can disable all c-states by booting with \"idle=poll\"\n"
1028 "or just the deep ones with \"processor.max_cstate=1\"");
103a8fea 1029
c98d5d94 1030 old->c1 = new->c1 - old->c1;
103a8fea 1031
812db3f7 1032 if (DO_BIC(BIC_Avg_MHz) || DO_BIC(BIC_Busy) || DO_BIC(BIC_Bzy_MHz)) {
a729617c
LB
1033 if ((new->aperf > old->aperf) && (new->mperf > old->mperf)) {
1034 old->aperf = new->aperf - old->aperf;
1035 old->mperf = new->mperf - old->mperf;
1036 } else {
ba3dec99 1037 return -1;
103a8fea 1038 }
c98d5d94 1039 }
103a8fea 1040
103a8fea 1041
144b44b1
LB
1042 if (use_c1_residency_msr) {
1043 /*
1044 * Some models have a dedicated C1 residency MSR,
1045 * which should be more accurate than the derivation below.
1046 */
1047 } else {
1048 /*
1049 * As counter collection is not atomic,
1050 * it is possible for mperf's non-halted cycles + idle states
1051 * to exceed TSC's all cycles: show c1 = 0% in that case.
1052 */
1053 if ((old->mperf + core_delta->c3 + core_delta->c6 + core_delta->c7) > old->tsc)
1054 old->c1 = 0;
1055 else {
1056 /* normal case, derive c1 */
008d396e 1057 old->c1 = (old->tsc * tsc_tweak) - old->mperf - core_delta->c3
c98d5d94 1058 - core_delta->c6 - core_delta->c7;
144b44b1 1059 }
c98d5d94 1060 }
c3ae331d 1061
c98d5d94 1062 if (old->mperf == 0) {
b7d8c148
LB
1063 if (debug > 1)
1064 fprintf(outf, "cpu%d MPERF 0!\n", old->cpu_id);
c98d5d94 1065 old->mperf = 1; /* divide by 0 protection */
103a8fea 1066 }
c98d5d94 1067
812db3f7 1068 if (DO_BIC(BIC_IRQ))
562a2d37
LB
1069 old->irq_count = new->irq_count - old->irq_count;
1070
812db3f7 1071 if (DO_BIC(BIC_SMI))
1ed51011 1072 old->smi_count = new->smi_count - old->smi_count;
ba3dec99 1073
388e9c81
LB
1074 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
1075 if (mp->format == FORMAT_RAW)
1076 old->counter[i] = new->counter[i];
1077 else
1078 old->counter[i] = new->counter[i] - old->counter[i];
1079 }
ba3dec99 1080 return 0;
c98d5d94
LB
1081}
1082
1083int delta_cpu(struct thread_data *t, struct core_data *c,
1084 struct pkg_data *p, struct thread_data *t2,
1085 struct core_data *c2, struct pkg_data *p2)
1086{
ba3dec99
LB
1087 int retval = 0;
1088
c98d5d94
LB
1089 /* calculate core delta only for 1st thread in core */
1090 if (t->flags & CPU_IS_FIRST_THREAD_IN_CORE)
1091 delta_core(c, c2);
1092
1093 /* always calculate thread delta */
ba3dec99
LB
1094 retval = delta_thread(t, t2, c2); /* c2 is core delta */
1095 if (retval)
1096 return retval;
c98d5d94
LB
1097
1098 /* calculate package delta only for 1st core in package */
1099 if (t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE)
ba3dec99 1100 retval = delta_package(p, p2);
c98d5d94 1101
ba3dec99 1102 return retval;
103a8fea
LB
1103}
1104
c98d5d94
LB
1105void clear_counters(struct thread_data *t, struct core_data *c, struct pkg_data *p)
1106{
388e9c81
LB
1107 int i;
1108 struct msr_counter *mp;
1109
c98d5d94
LB
1110 t->tsc = 0;
1111 t->aperf = 0;
1112 t->mperf = 0;
1113 t->c1 = 0;
1114
562a2d37
LB
1115 t->irq_count = 0;
1116 t->smi_count = 0;
1117
c98d5d94
LB
1118 /* tells format_counters to dump all fields from this set */
1119 t->flags = CPU_IS_FIRST_THREAD_IN_CORE | CPU_IS_FIRST_CORE_IN_PACKAGE;
1120
1121 c->c3 = 0;
1122 c->c6 = 0;
1123 c->c7 = 0;
0539ba11 1124 c->mc6_us = 0;
889facbe 1125 c->core_temp_c = 0;
c98d5d94 1126
0b2bb692
LB
1127 p->pkg_wtd_core_c0 = 0;
1128 p->pkg_any_core_c0 = 0;
1129 p->pkg_any_gfxe_c0 = 0;
1130 p->pkg_both_core_gfxe_c0 = 0;
1131
c98d5d94 1132 p->pc2 = 0;
0f47c08d 1133 if (DO_BIC(BIC_Pkgpc3))
ee7e38e3 1134 p->pc3 = 0;
0f47c08d 1135 if (DO_BIC(BIC_Pkgpc6))
ee7e38e3 1136 p->pc6 = 0;
0f47c08d 1137 if (DO_BIC(BIC_Pkgpc7))
ee7e38e3 1138 p->pc7 = 0;
ca58710f
KCA
1139 p->pc8 = 0;
1140 p->pc9 = 0;
1141 p->pc10 = 0;
889facbe
LB
1142
1143 p->energy_pkg = 0;
1144 p->energy_dram = 0;
1145 p->energy_cores = 0;
1146 p->energy_gfx = 0;
1147 p->rapl_pkg_perf_status = 0;
1148 p->rapl_dram_perf_status = 0;
1149 p->pkg_temp_c = 0;
27d47356 1150
fdf676e5 1151 p->gfx_rc6_ms = 0;
27d47356 1152 p->gfx_mhz = 0;
388e9c81
LB
1153 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next)
1154 t->counter[i] = 0;
1155
1156 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next)
1157 c->counter[i] = 0;
1158
1159 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next)
1160 p->counter[i] = 0;
c98d5d94
LB
1161}
1162int sum_counters(struct thread_data *t, struct core_data *c,
1163 struct pkg_data *p)
103a8fea 1164{
388e9c81
LB
1165 int i;
1166 struct msr_counter *mp;
1167
c98d5d94
LB
1168 average.threads.tsc += t->tsc;
1169 average.threads.aperf += t->aperf;
1170 average.threads.mperf += t->mperf;
1171 average.threads.c1 += t->c1;
103a8fea 1172
562a2d37
LB
1173 average.threads.irq_count += t->irq_count;
1174 average.threads.smi_count += t->smi_count;
1175
388e9c81
LB
1176 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
1177 if (mp->format == FORMAT_RAW)
1178 continue;
1179 average.threads.counter[i] += t->counter[i];
1180 }
1181
c98d5d94
LB
1182 /* sum per-core values only for 1st thread in core */
1183 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE))
1184 return 0;
103a8fea 1185
c98d5d94
LB
1186 average.cores.c3 += c->c3;
1187 average.cores.c6 += c->c6;
1188 average.cores.c7 += c->c7;
0539ba11 1189 average.cores.mc6_us += c->mc6_us;
c98d5d94 1190
889facbe
LB
1191 average.cores.core_temp_c = MAX(average.cores.core_temp_c, c->core_temp_c);
1192
388e9c81
LB
1193 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
1194 if (mp->format == FORMAT_RAW)
1195 continue;
1196 average.cores.counter[i] += c->counter[i];
1197 }
1198
c98d5d94
LB
1199 /* sum per-pkg values only for 1st core in pkg */
1200 if (!(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
1201 return 0;
1202
0b2bb692
LB
1203 if (do_skl_residency) {
1204 average.packages.pkg_wtd_core_c0 += p->pkg_wtd_core_c0;
1205 average.packages.pkg_any_core_c0 += p->pkg_any_core_c0;
1206 average.packages.pkg_any_gfxe_c0 += p->pkg_any_gfxe_c0;
1207 average.packages.pkg_both_core_gfxe_c0 += p->pkg_both_core_gfxe_c0;
1208 }
1209
c98d5d94 1210 average.packages.pc2 += p->pc2;
0f47c08d 1211 if (DO_BIC(BIC_Pkgpc3))
ee7e38e3 1212 average.packages.pc3 += p->pc3;
0f47c08d 1213 if (DO_BIC(BIC_Pkgpc6))
ee7e38e3 1214 average.packages.pc6 += p->pc6;
0f47c08d 1215 if (DO_BIC(BIC_Pkgpc7))
ee7e38e3 1216 average.packages.pc7 += p->pc7;
ca58710f
KCA
1217 average.packages.pc8 += p->pc8;
1218 average.packages.pc9 += p->pc9;
1219 average.packages.pc10 += p->pc10;
c98d5d94 1220
889facbe
LB
1221 average.packages.energy_pkg += p->energy_pkg;
1222 average.packages.energy_dram += p->energy_dram;
1223 average.packages.energy_cores += p->energy_cores;
1224 average.packages.energy_gfx += p->energy_gfx;
1225
fdf676e5 1226 average.packages.gfx_rc6_ms = p->gfx_rc6_ms;
27d47356
LB
1227 average.packages.gfx_mhz = p->gfx_mhz;
1228
889facbe
LB
1229 average.packages.pkg_temp_c = MAX(average.packages.pkg_temp_c, p->pkg_temp_c);
1230
1231 average.packages.rapl_pkg_perf_status += p->rapl_pkg_perf_status;
1232 average.packages.rapl_dram_perf_status += p->rapl_dram_perf_status;
388e9c81
LB
1233
1234 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
1235 if (mp->format == FORMAT_RAW)
1236 continue;
1237 average.packages.counter[i] += p->counter[i];
1238 }
c98d5d94
LB
1239 return 0;
1240}
1241/*
1242 * sum the counters for all cpus in the system
1243 * compute the weighted average
1244 */
1245void compute_average(struct thread_data *t, struct core_data *c,
1246 struct pkg_data *p)
1247{
388e9c81
LB
1248 int i;
1249 struct msr_counter *mp;
1250
c98d5d94
LB
1251 clear_counters(&average.threads, &average.cores, &average.packages);
1252
1253 for_all_cpus(sum_counters, t, c, p);
1254
1255 average.threads.tsc /= topo.num_cpus;
1256 average.threads.aperf /= topo.num_cpus;
1257 average.threads.mperf /= topo.num_cpus;
1258 average.threads.c1 /= topo.num_cpus;
1259
1260 average.cores.c3 /= topo.num_cores;
1261 average.cores.c6 /= topo.num_cores;
1262 average.cores.c7 /= topo.num_cores;
0539ba11 1263 average.cores.mc6_us /= topo.num_cores;
c98d5d94 1264
0b2bb692
LB
1265 if (do_skl_residency) {
1266 average.packages.pkg_wtd_core_c0 /= topo.num_packages;
1267 average.packages.pkg_any_core_c0 /= topo.num_packages;
1268 average.packages.pkg_any_gfxe_c0 /= topo.num_packages;
1269 average.packages.pkg_both_core_gfxe_c0 /= topo.num_packages;
1270 }
1271
c98d5d94 1272 average.packages.pc2 /= topo.num_packages;
0f47c08d 1273 if (DO_BIC(BIC_Pkgpc3))
ee7e38e3 1274 average.packages.pc3 /= topo.num_packages;
0f47c08d 1275 if (DO_BIC(BIC_Pkgpc6))
ee7e38e3 1276 average.packages.pc6 /= topo.num_packages;
0f47c08d 1277 if (DO_BIC(BIC_Pkgpc7))
ee7e38e3 1278 average.packages.pc7 /= topo.num_packages;
ca58710f
KCA
1279
1280 average.packages.pc8 /= topo.num_packages;
1281 average.packages.pc9 /= topo.num_packages;
1282 average.packages.pc10 /= topo.num_packages;
388e9c81
LB
1283
1284 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
1285 if (mp->format == FORMAT_RAW)
1286 continue;
1287 average.threads.counter[i] /= topo.num_cpus;
1288 }
1289 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
1290 if (mp->format == FORMAT_RAW)
1291 continue;
1292 average.cores.counter[i] /= topo.num_cores;
1293 }
1294 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
1295 if (mp->format == FORMAT_RAW)
1296 continue;
1297 average.packages.counter[i] /= topo.num_packages;
1298 }
103a8fea
LB
1299}
1300
c98d5d94 1301static unsigned long long rdtsc(void)
103a8fea 1302{
c98d5d94 1303 unsigned int low, high;
15aaa346 1304
c98d5d94 1305 asm volatile("rdtsc" : "=a" (low), "=d" (high));
15aaa346 1306
c98d5d94
LB
1307 return low | ((unsigned long long)high) << 32;
1308}
15aaa346 1309
c98d5d94
LB
1310/*
1311 * get_counters(...)
1312 * migrate to cpu
1313 * acquire and record local counters for that cpu
1314 */
1315int get_counters(struct thread_data *t, struct core_data *c, struct pkg_data *p)
1316{
1317 int cpu = t->cpu_id;
889facbe 1318 unsigned long long msr;
0102b067 1319 int aperf_mperf_retry_count = 0;
388e9c81
LB
1320 struct msr_counter *mp;
1321 int i;
88c3281f 1322
e52966c0 1323 if (cpu_migrate(cpu)) {
b7d8c148 1324 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
c98d5d94 1325 return -1;
e52966c0 1326 }
15aaa346 1327
0102b067 1328retry:
c98d5d94
LB
1329 t->tsc = rdtsc(); /* we are running on local CPU of interest */
1330
812db3f7 1331 if (DO_BIC(BIC_Avg_MHz) || DO_BIC(BIC_Busy) || DO_BIC(BIC_Bzy_MHz)) {
0102b067
LB
1332 unsigned long long tsc_before, tsc_between, tsc_after, aperf_time, mperf_time;
1333
1334 /*
1335 * The TSC, APERF and MPERF must be read together for
1336 * APERF/MPERF and MPERF/TSC to give accurate results.
1337 *
1338 * Unfortunately, APERF and MPERF are read by
1339 * individual system call, so delays may occur
1340 * between them. If the time to read them
1341 * varies by a large amount, we re-read them.
1342 */
1343
1344 /*
1345 * This initial dummy APERF read has been seen to
1346 * reduce jitter in the subsequent reads.
1347 */
1348
1349 if (get_msr(cpu, MSR_IA32_APERF, &t->aperf))
1350 return -3;
1351
1352 t->tsc = rdtsc(); /* re-read close to APERF */
1353
1354 tsc_before = t->tsc;
1355
9c63a650 1356 if (get_msr(cpu, MSR_IA32_APERF, &t->aperf))
c98d5d94 1357 return -3;
0102b067
LB
1358
1359 tsc_between = rdtsc();
1360
9c63a650 1361 if (get_msr(cpu, MSR_IA32_MPERF, &t->mperf))
c98d5d94 1362 return -4;
0102b067
LB
1363
1364 tsc_after = rdtsc();
1365
1366 aperf_time = tsc_between - tsc_before;
1367 mperf_time = tsc_after - tsc_between;
1368
1369 /*
1370 * If the system call latency to read APERF and MPERF
1371 * differ by more than 2x, then try again.
1372 */
1373 if ((aperf_time > (2 * mperf_time)) || (mperf_time > (2 * aperf_time))) {
1374 aperf_mperf_retry_count++;
1375 if (aperf_mperf_retry_count < 5)
1376 goto retry;
1377 else
1378 warnx("cpu%d jitter %lld %lld",
1379 cpu, aperf_time, mperf_time);
1380 }
1381 aperf_mperf_retry_count = 0;
1382
b2b34dfe
HC
1383 t->aperf = t->aperf * aperf_mperf_multiplier;
1384 t->mperf = t->mperf * aperf_mperf_multiplier;
c98d5d94
LB
1385 }
1386
812db3f7 1387 if (DO_BIC(BIC_IRQ))
562a2d37 1388 t->irq_count = irqs_per_cpu[cpu];
812db3f7 1389 if (DO_BIC(BIC_SMI)) {
1ed51011
LB
1390 if (get_msr(cpu, MSR_SMI_COUNT, &msr))
1391 return -5;
1392 t->smi_count = msr & 0xFFFFFFFF;
1393 }
0539ba11 1394 if (DO_BIC(BIC_CPU_c1) && use_c1_residency_msr) {
144b44b1
LB
1395 if (get_msr(cpu, MSR_CORE_C1_RES, &t->c1))
1396 return -6;
1397 }
1398
388e9c81
LB
1399 for (i = 0, mp = sys.tp; mp; i++, mp = mp->next) {
1400 if (get_msr(cpu, mp->msr_num, &t->counter[i]))
1401 return -10;
1402 }
1403
1404
c98d5d94
LB
1405 /* collect core counters only for 1st thread in core */
1406 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE))
1407 return 0;
1408
812db3f7 1409 if (DO_BIC(BIC_CPU_c3) && !do_slm_cstates && !do_knl_cstates) {
c98d5d94
LB
1410 if (get_msr(cpu, MSR_CORE_C3_RESIDENCY, &c->c3))
1411 return -6;
144b44b1
LB
1412 }
1413
812db3f7 1414 if (DO_BIC(BIC_CPU_c6) && !do_knl_cstates) {
c98d5d94
LB
1415 if (get_msr(cpu, MSR_CORE_C6_RESIDENCY, &c->c6))
1416 return -7;
fb5d4327
DC
1417 } else if (do_knl_cstates) {
1418 if (get_msr(cpu, MSR_KNL_CORE_C6_RESIDENCY, &c->c6))
1419 return -7;
c98d5d94
LB
1420 }
1421
812db3f7 1422 if (DO_BIC(BIC_CPU_c7))
c98d5d94
LB
1423 if (get_msr(cpu, MSR_CORE_C7_RESIDENCY, &c->c7))
1424 return -8;
1425
0539ba11
LB
1426 if (DO_BIC(BIC_Mod_c6))
1427 if (get_msr(cpu, MSR_MODULE_C6_RES_MS, &c->mc6_us))
1428 return -8;
1429
812db3f7 1430 if (DO_BIC(BIC_CoreTmp)) {
889facbe
LB
1431 if (get_msr(cpu, MSR_IA32_THERM_STATUS, &msr))
1432 return -9;
1433 c->core_temp_c = tcc_activation_temp - ((msr >> 16) & 0x7F);
1434 }
1435
388e9c81
LB
1436 for (i = 0, mp = sys.cp; mp; i++, mp = mp->next) {
1437 if (get_msr(cpu, mp->msr_num, &c->counter[i]))
1438 return -10;
1439 }
889facbe 1440
c98d5d94
LB
1441 /* collect package counters only for 1st core in package */
1442 if (!(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
1443 return 0;
1444
0b2bb692
LB
1445 if (do_skl_residency) {
1446 if (get_msr(cpu, MSR_PKG_WEIGHTED_CORE_C0_RES, &p->pkg_wtd_core_c0))
1447 return -10;
1448 if (get_msr(cpu, MSR_PKG_ANY_CORE_C0_RES, &p->pkg_any_core_c0))
1449 return -11;
1450 if (get_msr(cpu, MSR_PKG_ANY_GFXE_C0_RES, &p->pkg_any_gfxe_c0))
1451 return -12;
1452 if (get_msr(cpu, MSR_PKG_BOTH_CORE_GFXE_C0_RES, &p->pkg_both_core_gfxe_c0))
1453 return -13;
1454 }
0f47c08d 1455 if (DO_BIC(BIC_Pkgpc3))
c98d5d94
LB
1456 if (get_msr(cpu, MSR_PKG_C3_RESIDENCY, &p->pc3))
1457 return -9;
0f47c08d 1458 if (DO_BIC(BIC_Pkgpc6)) {
0539ba11
LB
1459 if (do_slm_cstates) {
1460 if (get_msr(cpu, MSR_ATOM_PKG_C6_RESIDENCY, &p->pc6))
1461 return -10;
1462 } else {
1463 if (get_msr(cpu, MSR_PKG_C6_RESIDENCY, &p->pc6))
1464 return -10;
1465 }
1466 }
1467
0f47c08d 1468 if (DO_BIC(BIC_Pkgpc2))
c98d5d94
LB
1469 if (get_msr(cpu, MSR_PKG_C2_RESIDENCY, &p->pc2))
1470 return -11;
0f47c08d 1471 if (DO_BIC(BIC_Pkgpc7))
c98d5d94
LB
1472 if (get_msr(cpu, MSR_PKG_C7_RESIDENCY, &p->pc7))
1473 return -12;
0f47c08d 1474 if (DO_BIC(BIC_Pkgpc8))
ca58710f
KCA
1475 if (get_msr(cpu, MSR_PKG_C8_RESIDENCY, &p->pc8))
1476 return -13;
0f47c08d 1477 if (DO_BIC(BIC_Pkgpc9))
ca58710f
KCA
1478 if (get_msr(cpu, MSR_PKG_C9_RESIDENCY, &p->pc9))
1479 return -13;
0f47c08d 1480 if (DO_BIC(BIC_Pkgpc10))
ca58710f
KCA
1481 if (get_msr(cpu, MSR_PKG_C10_RESIDENCY, &p->pc10))
1482 return -13;
0f47c08d 1483
889facbe
LB
1484 if (do_rapl & RAPL_PKG) {
1485 if (get_msr(cpu, MSR_PKG_ENERGY_STATUS, &msr))
1486 return -13;
1487 p->energy_pkg = msr & 0xFFFFFFFF;
1488 }
9148494c 1489 if (do_rapl & RAPL_CORES_ENERGY_STATUS) {
889facbe
LB
1490 if (get_msr(cpu, MSR_PP0_ENERGY_STATUS, &msr))
1491 return -14;
1492 p->energy_cores = msr & 0xFFFFFFFF;
1493 }
1494 if (do_rapl & RAPL_DRAM) {
1495 if (get_msr(cpu, MSR_DRAM_ENERGY_STATUS, &msr))
1496 return -15;
1497 p->energy_dram = msr & 0xFFFFFFFF;
1498 }
1499 if (do_rapl & RAPL_GFX) {
1500 if (get_msr(cpu, MSR_PP1_ENERGY_STATUS, &msr))
1501 return -16;
1502 p->energy_gfx = msr & 0xFFFFFFFF;
1503 }
1504 if (do_rapl & RAPL_PKG_PERF_STATUS) {
1505 if (get_msr(cpu, MSR_PKG_PERF_STATUS, &msr))
1506 return -16;
1507 p->rapl_pkg_perf_status = msr & 0xFFFFFFFF;
1508 }
1509 if (do_rapl & RAPL_DRAM_PERF_STATUS) {
1510 if (get_msr(cpu, MSR_DRAM_PERF_STATUS, &msr))
1511 return -16;
1512 p->rapl_dram_perf_status = msr & 0xFFFFFFFF;
1513 }
812db3f7 1514 if (DO_BIC(BIC_PkgTmp)) {
889facbe
LB
1515 if (get_msr(cpu, MSR_IA32_PACKAGE_THERM_STATUS, &msr))
1516 return -17;
1517 p->pkg_temp_c = tcc_activation_temp - ((msr >> 16) & 0x7F);
1518 }
fdf676e5 1519
812db3f7 1520 if (DO_BIC(BIC_GFX_rc6))
fdf676e5
LB
1521 p->gfx_rc6_ms = gfx_cur_rc6_ms;
1522
812db3f7 1523 if (DO_BIC(BIC_GFXMHz))
27d47356
LB
1524 p->gfx_mhz = gfx_cur_mhz;
1525
388e9c81
LB
1526 for (i = 0, mp = sys.pp; mp; i++, mp = mp->next) {
1527 if (get_msr(cpu, mp->msr_num, &p->counter[i]))
1528 return -10;
1529 }
1530
15aaa346 1531 return 0;
103a8fea
LB
1532}
1533
ee7e38e3
LB
1534/*
1535 * MSR_PKG_CST_CONFIG_CONTROL decoding for pkg_cstate_limit:
1536 * If you change the values, note they are used both in comparisons
1537 * (>= PCL__7) and to index pkg_cstate_limit_strings[].
1538 */
1539
1540#define PCLUKN 0 /* Unknown */
1541#define PCLRSV 1 /* Reserved */
1542#define PCL__0 2 /* PC0 */
1543#define PCL__1 3 /* PC1 */
1544#define PCL__2 4 /* PC2 */
1545#define PCL__3 5 /* PC3 */
1546#define PCL__4 6 /* PC4 */
1547#define PCL__6 7 /* PC6 */
1548#define PCL_6N 8 /* PC6 No Retention */
1549#define PCL_6R 9 /* PC6 Retention */
1550#define PCL__7 10 /* PC7 */
1551#define PCL_7S 11 /* PC7 Shrink */
0b2bb692
LB
1552#define PCL__8 12 /* PC8 */
1553#define PCL__9 13 /* PC9 */
1554#define PCLUNL 14 /* Unlimited */
ee7e38e3
LB
1555
1556int pkg_cstate_limit = PCLUKN;
1557char *pkg_cstate_limit_strings[] = { "reserved", "unknown", "pc0", "pc1", "pc2",
0b2bb692 1558 "pc3", "pc4", "pc6", "pc6n", "pc6r", "pc7", "pc7s", "pc8", "pc9", "unlimited"};
ee7e38e3 1559
e9257f5f
LB
1560int nhm_pkg_cstate_limits[16] = {PCL__0, PCL__1, PCL__3, PCL__6, PCL__7, PCLRSV, PCLRSV, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
1561int snb_pkg_cstate_limits[16] = {PCL__0, PCL__2, PCL_6N, PCL_6R, PCL__7, PCL_7S, PCLRSV, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
1562int hsw_pkg_cstate_limits[16] = {PCL__0, PCL__2, PCL__3, PCL__6, PCL__7, PCL_7S, PCL__8, PCL__9, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
0539ba11 1563int slv_pkg_cstate_limits[16] = {PCL__0, PCL__1, PCLRSV, PCLRSV, PCL__4, PCLRSV, PCL__6, PCL__7, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCL__6, PCL__7};
f2642888 1564int amt_pkg_cstate_limits[16] = {PCLUNL, PCL__1, PCL__2, PCLRSV, PCLRSV, PCLRSV, PCL__6, PCL__7, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
e9257f5f 1565int phi_pkg_cstate_limits[16] = {PCL__0, PCL__2, PCL_6N, PCL_6R, PCLRSV, PCLRSV, PCLRSV, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
e4085d54 1566int bxt_pkg_cstate_limits[16] = {PCL__0, PCL__2, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
d8ebb442 1567int skx_pkg_cstate_limits[16] = {PCL__0, PCL__2, PCL_6N, PCL_6R, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLUNL, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV, PCLRSV};
ee7e38e3 1568
a2b7b749
LB
1569
1570static void
1571calculate_tsc_tweak()
1572{
a2b7b749
LB
1573 tsc_tweak = base_hz / tsc_hz;
1574}
1575
fcd17211
LB
1576static void
1577dump_nhm_platform_info(void)
103a8fea
LB
1578{
1579 unsigned long long msr;
1580 unsigned int ratio;
1581
ec0adc53 1582 get_msr(base_cpu, MSR_PLATFORM_INFO, &msr);
103a8fea 1583
b7d8c148 1584 fprintf(outf, "cpu%d: MSR_PLATFORM_INFO: 0x%08llx\n", base_cpu, msr);
6574a5d5 1585
103a8fea 1586 ratio = (msr >> 40) & 0xFF;
710f273b 1587 fprintf(outf, "%d * %.1f = %.1f MHz max efficiency frequency\n",
103a8fea
LB
1588 ratio, bclk, ratio * bclk);
1589
1590 ratio = (msr >> 8) & 0xFF;
710f273b 1591 fprintf(outf, "%d * %.1f = %.1f MHz base frequency\n",
103a8fea
LB
1592 ratio, bclk, ratio * bclk);
1593
7ce7d5de 1594 get_msr(base_cpu, MSR_IA32_POWER_CTL, &msr);
b7d8c148 1595 fprintf(outf, "cpu%d: MSR_IA32_POWER_CTL: 0x%08llx (C1E auto-promotion: %sabled)\n",
bfae2052 1596 base_cpu, msr, msr & 0x2 ? "EN" : "DIS");
67920418 1597
fcd17211
LB
1598 return;
1599}
1600
1601static void
1602dump_hsw_turbo_ratio_limits(void)
1603{
1604 unsigned long long msr;
1605 unsigned int ratio;
1606
7ce7d5de 1607 get_msr(base_cpu, MSR_TURBO_RATIO_LIMIT2, &msr);
fcd17211 1608
b7d8c148 1609 fprintf(outf, "cpu%d: MSR_TURBO_RATIO_LIMIT2: 0x%08llx\n", base_cpu, msr);
fcd17211
LB
1610
1611 ratio = (msr >> 8) & 0xFF;
1612 if (ratio)
710f273b 1613 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 18 active cores\n",
fcd17211
LB
1614 ratio, bclk, ratio * bclk);
1615
1616 ratio = (msr >> 0) & 0xFF;
1617 if (ratio)
710f273b 1618 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 17 active cores\n",
fcd17211
LB
1619 ratio, bclk, ratio * bclk);
1620 return;
1621}
1622
1623static void
1624dump_ivt_turbo_ratio_limits(void)
1625{
1626 unsigned long long msr;
1627 unsigned int ratio;
6574a5d5 1628
7ce7d5de 1629 get_msr(base_cpu, MSR_TURBO_RATIO_LIMIT1, &msr);
6574a5d5 1630
b7d8c148 1631 fprintf(outf, "cpu%d: MSR_TURBO_RATIO_LIMIT1: 0x%08llx\n", base_cpu, msr);
6574a5d5
LB
1632
1633 ratio = (msr >> 56) & 0xFF;
1634 if (ratio)
710f273b 1635 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 16 active cores\n",
6574a5d5
LB
1636 ratio, bclk, ratio * bclk);
1637
1638 ratio = (msr >> 48) & 0xFF;
1639 if (ratio)
710f273b 1640 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 15 active cores\n",
6574a5d5
LB
1641 ratio, bclk, ratio * bclk);
1642
1643 ratio = (msr >> 40) & 0xFF;
1644 if (ratio)
710f273b 1645 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 14 active cores\n",
6574a5d5
LB
1646 ratio, bclk, ratio * bclk);
1647
1648 ratio = (msr >> 32) & 0xFF;
1649 if (ratio)
710f273b 1650 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 13 active cores\n",
6574a5d5
LB
1651 ratio, bclk, ratio * bclk);
1652
1653 ratio = (msr >> 24) & 0xFF;
1654 if (ratio)
710f273b 1655 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 12 active cores\n",
6574a5d5
LB
1656 ratio, bclk, ratio * bclk);
1657
1658 ratio = (msr >> 16) & 0xFF;
1659 if (ratio)
710f273b 1660 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 11 active cores\n",
6574a5d5
LB
1661 ratio, bclk, ratio * bclk);
1662
1663 ratio = (msr >> 8) & 0xFF;
1664 if (ratio)
710f273b 1665 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 10 active cores\n",
6574a5d5
LB
1666 ratio, bclk, ratio * bclk);
1667
1668 ratio = (msr >> 0) & 0xFF;
1669 if (ratio)
710f273b 1670 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 9 active cores\n",
6574a5d5 1671 ratio, bclk, ratio * bclk);
fcd17211
LB
1672 return;
1673}
6574a5d5 1674
fcd17211
LB
1675static void
1676dump_nhm_turbo_ratio_limits(void)
1677{
1678 unsigned long long msr;
1679 unsigned int ratio;
103a8fea 1680
7ce7d5de 1681 get_msr(base_cpu, MSR_TURBO_RATIO_LIMIT, &msr);
103a8fea 1682
b7d8c148 1683 fprintf(outf, "cpu%d: MSR_TURBO_RATIO_LIMIT: 0x%08llx\n", base_cpu, msr);
6574a5d5
LB
1684
1685 ratio = (msr >> 56) & 0xFF;
1686 if (ratio)
710f273b 1687 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 8 active cores\n",
6574a5d5
LB
1688 ratio, bclk, ratio * bclk);
1689
1690 ratio = (msr >> 48) & 0xFF;
1691 if (ratio)
710f273b 1692 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 7 active cores\n",
6574a5d5
LB
1693 ratio, bclk, ratio * bclk);
1694
1695 ratio = (msr >> 40) & 0xFF;
1696 if (ratio)
710f273b 1697 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 6 active cores\n",
6574a5d5
LB
1698 ratio, bclk, ratio * bclk);
1699
1700 ratio = (msr >> 32) & 0xFF;
1701 if (ratio)
710f273b 1702 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 5 active cores\n",
6574a5d5
LB
1703 ratio, bclk, ratio * bclk);
1704
103a8fea
LB
1705 ratio = (msr >> 24) & 0xFF;
1706 if (ratio)
710f273b 1707 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 4 active cores\n",
103a8fea
LB
1708 ratio, bclk, ratio * bclk);
1709
1710 ratio = (msr >> 16) & 0xFF;
1711 if (ratio)
710f273b 1712 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 3 active cores\n",
103a8fea
LB
1713 ratio, bclk, ratio * bclk);
1714
1715 ratio = (msr >> 8) & 0xFF;
1716 if (ratio)
710f273b 1717 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 2 active cores\n",
103a8fea
LB
1718 ratio, bclk, ratio * bclk);
1719
1720 ratio = (msr >> 0) & 0xFF;
1721 if (ratio)
710f273b 1722 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 1 active cores\n",
103a8fea 1723 ratio, bclk, ratio * bclk);
fcd17211
LB
1724 return;
1725}
3a9a941d 1726
0f7887c4
LB
1727static void
1728dump_atom_turbo_ratio_limits(void)
1729{
1730 unsigned long long msr;
1731 unsigned int ratio;
1732
1733 get_msr(base_cpu, MSR_ATOM_CORE_RATIOS, &msr);
1734 fprintf(outf, "cpu%d: MSR_ATOM_CORE_RATIOS: 0x%08llx\n", base_cpu, msr & 0xFFFFFFFF);
1735
1736 ratio = (msr >> 0) & 0x3F;
1737 if (ratio)
1738 fprintf(outf, "%d * %.1f = %.1f MHz minimum operating frequency\n",
1739 ratio, bclk, ratio * bclk);
1740
1741 ratio = (msr >> 8) & 0x3F;
1742 if (ratio)
1743 fprintf(outf, "%d * %.1f = %.1f MHz low frequency mode (LFM)\n",
1744 ratio, bclk, ratio * bclk);
1745
1746 ratio = (msr >> 16) & 0x3F;
1747 if (ratio)
1748 fprintf(outf, "%d * %.1f = %.1f MHz base frequency\n",
1749 ratio, bclk, ratio * bclk);
1750
1751 get_msr(base_cpu, MSR_ATOM_CORE_TURBO_RATIOS, &msr);
1752 fprintf(outf, "cpu%d: MSR_ATOM_CORE_TURBO_RATIOS: 0x%08llx\n", base_cpu, msr & 0xFFFFFFFF);
1753
1754 ratio = (msr >> 24) & 0x3F;
1755 if (ratio)
1756 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 4 active cores\n",
1757 ratio, bclk, ratio * bclk);
1758
1759 ratio = (msr >> 16) & 0x3F;
1760 if (ratio)
1761 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 3 active cores\n",
1762 ratio, bclk, ratio * bclk);
1763
1764 ratio = (msr >> 8) & 0x3F;
1765 if (ratio)
1766 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 2 active cores\n",
1767 ratio, bclk, ratio * bclk);
1768
1769 ratio = (msr >> 0) & 0x3F;
1770 if (ratio)
1771 fprintf(outf, "%d * %.1f = %.1f MHz max turbo 1 active core\n",
1772 ratio, bclk, ratio * bclk);
1773}
1774
fb5d4327
DC
1775static void
1776dump_knl_turbo_ratio_limits(void)
1777{
cbf97aba
HC
1778 const unsigned int buckets_no = 7;
1779
fb5d4327 1780 unsigned long long msr;
cbf97aba
HC
1781 int delta_cores, delta_ratio;
1782 int i, b_nr;
1783 unsigned int cores[buckets_no];
1784 unsigned int ratio[buckets_no];
fb5d4327 1785
ebf5926a 1786 get_msr(base_cpu, MSR_TURBO_RATIO_LIMIT, &msr);
fb5d4327 1787
b7d8c148 1788 fprintf(outf, "cpu%d: MSR_TURBO_RATIO_LIMIT: 0x%08llx\n",
bfae2052 1789 base_cpu, msr);
fb5d4327
DC
1790
1791 /**
1792 * Turbo encoding in KNL is as follows:
cbf97aba
HC
1793 * [0] -- Reserved
1794 * [7:1] -- Base value of number of active cores of bucket 1.
fb5d4327
DC
1795 * [15:8] -- Base value of freq ratio of bucket 1.
1796 * [20:16] -- +ve delta of number of active cores of bucket 2.
1797 * i.e. active cores of bucket 2 =
1798 * active cores of bucket 1 + delta
1799 * [23:21] -- Negative delta of freq ratio of bucket 2.
1800 * i.e. freq ratio of bucket 2 =
1801 * freq ratio of bucket 1 - delta
1802 * [28:24]-- +ve delta of number of active cores of bucket 3.
1803 * [31:29]-- -ve delta of freq ratio of bucket 3.
1804 * [36:32]-- +ve delta of number of active cores of bucket 4.
1805 * [39:37]-- -ve delta of freq ratio of bucket 4.
1806 * [44:40]-- +ve delta of number of active cores of bucket 5.
1807 * [47:45]-- -ve delta of freq ratio of bucket 5.
1808 * [52:48]-- +ve delta of number of active cores of bucket 6.
1809 * [55:53]-- -ve delta of freq ratio of bucket 6.
1810 * [60:56]-- +ve delta of number of active cores of bucket 7.
1811 * [63:61]-- -ve delta of freq ratio of bucket 7.
1812 */
cbf97aba
HC
1813
1814 b_nr = 0;
1815 cores[b_nr] = (msr & 0xFF) >> 1;
1816 ratio[b_nr] = (msr >> 8) & 0xFF;
1817
1818 for (i = 16; i < 64; i += 8) {
fb5d4327 1819 delta_cores = (msr >> i) & 0x1F;
cbf97aba
HC
1820 delta_ratio = (msr >> (i + 5)) & 0x7;
1821
1822 cores[b_nr + 1] = cores[b_nr] + delta_cores;
1823 ratio[b_nr + 1] = ratio[b_nr] - delta_ratio;
1824 b_nr++;
fb5d4327 1825 }
cbf97aba
HC
1826
1827 for (i = buckets_no - 1; i >= 0; i--)
1828 if (i > 0 ? ratio[i] != ratio[i - 1] : 1)
b7d8c148 1829 fprintf(outf,
710f273b 1830 "%d * %.1f = %.1f MHz max turbo %d active cores\n",
cbf97aba 1831 ratio[i], bclk, ratio[i] * bclk, cores[i]);
fb5d4327
DC
1832}
1833
fcd17211
LB
1834static void
1835dump_nhm_cst_cfg(void)
1836{
1837 unsigned long long msr;
1838
1df2e55a 1839 get_msr(base_cpu, MSR_PKG_CST_CONFIG_CONTROL, &msr);
fcd17211
LB
1840
1841#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
1842#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
1843
1df2e55a 1844 fprintf(outf, "cpu%d: MSR_PKG_CST_CONFIG_CONTROL: 0x%08llx", base_cpu, msr);
fcd17211 1845
b7d8c148 1846 fprintf(outf, " (%s%s%s%s%slocked: pkg-cstate-limit=%d: %s)\n",
fcd17211
LB
1847 (msr & SNB_C3_AUTO_UNDEMOTE) ? "UNdemote-C3, " : "",
1848 (msr & SNB_C1_AUTO_UNDEMOTE) ? "UNdemote-C1, " : "",
1849 (msr & NHM_C3_AUTO_DEMOTE) ? "demote-C3, " : "",
1850 (msr & NHM_C1_AUTO_DEMOTE) ? "demote-C1, " : "",
1851 (msr & (1 << 15)) ? "" : "UN",
6c34f160 1852 (unsigned int)msr & 0xF,
fcd17211
LB
1853 pkg_cstate_limit_strings[pkg_cstate_limit]);
1854 return;
103a8fea
LB
1855}
1856
6fb3143b
LB
1857static void
1858dump_config_tdp(void)
1859{
1860 unsigned long long msr;
1861
1862 get_msr(base_cpu, MSR_CONFIG_TDP_NOMINAL, &msr);
b7d8c148 1863 fprintf(outf, "cpu%d: MSR_CONFIG_TDP_NOMINAL: 0x%08llx", base_cpu, msr);
685b535b 1864 fprintf(outf, " (base_ratio=%d)\n", (unsigned int)msr & 0xFF);
6fb3143b
LB
1865
1866 get_msr(base_cpu, MSR_CONFIG_TDP_LEVEL_1, &msr);
b7d8c148 1867 fprintf(outf, "cpu%d: MSR_CONFIG_TDP_LEVEL_1: 0x%08llx (", base_cpu, msr);
6fb3143b 1868 if (msr) {
685b535b
CY
1869 fprintf(outf, "PKG_MIN_PWR_LVL1=%d ", (unsigned int)(msr >> 48) & 0x7FFF);
1870 fprintf(outf, "PKG_MAX_PWR_LVL1=%d ", (unsigned int)(msr >> 32) & 0x7FFF);
1871 fprintf(outf, "LVL1_RATIO=%d ", (unsigned int)(msr >> 16) & 0xFF);
1872 fprintf(outf, "PKG_TDP_LVL1=%d", (unsigned int)(msr) & 0x7FFF);
6fb3143b 1873 }
b7d8c148 1874 fprintf(outf, ")\n");
6fb3143b
LB
1875
1876 get_msr(base_cpu, MSR_CONFIG_TDP_LEVEL_2, &msr);
b7d8c148 1877 fprintf(outf, "cpu%d: MSR_CONFIG_TDP_LEVEL_2: 0x%08llx (", base_cpu, msr);
6fb3143b 1878 if (msr) {
685b535b
CY
1879 fprintf(outf, "PKG_MIN_PWR_LVL2=%d ", (unsigned int)(msr >> 48) & 0x7FFF);
1880 fprintf(outf, "PKG_MAX_PWR_LVL2=%d ", (unsigned int)(msr >> 32) & 0x7FFF);
1881 fprintf(outf, "LVL2_RATIO=%d ", (unsigned int)(msr >> 16) & 0xFF);
1882 fprintf(outf, "PKG_TDP_LVL2=%d", (unsigned int)(msr) & 0x7FFF);
6fb3143b 1883 }
b7d8c148 1884 fprintf(outf, ")\n");
6fb3143b
LB
1885
1886 get_msr(base_cpu, MSR_CONFIG_TDP_CONTROL, &msr);
b7d8c148 1887 fprintf(outf, "cpu%d: MSR_CONFIG_TDP_CONTROL: 0x%08llx (", base_cpu, msr);
6fb3143b 1888 if ((msr) & 0x3)
b7d8c148
LB
1889 fprintf(outf, "TDP_LEVEL=%d ", (unsigned int)(msr) & 0x3);
1890 fprintf(outf, " lock=%d", (unsigned int)(msr >> 31) & 1);
1891 fprintf(outf, ")\n");
36229897 1892
6fb3143b 1893 get_msr(base_cpu, MSR_TURBO_ACTIVATION_RATIO, &msr);
b7d8c148 1894 fprintf(outf, "cpu%d: MSR_TURBO_ACTIVATION_RATIO: 0x%08llx (", base_cpu, msr);
685b535b 1895 fprintf(outf, "MAX_NON_TURBO_RATIO=%d", (unsigned int)(msr) & 0xFF);
b7d8c148
LB
1896 fprintf(outf, " lock=%d", (unsigned int)(msr >> 31) & 1);
1897 fprintf(outf, ")\n");
6fb3143b 1898}
5a63426e
LB
1899
1900unsigned int irtl_time_units[] = {1, 32, 1024, 32768, 1048576, 33554432, 0, 0 };
1901
1902void print_irtl(void)
1903{
1904 unsigned long long msr;
1905
1906 get_msr(base_cpu, MSR_PKGC3_IRTL, &msr);
1907 fprintf(outf, "cpu%d: MSR_PKGC3_IRTL: 0x%08llx (", base_cpu, msr);
1908 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1909 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1910
1911 get_msr(base_cpu, MSR_PKGC6_IRTL, &msr);
1912 fprintf(outf, "cpu%d: MSR_PKGC6_IRTL: 0x%08llx (", base_cpu, msr);
1913 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1914 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1915
1916 get_msr(base_cpu, MSR_PKGC7_IRTL, &msr);
1917 fprintf(outf, "cpu%d: MSR_PKGC7_IRTL: 0x%08llx (", base_cpu, msr);
1918 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1919 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1920
1921 if (!do_irtl_hsw)
1922 return;
1923
1924 get_msr(base_cpu, MSR_PKGC8_IRTL, &msr);
1925 fprintf(outf, "cpu%d: MSR_PKGC8_IRTL: 0x%08llx (", base_cpu, msr);
1926 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1927 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1928
1929 get_msr(base_cpu, MSR_PKGC9_IRTL, &msr);
1930 fprintf(outf, "cpu%d: MSR_PKGC9_IRTL: 0x%08llx (", base_cpu, msr);
1931 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1932 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1933
1934 get_msr(base_cpu, MSR_PKGC10_IRTL, &msr);
1935 fprintf(outf, "cpu%d: MSR_PKGC10_IRTL: 0x%08llx (", base_cpu, msr);
1936 fprintf(outf, "%svalid, %lld ns)\n", msr & (1 << 15) ? "" : "NOT",
1937 (msr & 0x3FF) * irtl_time_units[(msr >> 10) & 0x3]);
1938
1939}
36229897
LB
1940void free_fd_percpu(void)
1941{
1942 int i;
1943
01a67adf 1944 for (i = 0; i < topo.max_cpu_num + 1; ++i) {
36229897
LB
1945 if (fd_percpu[i] != 0)
1946 close(fd_percpu[i]);
1947 }
1948
1949 free(fd_percpu);
6fb3143b
LB
1950}
1951
c98d5d94 1952void free_all_buffers(void)
103a8fea 1953{
c98d5d94
LB
1954 CPU_FREE(cpu_present_set);
1955 cpu_present_set = NULL;
36229897 1956 cpu_present_setsize = 0;
103a8fea 1957
c98d5d94
LB
1958 CPU_FREE(cpu_affinity_set);
1959 cpu_affinity_set = NULL;
1960 cpu_affinity_setsize = 0;
103a8fea 1961
c98d5d94
LB
1962 free(thread_even);
1963 free(core_even);
1964 free(package_even);
103a8fea 1965
c98d5d94
LB
1966 thread_even = NULL;
1967 core_even = NULL;
1968 package_even = NULL;
103a8fea 1969
c98d5d94
LB
1970 free(thread_odd);
1971 free(core_odd);
1972 free(package_odd);
103a8fea 1973
c98d5d94
LB
1974 thread_odd = NULL;
1975 core_odd = NULL;
1976 package_odd = NULL;
103a8fea 1977
c98d5d94
LB
1978 free(output_buffer);
1979 output_buffer = NULL;
1980 outp = NULL;
36229897
LB
1981
1982 free_fd_percpu();
562a2d37
LB
1983
1984 free(irq_column_2_cpu);
1985 free(irqs_per_cpu);
103a8fea
LB
1986}
1987
57a42a34
JT
1988/*
1989 * Open a file, and exit on failure
1990 */
1991FILE *fopen_or_die(const char *path, const char *mode)
1992{
b7d8c148 1993 FILE *filep = fopen(path, mode);
b2c95d90
JT
1994 if (!filep)
1995 err(1, "%s: open failed", path);
57a42a34
JT
1996 return filep;
1997}
1998
c98d5d94 1999/*
95aebc44 2000 * Parse a file containing a single int.
c98d5d94 2001 */
95aebc44 2002int parse_int_file(const char *fmt, ...)
103a8fea 2003{
95aebc44
JT
2004 va_list args;
2005 char path[PATH_MAX];
c98d5d94 2006 FILE *filep;
95aebc44 2007 int value;
103a8fea 2008
95aebc44
JT
2009 va_start(args, fmt);
2010 vsnprintf(path, sizeof(path), fmt, args);
2011 va_end(args);
57a42a34 2012 filep = fopen_or_die(path, "r");
b2c95d90
JT
2013 if (fscanf(filep, "%d", &value) != 1)
2014 err(1, "%s: failed to parse number from file", path);
c98d5d94 2015 fclose(filep);
95aebc44
JT
2016 return value;
2017}
2018
2019/*
e275b388
DC
2020 * get_cpu_position_in_core(cpu)
2021 * return the position of the CPU among its HT siblings in the core
2022 * return -1 if the sibling is not in list
95aebc44 2023 */
e275b388 2024int get_cpu_position_in_core(int cpu)
95aebc44 2025{
e275b388
DC
2026 char path[64];
2027 FILE *filep;
2028 int this_cpu;
2029 char character;
2030 int i;
2031
2032 sprintf(path,
2033 "/sys/devices/system/cpu/cpu%d/topology/thread_siblings_list",
2034 cpu);
2035 filep = fopen(path, "r");
2036 if (filep == NULL) {
2037 perror(path);
2038 exit(1);
2039 }
2040
2041 for (i = 0; i < topo.num_threads_per_core; i++) {
2042 fscanf(filep, "%d", &this_cpu);
2043 if (this_cpu == cpu) {
2044 fclose(filep);
2045 return i;
2046 }
2047
2048 /* Account for no separator after last thread*/
2049 if (i != (topo.num_threads_per_core - 1))
2050 fscanf(filep, "%c", &character);
2051 }
2052
2053 fclose(filep);
2054 return -1;
103a8fea
LB
2055}
2056
c98d5d94
LB
2057/*
2058 * cpu_is_first_core_in_package(cpu)
2059 * return 1 if given CPU is 1st core in package
2060 */
2061int cpu_is_first_core_in_package(int cpu)
103a8fea 2062{
95aebc44 2063 return cpu == parse_int_file("/sys/devices/system/cpu/cpu%d/topology/core_siblings_list", cpu);
103a8fea
LB
2064}
2065
2066int get_physical_package_id(int cpu)
2067{
95aebc44 2068 return parse_int_file("/sys/devices/system/cpu/cpu%d/topology/physical_package_id", cpu);
103a8fea
LB
2069}
2070
2071int get_core_id(int cpu)
2072{
95aebc44 2073 return parse_int_file("/sys/devices/system/cpu/cpu%d/topology/core_id", cpu);
103a8fea
LB
2074}
2075
c98d5d94
LB
2076int get_num_ht_siblings(int cpu)
2077{
2078 char path[80];
2079 FILE *filep;
e275b388
DC
2080 int sib1;
2081 int matches = 0;
c98d5d94 2082 char character;
e275b388
DC
2083 char str[100];
2084 char *ch;
c98d5d94
LB
2085
2086 sprintf(path, "/sys/devices/system/cpu/cpu%d/topology/thread_siblings_list", cpu);
57a42a34 2087 filep = fopen_or_die(path, "r");
e275b388 2088
c98d5d94
LB
2089 /*
2090 * file format:
e275b388
DC
2091 * A ',' separated or '-' separated set of numbers
2092 * (eg 1-2 or 1,3,4,5)
c98d5d94 2093 */
e275b388
DC
2094 fscanf(filep, "%d%c\n", &sib1, &character);
2095 fseek(filep, 0, SEEK_SET);
2096 fgets(str, 100, filep);
2097 ch = strchr(str, character);
2098 while (ch != NULL) {
2099 matches++;
2100 ch = strchr(ch+1, character);
2101 }
c98d5d94
LB
2102
2103 fclose(filep);
e275b388 2104 return matches+1;
c98d5d94
LB
2105}
2106
103a8fea 2107/*
c98d5d94
LB
2108 * run func(thread, core, package) in topology order
2109 * skip non-present cpus
103a8fea
LB
2110 */
2111
c98d5d94
LB
2112int for_all_cpus_2(int (func)(struct thread_data *, struct core_data *,
2113 struct pkg_data *, struct thread_data *, struct core_data *,
2114 struct pkg_data *), struct thread_data *thread_base,
2115 struct core_data *core_base, struct pkg_data *pkg_base,
2116 struct thread_data *thread_base2, struct core_data *core_base2,
2117 struct pkg_data *pkg_base2)
2118{
2119 int retval, pkg_no, core_no, thread_no;
2120
2121 for (pkg_no = 0; pkg_no < topo.num_packages; ++pkg_no) {
2122 for (core_no = 0; core_no < topo.num_cores_per_pkg; ++core_no) {
2123 for (thread_no = 0; thread_no <
2124 topo.num_threads_per_core; ++thread_no) {
2125 struct thread_data *t, *t2;
2126 struct core_data *c, *c2;
2127 struct pkg_data *p, *p2;
2128
2129 t = GET_THREAD(thread_base, thread_no, core_no, pkg_no);
2130
2131 if (cpu_is_not_present(t->cpu_id))
2132 continue;
2133
2134 t2 = GET_THREAD(thread_base2, thread_no, core_no, pkg_no);
2135
2136 c = GET_CORE(core_base, core_no, pkg_no);
2137 c2 = GET_CORE(core_base2, core_no, pkg_no);
2138
2139 p = GET_PKG(pkg_base, pkg_no);
2140 p2 = GET_PKG(pkg_base2, pkg_no);
2141
2142 retval = func(t, c, p, t2, c2, p2);
2143 if (retval)
2144 return retval;
2145 }
2146 }
2147 }
2148 return 0;
2149}
2150
2151/*
2152 * run func(cpu) on every cpu in /proc/stat
2153 * return max_cpu number
2154 */
2155int for_all_proc_cpus(int (func)(int))
103a8fea
LB
2156{
2157 FILE *fp;
c98d5d94 2158 int cpu_num;
103a8fea
LB
2159 int retval;
2160
57a42a34 2161 fp = fopen_or_die(proc_stat, "r");
103a8fea
LB
2162
2163 retval = fscanf(fp, "cpu %*d %*d %*d %*d %*d %*d %*d %*d %*d %*d\n");
b2c95d90
JT
2164 if (retval != 0)
2165 err(1, "%s: failed to parse format", proc_stat);
103a8fea 2166
c98d5d94
LB
2167 while (1) {
2168 retval = fscanf(fp, "cpu%u %*d %*d %*d %*d %*d %*d %*d %*d %*d %*d\n", &cpu_num);
103a8fea
LB
2169 if (retval != 1)
2170 break;
2171
c98d5d94
LB
2172 retval = func(cpu_num);
2173 if (retval) {
2174 fclose(fp);
2175 return(retval);
2176 }
103a8fea
LB
2177 }
2178 fclose(fp);
c98d5d94 2179 return 0;
103a8fea
LB
2180}
2181
2182void re_initialize(void)
2183{
c98d5d94
LB
2184 free_all_buffers();
2185 setup_all_buffers();
2186 printf("turbostat: re-initialized with num_cpus %d\n", topo.num_cpus);
103a8fea
LB
2187}
2188
c98d5d94 2189
103a8fea 2190/*
c98d5d94
LB
2191 * count_cpus()
2192 * remember the last one seen, it will be the max
103a8fea 2193 */
c98d5d94 2194int count_cpus(int cpu)
103a8fea 2195{
c98d5d94
LB
2196 if (topo.max_cpu_num < cpu)
2197 topo.max_cpu_num = cpu;
103a8fea 2198
c98d5d94
LB
2199 topo.num_cpus += 1;
2200 return 0;
2201}
2202int mark_cpu_present(int cpu)
2203{
2204 CPU_SET_S(cpu, cpu_present_setsize, cpu_present_set);
15aaa346 2205 return 0;
103a8fea
LB
2206}
2207
562a2d37
LB
2208/*
2209 * snapshot_proc_interrupts()
2210 *
2211 * read and record summary of /proc/interrupts
2212 *
2213 * return 1 if config change requires a restart, else return 0
2214 */
2215int snapshot_proc_interrupts(void)
2216{
2217 static FILE *fp;
2218 int column, retval;
2219
2220 if (fp == NULL)
2221 fp = fopen_or_die("/proc/interrupts", "r");
2222 else
2223 rewind(fp);
2224
2225 /* read 1st line of /proc/interrupts to get cpu* name for each column */
2226 for (column = 0; column < topo.num_cpus; ++column) {
2227 int cpu_number;
2228
2229 retval = fscanf(fp, " CPU%d", &cpu_number);
2230 if (retval != 1)
2231 break;
2232
2233 if (cpu_number > topo.max_cpu_num) {
2234 warn("/proc/interrupts: cpu%d: > %d", cpu_number, topo.max_cpu_num);
2235 return 1;
2236 }
2237
2238 irq_column_2_cpu[column] = cpu_number;
2239 irqs_per_cpu[cpu_number] = 0;
2240 }
2241
2242 /* read /proc/interrupt count lines and sum up irqs per cpu */
2243 while (1) {
2244 int column;
2245 char buf[64];
2246
2247 retval = fscanf(fp, " %s:", buf); /* flush irq# "N:" */
2248 if (retval != 1)
2249 break;
2250
2251 /* read the count per cpu */
2252 for (column = 0; column < topo.num_cpus; ++column) {
2253
2254 int cpu_number, irq_count;
2255
2256 retval = fscanf(fp, " %d", &irq_count);
2257 if (retval != 1)
2258 break;
2259
2260 cpu_number = irq_column_2_cpu[column];
2261 irqs_per_cpu[cpu_number] += irq_count;
2262
2263 }
2264
2265 while (getc(fp) != '\n')
2266 ; /* flush interrupt description */
2267
2268 }
2269 return 0;
2270}
fdf676e5
LB
2271/*
2272 * snapshot_gfx_rc6_ms()
2273 *
2274 * record snapshot of
2275 * /sys/class/drm/card0/power/rc6_residency_ms
2276 *
2277 * return 1 if config change requires a restart, else return 0
2278 */
2279int snapshot_gfx_rc6_ms(void)
2280{
2281 FILE *fp;
2282 int retval;
2283
2284 fp = fopen_or_die("/sys/class/drm/card0/power/rc6_residency_ms", "r");
2285
2286 retval = fscanf(fp, "%lld", &gfx_cur_rc6_ms);
2287 if (retval != 1)
2288 err(1, "GFX rc6");
2289
2290 fclose(fp);
2291
2292 return 0;
2293}
27d47356
LB
2294/*
2295 * snapshot_gfx_mhz()
2296 *
2297 * record snapshot of
2298 * /sys/class/graphics/fb0/device/drm/card0/gt_cur_freq_mhz
2299 *
2300 * return 1 if config change requires a restart, else return 0
2301 */
2302int snapshot_gfx_mhz(void)
2303{
2304 static FILE *fp;
2305 int retval;
2306
2307 if (fp == NULL)
2308 fp = fopen_or_die("/sys/class/graphics/fb0/device/drm/card0/gt_cur_freq_mhz", "r");
2309 else
2310 rewind(fp);
2311
2312 retval = fscanf(fp, "%d", &gfx_cur_mhz);
2313 if (retval != 1)
2314 err(1, "GFX MHz");
2315
2316 return 0;
2317}
562a2d37
LB
2318
2319/*
2320 * snapshot /proc and /sys files
2321 *
2322 * return 1 if configuration restart needed, else return 0
2323 */
2324int snapshot_proc_sysfs_files(void)
2325{
2326 if (snapshot_proc_interrupts())
2327 return 1;
2328
812db3f7 2329 if (DO_BIC(BIC_GFX_rc6))
fdf676e5
LB
2330 snapshot_gfx_rc6_ms();
2331
812db3f7 2332 if (DO_BIC(BIC_GFXMHz))
27d47356
LB
2333 snapshot_gfx_mhz();
2334
562a2d37
LB
2335 return 0;
2336}
2337
103a8fea
LB
2338void turbostat_loop()
2339{
c98d5d94 2340 int retval;
e52966c0 2341 int restarted = 0;
c98d5d94 2342
103a8fea 2343restart:
e52966c0
LB
2344 restarted++;
2345
562a2d37 2346 snapshot_proc_sysfs_files();
c98d5d94 2347 retval = for_all_cpus(get_counters, EVEN_COUNTERS);
d91bb17c
LB
2348 if (retval < -1) {
2349 exit(retval);
2350 } else if (retval == -1) {
e52966c0
LB
2351 if (restarted > 1) {
2352 exit(retval);
2353 }
c98d5d94
LB
2354 re_initialize();
2355 goto restart;
2356 }
e52966c0 2357 restarted = 0;
103a8fea
LB
2358 gettimeofday(&tv_even, (struct timezone *)NULL);
2359
2360 while (1) {
c98d5d94 2361 if (for_all_proc_cpus(cpu_is_not_present)) {
103a8fea
LB
2362 re_initialize();
2363 goto restart;
2364 }
2a0609c0 2365 nanosleep(&interval_ts, NULL);
562a2d37
LB
2366 if (snapshot_proc_sysfs_files())
2367 goto restart;
c98d5d94 2368 retval = for_all_cpus(get_counters, ODD_COUNTERS);
d91bb17c
LB
2369 if (retval < -1) {
2370 exit(retval);
2371 } else if (retval == -1) {
15aaa346
LB
2372 re_initialize();
2373 goto restart;
2374 }
103a8fea 2375 gettimeofday(&tv_odd, (struct timezone *)NULL);
103a8fea 2376 timersub(&tv_odd, &tv_even, &tv_delta);
ba3dec99
LB
2377 if (for_all_cpus_2(delta_cpu, ODD_COUNTERS, EVEN_COUNTERS)) {
2378 re_initialize();
2379 goto restart;
2380 }
c98d5d94
LB
2381 compute_average(EVEN_COUNTERS);
2382 format_all_counters(EVEN_COUNTERS);
b7d8c148 2383 flush_output_stdout();
2a0609c0 2384 nanosleep(&interval_ts, NULL);
562a2d37
LB
2385 if (snapshot_proc_sysfs_files())
2386 goto restart;
c98d5d94 2387 retval = for_all_cpus(get_counters, EVEN_COUNTERS);
d91bb17c
LB
2388 if (retval < -1) {
2389 exit(retval);
2390 } else if (retval == -1) {
103a8fea
LB
2391 re_initialize();
2392 goto restart;
2393 }
103a8fea 2394 gettimeofday(&tv_even, (struct timezone *)NULL);
103a8fea 2395 timersub(&tv_even, &tv_odd, &tv_delta);
ba3dec99
LB
2396 if (for_all_cpus_2(delta_cpu, EVEN_COUNTERS, ODD_COUNTERS)) {
2397 re_initialize();
2398 goto restart;
2399 }
c98d5d94
LB
2400 compute_average(ODD_COUNTERS);
2401 format_all_counters(ODD_COUNTERS);
b7d8c148 2402 flush_output_stdout();
103a8fea
LB
2403 }
2404}
2405
2406void check_dev_msr()
2407{
2408 struct stat sb;
7ce7d5de 2409 char pathname[32];
103a8fea 2410
7ce7d5de
PB
2411 sprintf(pathname, "/dev/cpu/%d/msr", base_cpu);
2412 if (stat(pathname, &sb))
a21d38c8
LB
2413 if (system("/sbin/modprobe msr > /dev/null 2>&1"))
2414 err(-5, "no /dev/cpu/0/msr, Try \"# modprobe msr\" ");
103a8fea
LB
2415}
2416
98481e79 2417void check_permissions()
103a8fea 2418{
98481e79
LB
2419 struct __user_cap_header_struct cap_header_data;
2420 cap_user_header_t cap_header = &cap_header_data;
2421 struct __user_cap_data_struct cap_data_data;
2422 cap_user_data_t cap_data = &cap_data_data;
2423 extern int capget(cap_user_header_t hdrp, cap_user_data_t datap);
2424 int do_exit = 0;
7ce7d5de 2425 char pathname[32];
98481e79
LB
2426
2427 /* check for CAP_SYS_RAWIO */
2428 cap_header->pid = getpid();
2429 cap_header->version = _LINUX_CAPABILITY_VERSION;
2430 if (capget(cap_header, cap_data) < 0)
2431 err(-6, "capget(2) failed");
2432
2433 if ((cap_data->effective & (1 << CAP_SYS_RAWIO)) == 0) {
2434 do_exit++;
2435 warnx("capget(CAP_SYS_RAWIO) failed,"
2436 " try \"# setcap cap_sys_rawio=ep %s\"", progname);
2437 }
2438
2439 /* test file permissions */
7ce7d5de
PB
2440 sprintf(pathname, "/dev/cpu/%d/msr", base_cpu);
2441 if (euidaccess(pathname, R_OK)) {
98481e79
LB
2442 do_exit++;
2443 warn("/dev/cpu/0/msr open failed, try chown or chmod +r /dev/cpu/*/msr");
2444 }
2445
2446 /* if all else fails, thell them to be root */
2447 if (do_exit)
2448 if (getuid() != 0)
d7899447 2449 warnx("... or simply run as root");
98481e79
LB
2450
2451 if (do_exit)
2452 exit(-6);
103a8fea
LB
2453}
2454
d7899447
LB
2455/*
2456 * NHM adds support for additional MSRs:
2457 *
2458 * MSR_SMI_COUNT 0x00000034
2459 *
ec0adc53 2460 * MSR_PLATFORM_INFO 0x000000ce
1df2e55a 2461 * MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
d7899447 2462 *
cf4cbe53
LB
2463 * MSR_MISC_PWR_MGMT 0x000001aa
2464 *
d7899447
LB
2465 * MSR_PKG_C3_RESIDENCY 0x000003f8
2466 * MSR_PKG_C6_RESIDENCY 0x000003f9
2467 * MSR_CORE_C3_RESIDENCY 0x000003fc
2468 * MSR_CORE_C6_RESIDENCY 0x000003fd
2469 *
ee7e38e3 2470 * Side effect:
1df2e55a 2471 * sets global pkg_cstate_limit to decode MSR_PKG_CST_CONFIG_CONTROL
33148d67 2472 * sets has_misc_feature_control
d7899447 2473 */
ee7e38e3 2474int probe_nhm_msrs(unsigned int family, unsigned int model)
103a8fea 2475{
ee7e38e3 2476 unsigned long long msr;
21ed5574 2477 unsigned int base_ratio;
ee7e38e3
LB
2478 int *pkg_cstate_limits;
2479
103a8fea
LB
2480 if (!genuine_intel)
2481 return 0;
2482
2483 if (family != 6)
2484 return 0;
2485
21ed5574
LB
2486 bclk = discover_bclk(family, model);
2487
103a8fea 2488 switch (model) {
869ce69e
LB
2489 case INTEL_FAM6_NEHALEM_EP: /* Core i7, Xeon 5500 series - Bloomfield, Gainstown NHM-EP */
2490 case INTEL_FAM6_NEHALEM: /* Core i7 and i5 Processor - Clarksfield, Lynnfield, Jasper Forest */
103a8fea 2491 case 0x1F: /* Core i7 and i5 Processor - Nehalem */
869ce69e
LB
2492 case INTEL_FAM6_WESTMERE: /* Westmere Client - Clarkdale, Arrandale */
2493 case INTEL_FAM6_WESTMERE_EP: /* Westmere EP - Gulftown */
2494 case INTEL_FAM6_NEHALEM_EX: /* Nehalem-EX Xeon - Beckton */
2495 case INTEL_FAM6_WESTMERE_EX: /* Westmere-EX Xeon - Eagleton */
ee7e38e3
LB
2496 pkg_cstate_limits = nhm_pkg_cstate_limits;
2497 break;
869ce69e
LB
2498 case INTEL_FAM6_SANDYBRIDGE: /* SNB */
2499 case INTEL_FAM6_SANDYBRIDGE_X: /* SNB Xeon */
2500 case INTEL_FAM6_IVYBRIDGE: /* IVB */
2501 case INTEL_FAM6_IVYBRIDGE_X: /* IVB Xeon */
ee7e38e3 2502 pkg_cstate_limits = snb_pkg_cstate_limits;
33148d67 2503 has_misc_feature_control = 1;
ee7e38e3 2504 break;
869ce69e
LB
2505 case INTEL_FAM6_HASWELL_CORE: /* HSW */
2506 case INTEL_FAM6_HASWELL_X: /* HSX */
2507 case INTEL_FAM6_HASWELL_ULT: /* HSW */
2508 case INTEL_FAM6_HASWELL_GT3E: /* HSW */
2509 case INTEL_FAM6_BROADWELL_CORE: /* BDW */
2510 case INTEL_FAM6_BROADWELL_GT3E: /* BDW */
2511 case INTEL_FAM6_BROADWELL_X: /* BDX */
2512 case INTEL_FAM6_BROADWELL_XEON_D: /* BDX-DE */
2513 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
2514 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
2515 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
2516 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
ee7e38e3 2517 pkg_cstate_limits = hsw_pkg_cstate_limits;
33148d67 2518 has_misc_feature_control = 1;
ee7e38e3 2519 break;
d8ebb442
LB
2520 case INTEL_FAM6_SKYLAKE_X: /* SKX */
2521 pkg_cstate_limits = skx_pkg_cstate_limits;
33148d67 2522 has_misc_feature_control = 1;
d8ebb442 2523 break;
869ce69e 2524 case INTEL_FAM6_ATOM_SILVERMONT1: /* BYT */
cf4cbe53 2525 no_MSR_MISC_PWR_MGMT = 1;
869ce69e 2526 case INTEL_FAM6_ATOM_SILVERMONT2: /* AVN */
ee7e38e3
LB
2527 pkg_cstate_limits = slv_pkg_cstate_limits;
2528 break;
869ce69e 2529 case INTEL_FAM6_ATOM_AIRMONT: /* AMT */
ee7e38e3 2530 pkg_cstate_limits = amt_pkg_cstate_limits;
cf4cbe53 2531 no_MSR_MISC_PWR_MGMT = 1;
ee7e38e3 2532 break;
869ce69e 2533 case INTEL_FAM6_XEON_PHI_KNL: /* PHI */
005c82d6 2534 case INTEL_FAM6_XEON_PHI_KNM:
ee7e38e3
LB
2535 pkg_cstate_limits = phi_pkg_cstate_limits;
2536 break;
869ce69e 2537 case INTEL_FAM6_ATOM_GOLDMONT: /* BXT */
ac01ac13 2538 case INTEL_FAM6_ATOM_GEMINI_LAKE:
869ce69e 2539 case INTEL_FAM6_ATOM_DENVERTON: /* DNV */
e4085d54
LB
2540 pkg_cstate_limits = bxt_pkg_cstate_limits;
2541 break;
103a8fea
LB
2542 default:
2543 return 0;
2544 }
1df2e55a 2545 get_msr(base_cpu, MSR_PKG_CST_CONFIG_CONTROL, &msr);
e9257f5f 2546 pkg_cstate_limit = pkg_cstate_limits[msr & 0xF];
ee7e38e3 2547
ec0adc53 2548 get_msr(base_cpu, MSR_PLATFORM_INFO, &msr);
21ed5574
LB
2549 base_ratio = (msr >> 8) & 0xFF;
2550
2551 base_hz = base_ratio * bclk * 1000000;
2552 has_base_hz = 1;
ee7e38e3 2553 return 1;
103a8fea 2554}
0f7887c4
LB
2555/*
2556 * SLV client has supporet for unique MSRs:
2557 *
2558 * MSR_CC6_DEMOTION_POLICY_CONFIG
2559 * MSR_MC6_DEMOTION_POLICY_CONFIG
2560 */
2561
2562int has_slv_msrs(unsigned int family, unsigned int model)
2563{
2564 if (!genuine_intel)
2565 return 0;
2566
2567 switch (model) {
2568 case INTEL_FAM6_ATOM_SILVERMONT1:
2569 case INTEL_FAM6_ATOM_MERRIFIELD:
2570 case INTEL_FAM6_ATOM_MOOREFIELD:
2571 return 1;
2572 }
2573 return 0;
2574}
7170a374
LB
2575int is_dnv(unsigned int family, unsigned int model)
2576{
2577
2578 if (!genuine_intel)
2579 return 0;
2580
2581 switch (model) {
2582 case INTEL_FAM6_ATOM_DENVERTON:
2583 return 1;
2584 }
2585 return 0;
2586}
34c76197
LB
2587int is_skx(unsigned int family, unsigned int model)
2588{
2589
2590 if (!genuine_intel)
2591 return 0;
2592
2593 switch (model) {
2594 case INTEL_FAM6_SKYLAKE_X:
2595 return 1;
2596 }
2597 return 0;
2598}
0f7887c4 2599
d7899447
LB
2600int has_nhm_turbo_ratio_limit(unsigned int family, unsigned int model)
2601{
0f7887c4
LB
2602 if (has_slv_msrs(family, model))
2603 return 0;
2604
d7899447
LB
2605 switch (model) {
2606 /* Nehalem compatible, but do not include turbo-ratio limit support */
869ce69e
LB
2607 case INTEL_FAM6_NEHALEM_EX: /* Nehalem-EX Xeon - Beckton */
2608 case INTEL_FAM6_WESTMERE_EX: /* Westmere-EX Xeon - Eagleton */
2609 case INTEL_FAM6_XEON_PHI_KNL: /* PHI - Knights Landing (different MSR definition) */
005c82d6 2610 case INTEL_FAM6_XEON_PHI_KNM:
d7899447
LB
2611 return 0;
2612 default:
2613 return 1;
2614 }
2615}
0f7887c4
LB
2616int has_atom_turbo_ratio_limit(unsigned int family, unsigned int model)
2617{
2618 if (has_slv_msrs(family, model))
2619 return 1;
2620
2621 return 0;
2622}
6574a5d5
LB
2623int has_ivt_turbo_ratio_limit(unsigned int family, unsigned int model)
2624{
2625 if (!genuine_intel)
2626 return 0;
2627
2628 if (family != 6)
2629 return 0;
2630
2631 switch (model) {
869ce69e
LB
2632 case INTEL_FAM6_IVYBRIDGE_X: /* IVB Xeon */
2633 case INTEL_FAM6_HASWELL_X: /* HSW Xeon */
fcd17211
LB
2634 return 1;
2635 default:
2636 return 0;
2637 }
2638}
2639int has_hsw_turbo_ratio_limit(unsigned int family, unsigned int model)
2640{
2641 if (!genuine_intel)
2642 return 0;
2643
2644 if (family != 6)
2645 return 0;
2646
2647 switch (model) {
869ce69e 2648 case INTEL_FAM6_HASWELL_X: /* HSW Xeon */
6574a5d5
LB
2649 return 1;
2650 default:
2651 return 0;
2652 }
2653}
2654
fb5d4327
DC
2655int has_knl_turbo_ratio_limit(unsigned int family, unsigned int model)
2656{
2657 if (!genuine_intel)
2658 return 0;
2659
2660 if (family != 6)
2661 return 0;
2662
2663 switch (model) {
869ce69e 2664 case INTEL_FAM6_XEON_PHI_KNL: /* Knights Landing */
005c82d6 2665 case INTEL_FAM6_XEON_PHI_KNM:
fb5d4327
DC
2666 return 1;
2667 default:
2668 return 0;
2669 }
2670}
6fb3143b
LB
2671int has_config_tdp(unsigned int family, unsigned int model)
2672{
2673 if (!genuine_intel)
2674 return 0;
2675
2676 if (family != 6)
2677 return 0;
2678
2679 switch (model) {
869ce69e
LB
2680 case INTEL_FAM6_IVYBRIDGE: /* IVB */
2681 case INTEL_FAM6_HASWELL_CORE: /* HSW */
2682 case INTEL_FAM6_HASWELL_X: /* HSX */
2683 case INTEL_FAM6_HASWELL_ULT: /* HSW */
2684 case INTEL_FAM6_HASWELL_GT3E: /* HSW */
2685 case INTEL_FAM6_BROADWELL_CORE: /* BDW */
2686 case INTEL_FAM6_BROADWELL_GT3E: /* BDW */
2687 case INTEL_FAM6_BROADWELL_X: /* BDX */
2688 case INTEL_FAM6_BROADWELL_XEON_D: /* BDX-DE */
2689 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
2690 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
2691 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
2692 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
2693 case INTEL_FAM6_SKYLAKE_X: /* SKX */
2694
2695 case INTEL_FAM6_XEON_PHI_KNL: /* Knights Landing */
005c82d6 2696 case INTEL_FAM6_XEON_PHI_KNM:
6fb3143b
LB
2697 return 1;
2698 default:
2699 return 0;
2700 }
2701}
2702
fcd17211 2703static void
1b69317d 2704dump_cstate_pstate_config_info(unsigned int family, unsigned int model)
fcd17211
LB
2705{
2706 if (!do_nhm_platform_info)
2707 return;
2708
2709 dump_nhm_platform_info();
2710
2711 if (has_hsw_turbo_ratio_limit(family, model))
2712 dump_hsw_turbo_ratio_limits();
2713
2714 if (has_ivt_turbo_ratio_limit(family, model))
2715 dump_ivt_turbo_ratio_limits();
2716
2717 if (has_nhm_turbo_ratio_limit(family, model))
2718 dump_nhm_turbo_ratio_limits();
2719
0f7887c4
LB
2720 if (has_atom_turbo_ratio_limit(family, model))
2721 dump_atom_turbo_ratio_limits();
2722
fb5d4327
DC
2723 if (has_knl_turbo_ratio_limit(family, model))
2724 dump_knl_turbo_ratio_limits();
2725
6fb3143b
LB
2726 if (has_config_tdp(family, model))
2727 dump_config_tdp();
2728
fcd17211
LB
2729 dump_nhm_cst_cfg();
2730}
2731
2732
889facbe
LB
2733/*
2734 * print_epb()
2735 * Decode the ENERGY_PERF_BIAS MSR
2736 */
2737int print_epb(struct thread_data *t, struct core_data *c, struct pkg_data *p)
2738{
2739 unsigned long long msr;
2740 char *epb_string;
2741 int cpu;
2742
2743 if (!has_epb)
2744 return 0;
2745
2746 cpu = t->cpu_id;
2747
2748 /* EPB is per-package */
2749 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE) || !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
2750 return 0;
2751
2752 if (cpu_migrate(cpu)) {
b7d8c148 2753 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
889facbe
LB
2754 return -1;
2755 }
2756
2757 if (get_msr(cpu, MSR_IA32_ENERGY_PERF_BIAS, &msr))
2758 return 0;
2759
e9be7dd6 2760 switch (msr & 0xF) {
889facbe
LB
2761 case ENERGY_PERF_BIAS_PERFORMANCE:
2762 epb_string = "performance";
2763 break;
2764 case ENERGY_PERF_BIAS_NORMAL:
2765 epb_string = "balanced";
2766 break;
2767 case ENERGY_PERF_BIAS_POWERSAVE:
2768 epb_string = "powersave";
2769 break;
2770 default:
2771 epb_string = "custom";
2772 break;
2773 }
b7d8c148 2774 fprintf(outf, "cpu%d: MSR_IA32_ENERGY_PERF_BIAS: 0x%08llx (%s)\n", cpu, msr, epb_string);
889facbe
LB
2775
2776 return 0;
2777}
7f5c258e
LB
2778/*
2779 * print_hwp()
2780 * Decode the MSR_HWP_CAPABILITIES
2781 */
2782int print_hwp(struct thread_data *t, struct core_data *c, struct pkg_data *p)
2783{
2784 unsigned long long msr;
2785 int cpu;
2786
2787 if (!has_hwp)
2788 return 0;
2789
2790 cpu = t->cpu_id;
2791
2792 /* MSR_HWP_CAPABILITIES is per-package */
2793 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE) || !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
2794 return 0;
2795
2796 if (cpu_migrate(cpu)) {
b7d8c148 2797 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
7f5c258e
LB
2798 return -1;
2799 }
2800
2801 if (get_msr(cpu, MSR_PM_ENABLE, &msr))
2802 return 0;
2803
b7d8c148 2804 fprintf(outf, "cpu%d: MSR_PM_ENABLE: 0x%08llx (%sHWP)\n",
7f5c258e
LB
2805 cpu, msr, (msr & (1 << 0)) ? "" : "No-");
2806
2807 /* MSR_PM_ENABLE[1] == 1 if HWP is enabled and MSRs visible */
2808 if ((msr & (1 << 0)) == 0)
2809 return 0;
2810
2811 if (get_msr(cpu, MSR_HWP_CAPABILITIES, &msr))
2812 return 0;
2813
b7d8c148 2814 fprintf(outf, "cpu%d: MSR_HWP_CAPABILITIES: 0x%08llx "
7f5c258e
LB
2815 "(high 0x%x guar 0x%x eff 0x%x low 0x%x)\n",
2816 cpu, msr,
2817 (unsigned int)HWP_HIGHEST_PERF(msr),
2818 (unsigned int)HWP_GUARANTEED_PERF(msr),
2819 (unsigned int)HWP_MOSTEFFICIENT_PERF(msr),
2820 (unsigned int)HWP_LOWEST_PERF(msr));
2821
2822 if (get_msr(cpu, MSR_HWP_REQUEST, &msr))
2823 return 0;
2824
b7d8c148 2825 fprintf(outf, "cpu%d: MSR_HWP_REQUEST: 0x%08llx "
7f5c258e
LB
2826 "(min 0x%x max 0x%x des 0x%x epp 0x%x window 0x%x pkg 0x%x)\n",
2827 cpu, msr,
2828 (unsigned int)(((msr) >> 0) & 0xff),
2829 (unsigned int)(((msr) >> 8) & 0xff),
2830 (unsigned int)(((msr) >> 16) & 0xff),
2831 (unsigned int)(((msr) >> 24) & 0xff),
2832 (unsigned int)(((msr) >> 32) & 0xff3),
2833 (unsigned int)(((msr) >> 42) & 0x1));
2834
2835 if (has_hwp_pkg) {
2836 if (get_msr(cpu, MSR_HWP_REQUEST_PKG, &msr))
2837 return 0;
2838
b7d8c148 2839 fprintf(outf, "cpu%d: MSR_HWP_REQUEST_PKG: 0x%08llx "
7f5c258e
LB
2840 "(min 0x%x max 0x%x des 0x%x epp 0x%x window 0x%x)\n",
2841 cpu, msr,
2842 (unsigned int)(((msr) >> 0) & 0xff),
2843 (unsigned int)(((msr) >> 8) & 0xff),
2844 (unsigned int)(((msr) >> 16) & 0xff),
2845 (unsigned int)(((msr) >> 24) & 0xff),
2846 (unsigned int)(((msr) >> 32) & 0xff3));
2847 }
2848 if (has_hwp_notify) {
2849 if (get_msr(cpu, MSR_HWP_INTERRUPT, &msr))
2850 return 0;
2851
b7d8c148 2852 fprintf(outf, "cpu%d: MSR_HWP_INTERRUPT: 0x%08llx "
7f5c258e
LB
2853 "(%s_Guaranteed_Perf_Change, %s_Excursion_Min)\n",
2854 cpu, msr,
2855 ((msr) & 0x1) ? "EN" : "Dis",
2856 ((msr) & 0x2) ? "EN" : "Dis");
2857 }
2858 if (get_msr(cpu, MSR_HWP_STATUS, &msr))
2859 return 0;
2860
b7d8c148 2861 fprintf(outf, "cpu%d: MSR_HWP_STATUS: 0x%08llx "
7f5c258e
LB
2862 "(%sGuaranteed_Perf_Change, %sExcursion_Min)\n",
2863 cpu, msr,
2864 ((msr) & 0x1) ? "" : "No-",
2865 ((msr) & 0x2) ? "" : "No-");
889facbe
LB
2866
2867 return 0;
2868}
2869
3a9a941d
LB
2870/*
2871 * print_perf_limit()
2872 */
2873int print_perf_limit(struct thread_data *t, struct core_data *c, struct pkg_data *p)
2874{
2875 unsigned long long msr;
2876 int cpu;
2877
2878 cpu = t->cpu_id;
2879
2880 /* per-package */
2881 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE) || !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
2882 return 0;
2883
2884 if (cpu_migrate(cpu)) {
b7d8c148 2885 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
3a9a941d
LB
2886 return -1;
2887 }
2888
2889 if (do_core_perf_limit_reasons) {
2890 get_msr(cpu, MSR_CORE_PERF_LIMIT_REASONS, &msr);
b7d8c148
LB
2891 fprintf(outf, "cpu%d: MSR_CORE_PERF_LIMIT_REASONS, 0x%08llx", cpu, msr);
2892 fprintf(outf, " (Active: %s%s%s%s%s%s%s%s%s%s%s%s%s%s)",
e33cbe85 2893 (msr & 1 << 15) ? "bit15, " : "",
3a9a941d 2894 (msr & 1 << 14) ? "bit14, " : "",
e33cbe85
LB
2895 (msr & 1 << 13) ? "Transitions, " : "",
2896 (msr & 1 << 12) ? "MultiCoreTurbo, " : "",
2897 (msr & 1 << 11) ? "PkgPwrL2, " : "",
2898 (msr & 1 << 10) ? "PkgPwrL1, " : "",
2899 (msr & 1 << 9) ? "CorePwr, " : "",
2900 (msr & 1 << 8) ? "Amps, " : "",
2901 (msr & 1 << 6) ? "VR-Therm, " : "",
2902 (msr & 1 << 5) ? "Auto-HWP, " : "",
2903 (msr & 1 << 4) ? "Graphics, " : "",
2904 (msr & 1 << 2) ? "bit2, " : "",
2905 (msr & 1 << 1) ? "ThermStatus, " : "",
2906 (msr & 1 << 0) ? "PROCHOT, " : "");
b7d8c148 2907 fprintf(outf, " (Logged: %s%s%s%s%s%s%s%s%s%s%s%s%s%s)\n",
e33cbe85 2908 (msr & 1 << 31) ? "bit31, " : "",
3a9a941d 2909 (msr & 1 << 30) ? "bit30, " : "",
e33cbe85
LB
2910 (msr & 1 << 29) ? "Transitions, " : "",
2911 (msr & 1 << 28) ? "MultiCoreTurbo, " : "",
2912 (msr & 1 << 27) ? "PkgPwrL2, " : "",
2913 (msr & 1 << 26) ? "PkgPwrL1, " : "",
2914 (msr & 1 << 25) ? "CorePwr, " : "",
2915 (msr & 1 << 24) ? "Amps, " : "",
2916 (msr & 1 << 22) ? "VR-Therm, " : "",
2917 (msr & 1 << 21) ? "Auto-HWP, " : "",
2918 (msr & 1 << 20) ? "Graphics, " : "",
2919 (msr & 1 << 18) ? "bit18, " : "",
2920 (msr & 1 << 17) ? "ThermStatus, " : "",
2921 (msr & 1 << 16) ? "PROCHOT, " : "");
3a9a941d
LB
2922
2923 }
2924 if (do_gfx_perf_limit_reasons) {
2925 get_msr(cpu, MSR_GFX_PERF_LIMIT_REASONS, &msr);
b7d8c148
LB
2926 fprintf(outf, "cpu%d: MSR_GFX_PERF_LIMIT_REASONS, 0x%08llx", cpu, msr);
2927 fprintf(outf, " (Active: %s%s%s%s%s%s%s%s)",
3a9a941d
LB
2928 (msr & 1 << 0) ? "PROCHOT, " : "",
2929 (msr & 1 << 1) ? "ThermStatus, " : "",
2930 (msr & 1 << 4) ? "Graphics, " : "",
2931 (msr & 1 << 6) ? "VR-Therm, " : "",
2932 (msr & 1 << 8) ? "Amps, " : "",
2933 (msr & 1 << 9) ? "GFXPwr, " : "",
2934 (msr & 1 << 10) ? "PkgPwrL1, " : "",
2935 (msr & 1 << 11) ? "PkgPwrL2, " : "");
b7d8c148 2936 fprintf(outf, " (Logged: %s%s%s%s%s%s%s%s)\n",
3a9a941d
LB
2937 (msr & 1 << 16) ? "PROCHOT, " : "",
2938 (msr & 1 << 17) ? "ThermStatus, " : "",
2939 (msr & 1 << 20) ? "Graphics, " : "",
2940 (msr & 1 << 22) ? "VR-Therm, " : "",
2941 (msr & 1 << 24) ? "Amps, " : "",
2942 (msr & 1 << 25) ? "GFXPwr, " : "",
2943 (msr & 1 << 26) ? "PkgPwrL1, " : "",
2944 (msr & 1 << 27) ? "PkgPwrL2, " : "");
2945 }
2946 if (do_ring_perf_limit_reasons) {
2947 get_msr(cpu, MSR_RING_PERF_LIMIT_REASONS, &msr);
b7d8c148
LB
2948 fprintf(outf, "cpu%d: MSR_RING_PERF_LIMIT_REASONS, 0x%08llx", cpu, msr);
2949 fprintf(outf, " (Active: %s%s%s%s%s%s)",
3a9a941d
LB
2950 (msr & 1 << 0) ? "PROCHOT, " : "",
2951 (msr & 1 << 1) ? "ThermStatus, " : "",
2952 (msr & 1 << 6) ? "VR-Therm, " : "",
2953 (msr & 1 << 8) ? "Amps, " : "",
2954 (msr & 1 << 10) ? "PkgPwrL1, " : "",
2955 (msr & 1 << 11) ? "PkgPwrL2, " : "");
b7d8c148 2956 fprintf(outf, " (Logged: %s%s%s%s%s%s)\n",
3a9a941d
LB
2957 (msr & 1 << 16) ? "PROCHOT, " : "",
2958 (msr & 1 << 17) ? "ThermStatus, " : "",
2959 (msr & 1 << 22) ? "VR-Therm, " : "",
2960 (msr & 1 << 24) ? "Amps, " : "",
2961 (msr & 1 << 26) ? "PkgPwrL1, " : "",
2962 (msr & 1 << 27) ? "PkgPwrL2, " : "");
2963 }
2964 return 0;
2965}
2966
889facbe
LB
2967#define RAPL_POWER_GRANULARITY 0x7FFF /* 15 bit power granularity */
2968#define RAPL_TIME_GRANULARITY 0x3F /* 6 bit time granularity */
2969
1b69317d 2970double get_tdp(unsigned int model)
144b44b1
LB
2971{
2972 unsigned long long msr;
2973
2974 if (do_rapl & RAPL_PKG_POWER_INFO)
7ce7d5de 2975 if (!get_msr(base_cpu, MSR_PKG_POWER_INFO, &msr))
144b44b1
LB
2976 return ((msr >> 0) & RAPL_POWER_GRANULARITY) * rapl_power_units;
2977
2978 switch (model) {
869ce69e
LB
2979 case INTEL_FAM6_ATOM_SILVERMONT1:
2980 case INTEL_FAM6_ATOM_SILVERMONT2:
144b44b1
LB
2981 return 30.0;
2982 default:
2983 return 135.0;
2984 }
2985}
2986
40ee8e3b
AS
2987/*
2988 * rapl_dram_energy_units_probe()
2989 * Energy units are either hard-coded, or come from RAPL Energy Unit MSR.
2990 */
2991static double
2992rapl_dram_energy_units_probe(int model, double rapl_energy_units)
2993{
2994 /* only called for genuine_intel, family 6 */
2995
2996 switch (model) {
869ce69e
LB
2997 case INTEL_FAM6_HASWELL_X: /* HSX */
2998 case INTEL_FAM6_BROADWELL_X: /* BDX */
2999 case INTEL_FAM6_BROADWELL_XEON_D: /* BDX-DE */
3000 case INTEL_FAM6_XEON_PHI_KNL: /* KNL */
005c82d6 3001 case INTEL_FAM6_XEON_PHI_KNM:
40ee8e3b
AS
3002 return (rapl_dram_energy_units = 15.3 / 1000000);
3003 default:
3004 return (rapl_energy_units);
3005 }
3006}
3007
144b44b1 3008
889facbe
LB
3009/*
3010 * rapl_probe()
3011 *
144b44b1 3012 * sets do_rapl, rapl_power_units, rapl_energy_units, rapl_time_units
889facbe
LB
3013 */
3014void rapl_probe(unsigned int family, unsigned int model)
3015{
3016 unsigned long long msr;
144b44b1 3017 unsigned int time_unit;
889facbe
LB
3018 double tdp;
3019
3020 if (!genuine_intel)
3021 return;
3022
3023 if (family != 6)
3024 return;
3025
3026 switch (model) {
869ce69e
LB
3027 case INTEL_FAM6_SANDYBRIDGE:
3028 case INTEL_FAM6_IVYBRIDGE:
3029 case INTEL_FAM6_HASWELL_CORE: /* HSW */
3030 case INTEL_FAM6_HASWELL_ULT: /* HSW */
3031 case INTEL_FAM6_HASWELL_GT3E: /* HSW */
3032 case INTEL_FAM6_BROADWELL_CORE: /* BDW */
3033 case INTEL_FAM6_BROADWELL_GT3E: /* BDW */
144b44b1 3034 do_rapl = RAPL_PKG | RAPL_CORES | RAPL_CORE_POLICY | RAPL_GFX | RAPL_PKG_POWER_INFO;
812db3f7
LB
3035 if (rapl_joules) {
3036 BIC_PRESENT(BIC_Pkg_J);
3037 BIC_PRESENT(BIC_Cor_J);
3038 BIC_PRESENT(BIC_GFX_J);
3039 } else {
3040 BIC_PRESENT(BIC_PkgWatt);
3041 BIC_PRESENT(BIC_CorWatt);
3042 BIC_PRESENT(BIC_GFXWatt);
3043 }
889facbe 3044 break;
869ce69e 3045 case INTEL_FAM6_ATOM_GOLDMONT: /* BXT */
ac01ac13 3046 case INTEL_FAM6_ATOM_GEMINI_LAKE:
e4085d54 3047 do_rapl = RAPL_PKG | RAPL_PKG_POWER_INFO;
812db3f7
LB
3048 if (rapl_joules)
3049 BIC_PRESENT(BIC_Pkg_J);
3050 else
3051 BIC_PRESENT(BIC_PkgWatt);
e4085d54 3052 break;
869ce69e
LB
3053 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
3054 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
3055 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
3056 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
0b2bb692 3057 do_rapl = RAPL_PKG | RAPL_DRAM | RAPL_DRAM_PERF_STATUS | RAPL_PKG_PERF_STATUS | RAPL_PKG_POWER_INFO;
812db3f7
LB
3058 BIC_PRESENT(BIC_PKG__);
3059 BIC_PRESENT(BIC_RAM__);
3060 if (rapl_joules) {
3061 BIC_PRESENT(BIC_Pkg_J);
3062 BIC_PRESENT(BIC_Cor_J);
3063 BIC_PRESENT(BIC_RAM_J);
3064 } else {
3065 BIC_PRESENT(BIC_PkgWatt);
3066 BIC_PRESENT(BIC_CorWatt);
3067 BIC_PRESENT(BIC_RAMWatt);
3068 }
0b2bb692 3069 break;
869ce69e
LB
3070 case INTEL_FAM6_HASWELL_X: /* HSX */
3071 case INTEL_FAM6_BROADWELL_X: /* BDX */
3072 case INTEL_FAM6_BROADWELL_XEON_D: /* BDX-DE */
3073 case INTEL_FAM6_SKYLAKE_X: /* SKX */
3074 case INTEL_FAM6_XEON_PHI_KNL: /* KNL */
005c82d6 3075 case INTEL_FAM6_XEON_PHI_KNM:
0b2bb692 3076 do_rapl = RAPL_PKG | RAPL_DRAM | RAPL_DRAM_POWER_INFO | RAPL_DRAM_PERF_STATUS | RAPL_PKG_PERF_STATUS | RAPL_PKG_POWER_INFO;
812db3f7
LB
3077 BIC_PRESENT(BIC_PKG__);
3078 BIC_PRESENT(BIC_RAM__);
3079 if (rapl_joules) {
3080 BIC_PRESENT(BIC_Pkg_J);
3081 BIC_PRESENT(BIC_RAM_J);
3082 } else {
3083 BIC_PRESENT(BIC_PkgWatt);
3084 BIC_PRESENT(BIC_RAMWatt);
3085 }
e6f9bb3c 3086 break;
869ce69e
LB
3087 case INTEL_FAM6_SANDYBRIDGE_X:
3088 case INTEL_FAM6_IVYBRIDGE_X:
0b2bb692 3089 do_rapl = RAPL_PKG | RAPL_CORES | RAPL_CORE_POLICY | RAPL_DRAM | RAPL_DRAM_POWER_INFO | RAPL_PKG_PERF_STATUS | RAPL_DRAM_PERF_STATUS | RAPL_PKG_POWER_INFO;
812db3f7
LB
3090 BIC_PRESENT(BIC_PKG__);
3091 BIC_PRESENT(BIC_RAM__);
3092 if (rapl_joules) {
3093 BIC_PRESENT(BIC_Pkg_J);
3094 BIC_PRESENT(BIC_Cor_J);
3095 BIC_PRESENT(BIC_RAM_J);
3096 } else {
3097 BIC_PRESENT(BIC_PkgWatt);
3098 BIC_PRESENT(BIC_CorWatt);
3099 BIC_PRESENT(BIC_RAMWatt);
3100 }
144b44b1 3101 break;
869ce69e
LB
3102 case INTEL_FAM6_ATOM_SILVERMONT1: /* BYT */
3103 case INTEL_FAM6_ATOM_SILVERMONT2: /* AVN */
9148494c 3104 do_rapl = RAPL_PKG | RAPL_CORES;
812db3f7
LB
3105 if (rapl_joules) {
3106 BIC_PRESENT(BIC_Pkg_J);
3107 BIC_PRESENT(BIC_Cor_J);
3108 } else {
3109 BIC_PRESENT(BIC_PkgWatt);
3110 BIC_PRESENT(BIC_CorWatt);
3111 }
889facbe 3112 break;
869ce69e 3113 case INTEL_FAM6_ATOM_DENVERTON: /* DNV */
0f644909 3114 do_rapl = RAPL_PKG | RAPL_DRAM | RAPL_DRAM_POWER_INFO | RAPL_DRAM_PERF_STATUS | RAPL_PKG_PERF_STATUS | RAPL_PKG_POWER_INFO | RAPL_CORES_ENERGY_STATUS;
812db3f7
LB
3115 BIC_PRESENT(BIC_PKG__);
3116 BIC_PRESENT(BIC_RAM__);
3117 if (rapl_joules) {
3118 BIC_PRESENT(BIC_Pkg_J);
3119 BIC_PRESENT(BIC_Cor_J);
3120 BIC_PRESENT(BIC_RAM_J);
3121 } else {
3122 BIC_PRESENT(BIC_PkgWatt);
3123 BIC_PRESENT(BIC_CorWatt);
3124 BIC_PRESENT(BIC_RAMWatt);
3125 }
0f644909 3126 break;
889facbe
LB
3127 default:
3128 return;
3129 }
3130
3131 /* units on package 0, verify later other packages match */
7ce7d5de 3132 if (get_msr(base_cpu, MSR_RAPL_POWER_UNIT, &msr))
889facbe
LB
3133 return;
3134
3135 rapl_power_units = 1.0 / (1 << (msr & 0xF));
869ce69e 3136 if (model == INTEL_FAM6_ATOM_SILVERMONT1)
144b44b1
LB
3137 rapl_energy_units = 1.0 * (1 << (msr >> 8 & 0x1F)) / 1000000;
3138 else
3139 rapl_energy_units = 1.0 / (1 << (msr >> 8 & 0x1F));
889facbe 3140
40ee8e3b
AS
3141 rapl_dram_energy_units = rapl_dram_energy_units_probe(model, rapl_energy_units);
3142
144b44b1
LB
3143 time_unit = msr >> 16 & 0xF;
3144 if (time_unit == 0)
3145 time_unit = 0xA;
889facbe 3146
144b44b1 3147 rapl_time_units = 1.0 / (1 << (time_unit));
889facbe 3148
144b44b1 3149 tdp = get_tdp(model);
889facbe 3150
144b44b1 3151 rapl_joule_counter_range = 0xFFFFFFFF * rapl_energy_units / tdp;
96e47158 3152 if (!quiet)
b7d8c148 3153 fprintf(outf, "RAPL: %.0f sec. Joule Counter Range, at %.0f Watts\n", rapl_joule_counter_range, tdp);
889facbe
LB
3154
3155 return;
3156}
3157
1b69317d 3158void perf_limit_reasons_probe(unsigned int family, unsigned int model)
3a9a941d
LB
3159{
3160 if (!genuine_intel)
3161 return;
3162
3163 if (family != 6)
3164 return;
3165
3166 switch (model) {
869ce69e
LB
3167 case INTEL_FAM6_HASWELL_CORE: /* HSW */
3168 case INTEL_FAM6_HASWELL_ULT: /* HSW */
3169 case INTEL_FAM6_HASWELL_GT3E: /* HSW */
3a9a941d 3170 do_gfx_perf_limit_reasons = 1;
869ce69e 3171 case INTEL_FAM6_HASWELL_X: /* HSX */
3a9a941d
LB
3172 do_core_perf_limit_reasons = 1;
3173 do_ring_perf_limit_reasons = 1;
3174 default:
3175 return;
3176 }
3177}
3178
889facbe
LB
3179int print_thermal(struct thread_data *t, struct core_data *c, struct pkg_data *p)
3180{
3181 unsigned long long msr;
3182 unsigned int dts;
3183 int cpu;
3184
3185 if (!(do_dts || do_ptm))
3186 return 0;
3187
3188 cpu = t->cpu_id;
3189
3190 /* DTS is per-core, no need to print for each thread */
388e9c81 3191 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE))
889facbe
LB
3192 return 0;
3193
3194 if (cpu_migrate(cpu)) {
b7d8c148 3195 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
889facbe
LB
3196 return -1;
3197 }
3198
3199 if (do_ptm && (t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE)) {
3200 if (get_msr(cpu, MSR_IA32_PACKAGE_THERM_STATUS, &msr))
3201 return 0;
3202
3203 dts = (msr >> 16) & 0x7F;
b7d8c148 3204 fprintf(outf, "cpu%d: MSR_IA32_PACKAGE_THERM_STATUS: 0x%08llx (%d C)\n",
889facbe
LB
3205 cpu, msr, tcc_activation_temp - dts);
3206
3207#ifdef THERM_DEBUG
3208 if (get_msr(cpu, MSR_IA32_PACKAGE_THERM_INTERRUPT, &msr))
3209 return 0;
3210
3211 dts = (msr >> 16) & 0x7F;
3212 dts2 = (msr >> 8) & 0x7F;
b7d8c148 3213 fprintf(outf, "cpu%d: MSR_IA32_PACKAGE_THERM_INTERRUPT: 0x%08llx (%d C, %d C)\n",
889facbe
LB
3214 cpu, msr, tcc_activation_temp - dts, tcc_activation_temp - dts2);
3215#endif
3216 }
3217
3218
3219 if (do_dts) {
3220 unsigned int resolution;
3221
3222 if (get_msr(cpu, MSR_IA32_THERM_STATUS, &msr))
3223 return 0;
3224
3225 dts = (msr >> 16) & 0x7F;
3226 resolution = (msr >> 27) & 0xF;
b7d8c148 3227 fprintf(outf, "cpu%d: MSR_IA32_THERM_STATUS: 0x%08llx (%d C +/- %d)\n",
889facbe
LB
3228 cpu, msr, tcc_activation_temp - dts, resolution);
3229
3230#ifdef THERM_DEBUG
3231 if (get_msr(cpu, MSR_IA32_THERM_INTERRUPT, &msr))
3232 return 0;
3233
3234 dts = (msr >> 16) & 0x7F;
3235 dts2 = (msr >> 8) & 0x7F;
b7d8c148 3236 fprintf(outf, "cpu%d: MSR_IA32_THERM_INTERRUPT: 0x%08llx (%d C, %d C)\n",
889facbe
LB
3237 cpu, msr, tcc_activation_temp - dts, tcc_activation_temp - dts2);
3238#endif
3239 }
3240
3241 return 0;
3242}
36229897 3243
889facbe
LB
3244void print_power_limit_msr(int cpu, unsigned long long msr, char *label)
3245{
b7d8c148 3246 fprintf(outf, "cpu%d: %s: %sabled (%f Watts, %f sec, clamp %sabled)\n",
889facbe
LB
3247 cpu, label,
3248 ((msr >> 15) & 1) ? "EN" : "DIS",
3249 ((msr >> 0) & 0x7FFF) * rapl_power_units,
3250 (1.0 + (((msr >> 22) & 0x3)/4.0)) * (1 << ((msr >> 17) & 0x1F)) * rapl_time_units,
3251 (((msr >> 16) & 1) ? "EN" : "DIS"));
3252
3253 return;
3254}
3255
3256int print_rapl(struct thread_data *t, struct core_data *c, struct pkg_data *p)
3257{
3258 unsigned long long msr;
3259 int cpu;
889facbe
LB
3260
3261 if (!do_rapl)
3262 return 0;
3263
3264 /* RAPL counters are per package, so print only for 1st thread/package */
3265 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE) || !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
3266 return 0;
3267
3268 cpu = t->cpu_id;
3269 if (cpu_migrate(cpu)) {
b7d8c148 3270 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
889facbe
LB
3271 return -1;
3272 }
3273
3274 if (get_msr(cpu, MSR_RAPL_POWER_UNIT, &msr))
3275 return -1;
3276
96e47158
LB
3277 fprintf(outf, "cpu%d: MSR_RAPL_POWER_UNIT: 0x%08llx (%f Watts, %f Joules, %f sec.)\n", cpu, msr,
3278 rapl_power_units, rapl_energy_units, rapl_time_units);
3279
144b44b1
LB
3280 if (do_rapl & RAPL_PKG_POWER_INFO) {
3281
889facbe
LB
3282 if (get_msr(cpu, MSR_PKG_POWER_INFO, &msr))
3283 return -5;
3284
3285
b7d8c148 3286 fprintf(outf, "cpu%d: MSR_PKG_POWER_INFO: 0x%08llx (%.0f W TDP, RAPL %.0f - %.0f W, %f sec.)\n",
889facbe
LB
3287 cpu, msr,
3288 ((msr >> 0) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3289 ((msr >> 16) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3290 ((msr >> 32) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3291 ((msr >> 48) & RAPL_TIME_GRANULARITY) * rapl_time_units);
3292
144b44b1
LB
3293 }
3294 if (do_rapl & RAPL_PKG) {
3295
889facbe
LB
3296 if (get_msr(cpu, MSR_PKG_POWER_LIMIT, &msr))
3297 return -9;
3298
b7d8c148 3299 fprintf(outf, "cpu%d: MSR_PKG_POWER_LIMIT: 0x%08llx (%slocked)\n",
96e47158 3300 cpu, msr, (msr >> 63) & 1 ? "" : "UN");
889facbe
LB
3301
3302 print_power_limit_msr(cpu, msr, "PKG Limit #1");
b7d8c148 3303 fprintf(outf, "cpu%d: PKG Limit #2: %sabled (%f Watts, %f* sec, clamp %sabled)\n",
889facbe
LB
3304 cpu,
3305 ((msr >> 47) & 1) ? "EN" : "DIS",
3306 ((msr >> 32) & 0x7FFF) * rapl_power_units,
3307 (1.0 + (((msr >> 54) & 0x3)/4.0)) * (1 << ((msr >> 49) & 0x1F)) * rapl_time_units,
3308 ((msr >> 48) & 1) ? "EN" : "DIS");
3309 }
3310
0b2bb692 3311 if (do_rapl & RAPL_DRAM_POWER_INFO) {
889facbe
LB
3312 if (get_msr(cpu, MSR_DRAM_POWER_INFO, &msr))
3313 return -6;
3314
b7d8c148 3315 fprintf(outf, "cpu%d: MSR_DRAM_POWER_INFO,: 0x%08llx (%.0f W TDP, RAPL %.0f - %.0f W, %f sec.)\n",
889facbe
LB
3316 cpu, msr,
3317 ((msr >> 0) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3318 ((msr >> 16) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3319 ((msr >> 32) & RAPL_POWER_GRANULARITY) * rapl_power_units,
3320 ((msr >> 48) & RAPL_TIME_GRANULARITY) * rapl_time_units);
0b2bb692
LB
3321 }
3322 if (do_rapl & RAPL_DRAM) {
889facbe
LB
3323 if (get_msr(cpu, MSR_DRAM_POWER_LIMIT, &msr))
3324 return -9;
b7d8c148 3325 fprintf(outf, "cpu%d: MSR_DRAM_POWER_LIMIT: 0x%08llx (%slocked)\n",
96e47158 3326 cpu, msr, (msr >> 31) & 1 ? "" : "UN");
889facbe
LB
3327
3328 print_power_limit_msr(cpu, msr, "DRAM Limit");
3329 }
144b44b1 3330 if (do_rapl & RAPL_CORE_POLICY) {
96e47158
LB
3331 if (get_msr(cpu, MSR_PP0_POLICY, &msr))
3332 return -7;
889facbe 3333
96e47158 3334 fprintf(outf, "cpu%d: MSR_PP0_POLICY: %lld\n", cpu, msr & 0xF);
144b44b1 3335 }
9148494c 3336 if (do_rapl & RAPL_CORES_POWER_LIMIT) {
96e47158
LB
3337 if (get_msr(cpu, MSR_PP0_POWER_LIMIT, &msr))
3338 return -9;
3339 fprintf(outf, "cpu%d: MSR_PP0_POWER_LIMIT: 0x%08llx (%slocked)\n",
3340 cpu, msr, (msr >> 31) & 1 ? "" : "UN");
3341 print_power_limit_msr(cpu, msr, "Cores Limit");
889facbe
LB
3342 }
3343 if (do_rapl & RAPL_GFX) {
96e47158
LB
3344 if (get_msr(cpu, MSR_PP1_POLICY, &msr))
3345 return -8;
889facbe 3346
96e47158 3347 fprintf(outf, "cpu%d: MSR_PP1_POLICY: %lld\n", cpu, msr & 0xF);
889facbe 3348
96e47158
LB
3349 if (get_msr(cpu, MSR_PP1_POWER_LIMIT, &msr))
3350 return -9;
3351 fprintf(outf, "cpu%d: MSR_PP1_POWER_LIMIT: 0x%08llx (%slocked)\n",
3352 cpu, msr, (msr >> 31) & 1 ? "" : "UN");
3353 print_power_limit_msr(cpu, msr, "GFX Limit");
889facbe
LB
3354 }
3355 return 0;
3356}
3357
d7899447
LB
3358/*
3359 * SNB adds support for additional MSRs:
3360 *
3361 * MSR_PKG_C7_RESIDENCY 0x000003fa
3362 * MSR_CORE_C7_RESIDENCY 0x000003fe
3363 * MSR_PKG_C2_RESIDENCY 0x0000060d
3364 */
103a8fea 3365
d7899447 3366int has_snb_msrs(unsigned int family, unsigned int model)
103a8fea
LB
3367{
3368 if (!genuine_intel)
3369 return 0;
3370
3371 switch (model) {
869ce69e
LB
3372 case INTEL_FAM6_SANDYBRIDGE:
3373 case INTEL_FAM6_SANDYBRIDGE_X:
3374 case INTEL_FAM6_IVYBRIDGE: /* IVB */
3375 case INTEL_FAM6_IVYBRIDGE_X: /* IVB Xeon */
3376 case INTEL_FAM6_HASWELL_CORE: /* HSW */
3377 case INTEL_FAM6_HASWELL_X: /* HSW */
3378 case INTEL_FAM6_HASWELL_ULT: /* HSW */
3379 case INTEL_FAM6_HASWELL_GT3E: /* HSW */
3380 case INTEL_FAM6_BROADWELL_CORE: /* BDW */
3381 case INTEL_FAM6_BROADWELL_GT3E: /* BDW */
3382 case INTEL_FAM6_BROADWELL_X: /* BDX */
3383 case INTEL_FAM6_BROADWELL_XEON_D: /* BDX-DE */
3384 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
3385 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
3386 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
3387 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
3388 case INTEL_FAM6_SKYLAKE_X: /* SKX */
3389 case INTEL_FAM6_ATOM_GOLDMONT: /* BXT */
ac01ac13 3390 case INTEL_FAM6_ATOM_GEMINI_LAKE:
5bbac26e 3391 case INTEL_FAM6_ATOM_DENVERTON: /* DNV */
103a8fea
LB
3392 return 1;
3393 }
3394 return 0;
3395}
3396
d7899447
LB
3397/*
3398 * HSW adds support for additional MSRs:
3399 *
5a63426e
LB
3400 * MSR_PKG_C8_RESIDENCY 0x00000630
3401 * MSR_PKG_C9_RESIDENCY 0x00000631
3402 * MSR_PKG_C10_RESIDENCY 0x00000632
3403 *
3404 * MSR_PKGC8_IRTL 0x00000633
3405 * MSR_PKGC9_IRTL 0x00000634
3406 * MSR_PKGC10_IRTL 0x00000635
3407 *
d7899447
LB
3408 */
3409int has_hsw_msrs(unsigned int family, unsigned int model)
ca58710f
KCA
3410{
3411 if (!genuine_intel)
3412 return 0;
3413
3414 switch (model) {
869ce69e
LB
3415 case INTEL_FAM6_HASWELL_ULT: /* HSW */
3416 case INTEL_FAM6_BROADWELL_CORE: /* BDW */
3417 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
3418 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
3419 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
3420 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
3421 case INTEL_FAM6_ATOM_GOLDMONT: /* BXT */
ac01ac13 3422 case INTEL_FAM6_ATOM_GEMINI_LAKE:
0b2bb692
LB
3423 return 1;
3424 }
3425 return 0;
3426}
3427
3428/*
3429 * SKL adds support for additional MSRS:
3430 *
3431 * MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
3432 * MSR_PKG_ANY_CORE_C0_RES 0x00000659
3433 * MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
3434 * MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
3435 */
3436int has_skl_msrs(unsigned int family, unsigned int model)
3437{
3438 if (!genuine_intel)
3439 return 0;
3440
3441 switch (model) {
869ce69e
LB
3442 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
3443 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
3444 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
3445 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
ca58710f
KCA
3446 return 1;
3447 }
3448 return 0;
3449}
3450
144b44b1
LB
3451int is_slm(unsigned int family, unsigned int model)
3452{
3453 if (!genuine_intel)
3454 return 0;
3455 switch (model) {
869ce69e
LB
3456 case INTEL_FAM6_ATOM_SILVERMONT1: /* BYT */
3457 case INTEL_FAM6_ATOM_SILVERMONT2: /* AVN */
144b44b1
LB
3458 return 1;
3459 }
3460 return 0;
3461}
3462
fb5d4327
DC
3463int is_knl(unsigned int family, unsigned int model)
3464{
3465 if (!genuine_intel)
3466 return 0;
3467 switch (model) {
869ce69e 3468 case INTEL_FAM6_XEON_PHI_KNL: /* KNL */
005c82d6 3469 case INTEL_FAM6_XEON_PHI_KNM:
fb5d4327
DC
3470 return 1;
3471 }
3472 return 0;
3473}
3474
b2b34dfe
HC
3475unsigned int get_aperf_mperf_multiplier(unsigned int family, unsigned int model)
3476{
3477 if (is_knl(family, model))
3478 return 1024;
3479 return 1;
3480}
3481
144b44b1
LB
3482#define SLM_BCLK_FREQS 5
3483double slm_freq_table[SLM_BCLK_FREQS] = { 83.3, 100.0, 133.3, 116.7, 80.0};
3484
3485double slm_bclk(void)
3486{
3487 unsigned long long msr = 3;
3488 unsigned int i;
3489 double freq;
3490
7ce7d5de 3491 if (get_msr(base_cpu, MSR_FSB_FREQ, &msr))
b7d8c148 3492 fprintf(outf, "SLM BCLK: unknown\n");
144b44b1
LB
3493
3494 i = msr & 0xf;
3495 if (i >= SLM_BCLK_FREQS) {
b7d8c148 3496 fprintf(outf, "SLM BCLK[%d] invalid\n", i);
0a91e551 3497 i = 3;
144b44b1
LB
3498 }
3499 freq = slm_freq_table[i];
3500
96e47158 3501 if (!quiet)
8f6196c1 3502 fprintf(outf, "SLM BCLK: %.1f Mhz\n", freq);
144b44b1
LB
3503
3504 return freq;
3505}
3506
103a8fea
LB
3507double discover_bclk(unsigned int family, unsigned int model)
3508{
121b48bb 3509 if (has_snb_msrs(family, model) || is_knl(family, model))
103a8fea 3510 return 100.00;
144b44b1
LB
3511 else if (is_slm(family, model))
3512 return slm_bclk();
103a8fea
LB
3513 else
3514 return 133.33;
3515}
3516
889facbe
LB
3517/*
3518 * MSR_IA32_TEMPERATURE_TARGET indicates the temperature where
3519 * the Thermal Control Circuit (TCC) activates.
3520 * This is usually equal to tjMax.
3521 *
3522 * Older processors do not have this MSR, so there we guess,
3523 * but also allow cmdline over-ride with -T.
3524 *
3525 * Several MSR temperature values are in units of degrees-C
3526 * below this value, including the Digital Thermal Sensor (DTS),
3527 * Package Thermal Management Sensor (PTM), and thermal event thresholds.
3528 */
3529int set_temperature_target(struct thread_data *t, struct core_data *c, struct pkg_data *p)
3530{
3531 unsigned long long msr;
3532 unsigned int target_c_local;
3533 int cpu;
3534
3535 /* tcc_activation_temp is used only for dts or ptm */
3536 if (!(do_dts || do_ptm))
3537 return 0;
3538
3539 /* this is a per-package concept */
3540 if (!(t->flags & CPU_IS_FIRST_THREAD_IN_CORE) || !(t->flags & CPU_IS_FIRST_CORE_IN_PACKAGE))
3541 return 0;
3542
3543 cpu = t->cpu_id;
3544 if (cpu_migrate(cpu)) {
b7d8c148 3545 fprintf(outf, "Could not migrate to CPU %d\n", cpu);
889facbe
LB
3546 return -1;
3547 }
3548
3549 if (tcc_activation_temp_override != 0) {
3550 tcc_activation_temp = tcc_activation_temp_override;
b7d8c148 3551 fprintf(outf, "cpu%d: Using cmdline TCC Target (%d C)\n",
889facbe
LB
3552 cpu, tcc_activation_temp);
3553 return 0;
3554 }
3555
3556 /* Temperature Target MSR is Nehalem and newer only */
d7899447 3557 if (!do_nhm_platform_info)
889facbe
LB
3558 goto guess;
3559
7ce7d5de 3560 if (get_msr(base_cpu, MSR_IA32_TEMPERATURE_TARGET, &msr))
889facbe
LB
3561 goto guess;
3562
3482124a 3563 target_c_local = (msr >> 16) & 0xFF;
889facbe 3564
96e47158 3565 if (!quiet)
b7d8c148 3566 fprintf(outf, "cpu%d: MSR_IA32_TEMPERATURE_TARGET: 0x%08llx (%d C)\n",
889facbe
LB
3567 cpu, msr, target_c_local);
3568
3482124a 3569 if (!target_c_local)
889facbe
LB
3570 goto guess;
3571
3572 tcc_activation_temp = target_c_local;
3573
3574 return 0;
3575
3576guess:
3577 tcc_activation_temp = TJMAX_DEFAULT;
b7d8c148 3578 fprintf(outf, "cpu%d: Guessing tjMax %d C, Please use -T to specify\n",
889facbe
LB
3579 cpu, tcc_activation_temp);
3580
3581 return 0;
3582}
69807a63 3583
aa8d8cc7
LB
3584void decode_feature_control_msr(void)
3585{
3586 unsigned long long msr;
3587
3588 if (!get_msr(base_cpu, MSR_IA32_FEATURE_CONTROL, &msr))
3589 fprintf(outf, "cpu%d: MSR_IA32_FEATURE_CONTROL: 0x%08llx (%sLocked %s)\n",
3590 base_cpu, msr,
3591 msr & FEATURE_CONTROL_LOCKED ? "" : "UN-",
3592 msr & (1 << 18) ? "SGX" : "");
3593}
3594
69807a63
LB
3595void decode_misc_enable_msr(void)
3596{
3597 unsigned long long msr;
3598
3599 if (!get_msr(base_cpu, MSR_IA32_MISC_ENABLE, &msr))
e6512624 3600 fprintf(outf, "cpu%d: MSR_IA32_MISC_ENABLE: 0x%08llx (%sTCC %sEIST %sMWAIT %sPREFETCH %sTURBO)\n",
69807a63 3601 base_cpu, msr,
e6512624
LB
3602 msr & MSR_IA32_MISC_ENABLE_TM1 ? "" : "No-",
3603 msr & MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP ? "" : "No-",
3604 msr & MSR_IA32_MISC_ENABLE_MWAIT ? "No-" : "",
3605 msr & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE ? "No-" : "",
3606 msr & MSR_IA32_MISC_ENABLE_TURBO_DISABLE ? "No-" : "");
69807a63
LB
3607}
3608
33148d67
LB
3609void decode_misc_feature_control(void)
3610{
3611 unsigned long long msr;
3612
3613 if (!has_misc_feature_control)
3614 return;
3615
3616 if (!get_msr(base_cpu, MSR_MISC_FEATURE_CONTROL, &msr))
3617 fprintf(outf, "cpu%d: MSR_MISC_FEATURE_CONTROL: 0x%08llx (%sL2-Prefetch %sL2-Prefetch-pair %sL1-Prefetch %sL1-IP-Prefetch)\n",
3618 base_cpu, msr,
3619 msr & (0 << 0) ? "No-" : "",
3620 msr & (1 << 0) ? "No-" : "",
3621 msr & (2 << 0) ? "No-" : "",
3622 msr & (3 << 0) ? "No-" : "");
3623}
f0057310
LB
3624/*
3625 * Decode MSR_MISC_PWR_MGMT
3626 *
3627 * Decode the bits according to the Nehalem documentation
3628 * bit[0] seems to continue to have same meaning going forward
3629 * bit[1] less so...
3630 */
3631void decode_misc_pwr_mgmt_msr(void)
3632{
3633 unsigned long long msr;
3634
3635 if (!do_nhm_platform_info)
3636 return;
3637
cf4cbe53
LB
3638 if (no_MSR_MISC_PWR_MGMT)
3639 return;
3640
f0057310 3641 if (!get_msr(base_cpu, MSR_MISC_PWR_MGMT, &msr))
ddadb8ad 3642 fprintf(outf, "cpu%d: MSR_MISC_PWR_MGMT: 0x%08llx (%sable-EIST_Coordination %sable-EPB %sable-OOB)\n",
f0057310
LB
3643 base_cpu, msr,
3644 msr & (1 << 0) ? "DIS" : "EN",
ddadb8ad
SP
3645 msr & (1 << 1) ? "EN" : "DIS",
3646 msr & (1 << 8) ? "EN" : "DIS");
f0057310 3647}
71616c8e
LB
3648/*
3649 * Decode MSR_CC6_DEMOTION_POLICY_CONFIG, MSR_MC6_DEMOTION_POLICY_CONFIG
3650 *
3651 * This MSRs are present on Silvermont processors,
3652 * Intel Atom processor E3000 series (Baytrail), and friends.
3653 */
3654void decode_c6_demotion_policy_msr(void)
3655{
3656 unsigned long long msr;
3657
3658 if (!get_msr(base_cpu, MSR_CC6_DEMOTION_POLICY_CONFIG, &msr))
3659 fprintf(outf, "cpu%d: MSR_CC6_DEMOTION_POLICY_CONFIG: 0x%08llx (%sable-CC6-Demotion)\n",
3660 base_cpu, msr, msr & (1 << 0) ? "EN" : "DIS");
3661
3662 if (!get_msr(base_cpu, MSR_MC6_DEMOTION_POLICY_CONFIG, &msr))
3663 fprintf(outf, "cpu%d: MSR_MC6_DEMOTION_POLICY_CONFIG: 0x%08llx (%sable-MC6-Demotion)\n",
3664 base_cpu, msr, msr & (1 << 0) ? "EN" : "DIS");
3665}
7f5c258e 3666
fcd17211 3667void process_cpuid()
103a8fea 3668{
61a87ba7 3669 unsigned int eax, ebx, ecx, edx, max_level, max_extended_level;
103a8fea 3670 unsigned int fms, family, model, stepping;
b3a34e93 3671 unsigned int has_turbo;
103a8fea
LB
3672
3673 eax = ebx = ecx = edx = 0;
3674
5aea2f7f 3675 __cpuid(0, max_level, ebx, ecx, edx);
103a8fea
LB
3676
3677 if (ebx == 0x756e6547 && edx == 0x49656e69 && ecx == 0x6c65746e)
3678 genuine_intel = 1;
3679
96e47158 3680 if (!quiet)
b7d8c148 3681 fprintf(outf, "CPUID(0): %.4s%.4s%.4s ",
103a8fea
LB
3682 (char *)&ebx, (char *)&edx, (char *)&ecx);
3683
5aea2f7f 3684 __cpuid(1, fms, ebx, ecx, edx);
103a8fea
LB
3685 family = (fms >> 8) & 0xf;
3686 model = (fms >> 4) & 0xf;
3687 stepping = fms & 0xf;
3688 if (family == 6 || family == 0xf)
3689 model += ((fms >> 16) & 0xf) << 4;
3690
96e47158 3691 if (!quiet) {
b7d8c148 3692 fprintf(outf, "%d CPUID levels; family:model:stepping 0x%x:%x:%x (%d:%d:%d)\n",
103a8fea 3693 max_level, family, model, stepping, family, model, stepping);
aa8d8cc7 3694 fprintf(outf, "CPUID(1): %s %s %s %s %s %s %s %s %s\n",
69807a63
LB
3695 ecx & (1 << 0) ? "SSE3" : "-",
3696 ecx & (1 << 3) ? "MONITOR" : "-",
aa8d8cc7 3697 ecx & (1 << 6) ? "SMX" : "-",
69807a63
LB
3698 ecx & (1 << 7) ? "EIST" : "-",
3699 ecx & (1 << 8) ? "TM2" : "-",
3700 edx & (1 << 4) ? "TSC" : "-",
3701 edx & (1 << 5) ? "MSR" : "-",
3702 edx & (1 << 22) ? "ACPI-TM" : "-",
3703 edx & (1 << 29) ? "TM" : "-");
3704 }
103a8fea 3705
b2c95d90
JT
3706 if (!(edx & (1 << 5)))
3707 errx(1, "CPUID: no MSR");
103a8fea
LB
3708
3709 /*
3710 * check max extended function levels of CPUID.
3711 * This is needed to check for invariant TSC.
3712 * This check is valid for both Intel and AMD.
3713 */
3714 ebx = ecx = edx = 0;
5aea2f7f 3715 __cpuid(0x80000000, max_extended_level, ebx, ecx, edx);
103a8fea 3716
61a87ba7 3717 if (max_extended_level >= 0x80000007) {
103a8fea 3718
d7899447
LB
3719 /*
3720 * Non-Stop TSC is advertised by CPUID.EAX=0x80000007: EDX.bit8
3721 * this check is valid for both Intel and AMD
3722 */
5aea2f7f 3723 __cpuid(0x80000007, eax, ebx, ecx, edx);
d7899447
LB
3724 has_invariant_tsc = edx & (1 << 8);
3725 }
103a8fea
LB
3726
3727 /*
3728 * APERF/MPERF is advertised by CPUID.EAX=0x6: ECX.bit0
3729 * this check is valid for both Intel and AMD
3730 */
3731
5aea2f7f 3732 __cpuid(0x6, eax, ebx, ecx, edx);
8209e054 3733 has_aperf = ecx & (1 << 0);
812db3f7
LB
3734 if (has_aperf) {
3735 BIC_PRESENT(BIC_Avg_MHz);
3736 BIC_PRESENT(BIC_Busy);
3737 BIC_PRESENT(BIC_Bzy_MHz);
3738 }
889facbe 3739 do_dts = eax & (1 << 0);
812db3f7
LB
3740 if (do_dts)
3741 BIC_PRESENT(BIC_CoreTmp);
b3a34e93 3742 has_turbo = eax & (1 << 1);
889facbe 3743 do_ptm = eax & (1 << 6);
812db3f7
LB
3744 if (do_ptm)
3745 BIC_PRESENT(BIC_PkgTmp);
7f5c258e
LB
3746 has_hwp = eax & (1 << 7);
3747 has_hwp_notify = eax & (1 << 8);
3748 has_hwp_activity_window = eax & (1 << 9);
3749 has_hwp_epp = eax & (1 << 10);
3750 has_hwp_pkg = eax & (1 << 11);
889facbe
LB
3751 has_epb = ecx & (1 << 3);
3752
96e47158 3753 if (!quiet)
b3a34e93 3754 fprintf(outf, "CPUID(6): %sAPERF, %sTURBO, %sDTS, %sPTM, %sHWP, "
7f5c258e
LB
3755 "%sHWPnotify, %sHWPwindow, %sHWPepp, %sHWPpkg, %sEPB\n",
3756 has_aperf ? "" : "No-",
b3a34e93 3757 has_turbo ? "" : "No-",
7f5c258e
LB
3758 do_dts ? "" : "No-",
3759 do_ptm ? "" : "No-",
3760 has_hwp ? "" : "No-",
3761 has_hwp_notify ? "" : "No-",
3762 has_hwp_activity_window ? "" : "No-",
3763 has_hwp_epp ? "" : "No-",
3764 has_hwp_pkg ? "" : "No-",
3765 has_epb ? "" : "No-");
103a8fea 3766
96e47158 3767 if (!quiet)
69807a63
LB
3768 decode_misc_enable_msr();
3769
33148d67 3770
96e47158 3771 if (max_level >= 0x7 && !quiet) {
aa8d8cc7 3772 int has_sgx;
103a8fea 3773
aa8d8cc7
LB
3774 ecx = 0;
3775
3776 __cpuid_count(0x7, 0, eax, ebx, ecx, edx);
3777
3778 has_sgx = ebx & (1 << 2);
3779 fprintf(outf, "CPUID(7): %sSGX\n", has_sgx ? "" : "No-");
3780
3781 if (has_sgx)
3782 decode_feature_control_msr();
3783 }
3784
61a87ba7 3785 if (max_level >= 0x15) {
8a5bdf41
LB
3786 unsigned int eax_crystal;
3787 unsigned int ebx_tsc;
3788
3789 /*
3790 * CPUID 15H TSC/Crystal ratio, possibly Crystal Hz
3791 */
3792 eax_crystal = ebx_tsc = crystal_hz = edx = 0;
5aea2f7f 3793 __cpuid(0x15, eax_crystal, ebx_tsc, crystal_hz, edx);
8a5bdf41
LB
3794
3795 if (ebx_tsc != 0) {
3796
96e47158 3797 if (!quiet && (ebx != 0))
b7d8c148 3798 fprintf(outf, "CPUID(0x15): eax_crystal: %d ebx_tsc: %d ecx_crystal_hz: %d\n",
8a5bdf41
LB
3799 eax_crystal, ebx_tsc, crystal_hz);
3800
3801 if (crystal_hz == 0)
3802 switch(model) {
869ce69e
LB
3803 case INTEL_FAM6_SKYLAKE_MOBILE: /* SKL */
3804 case INTEL_FAM6_SKYLAKE_DESKTOP: /* SKL */
3805 case INTEL_FAM6_KABYLAKE_MOBILE: /* KBL */
3806 case INTEL_FAM6_KABYLAKE_DESKTOP: /* KBL */
e8efbc80
LB
3807 crystal_hz = 24000000; /* 24.0 MHz */
3808 break;
869ce69e 3809 case INTEL_FAM6_SKYLAKE_X: /* SKX */
7268d407 3810 case INTEL_FAM6_ATOM_DENVERTON: /* DNV */
ec53e594
LB
3811 crystal_hz = 25000000; /* 25.0 MHz */
3812 break;
869ce69e 3813 case INTEL_FAM6_ATOM_GOLDMONT: /* BXT */
ac01ac13 3814 case INTEL_FAM6_ATOM_GEMINI_LAKE:
e8efbc80 3815 crystal_hz = 19200000; /* 19.2 MHz */
8a5bdf41
LB
3816 break;
3817 default:
3818 crystal_hz = 0;
3819 }
3820
3821 if (crystal_hz) {
3822 tsc_hz = (unsigned long long) crystal_hz * ebx_tsc / eax_crystal;
96e47158 3823 if (!quiet)
b7d8c148 3824 fprintf(outf, "TSC: %lld MHz (%d Hz * %d / %d / 1000000)\n",
8a5bdf41
LB
3825 tsc_hz / 1000000, crystal_hz, ebx_tsc, eax_crystal);
3826 }
3827 }
3828 }
61a87ba7
LB
3829 if (max_level >= 0x16) {
3830 unsigned int base_mhz, max_mhz, bus_mhz, edx;
3831
3832 /*
3833 * CPUID 16H Base MHz, Max MHz, Bus MHz
3834 */
3835 base_mhz = max_mhz = bus_mhz = edx = 0;
3836
5aea2f7f 3837 __cpuid(0x16, base_mhz, max_mhz, bus_mhz, edx);
96e47158 3838 if (!quiet)
b7d8c148 3839 fprintf(outf, "CPUID(0x16): base_mhz: %d max_mhz: %d bus_mhz: %d\n",
61a87ba7
LB
3840 base_mhz, max_mhz, bus_mhz);
3841 }
8a5bdf41 3842
b2b34dfe
HC
3843 if (has_aperf)
3844 aperf_mperf_multiplier = get_aperf_mperf_multiplier(family, model);
3845
812db3f7
LB
3846 BIC_PRESENT(BIC_IRQ);
3847 BIC_PRESENT(BIC_TSC_MHz);
3848
3849 if (probe_nhm_msrs(family, model)) {
3850 do_nhm_platform_info = 1;
3851 BIC_PRESENT(BIC_CPU_c1);
3852 BIC_PRESENT(BIC_CPU_c3);
3853 BIC_PRESENT(BIC_CPU_c6);
3854 BIC_PRESENT(BIC_SMI);
3855 }
d7899447 3856 do_snb_cstates = has_snb_msrs(family, model);
812db3f7
LB
3857
3858 if (do_snb_cstates)
3859 BIC_PRESENT(BIC_CPU_c7);
3860
5a63426e 3861 do_irtl_snb = has_snb_msrs(family, model);
0f47c08d
LB
3862 if (do_snb_cstates && (pkg_cstate_limit >= PCL__2))
3863 BIC_PRESENT(BIC_Pkgpc2);
3864 if (pkg_cstate_limit >= PCL__3)
3865 BIC_PRESENT(BIC_Pkgpc3);
3866 if (pkg_cstate_limit >= PCL__6)
3867 BIC_PRESENT(BIC_Pkgpc6);
3868 if (do_snb_cstates && (pkg_cstate_limit >= PCL__7))
3869 BIC_PRESENT(BIC_Pkgpc7);
0539ba11 3870 if (has_slv_msrs(family, model)) {
0f47c08d
LB
3871 BIC_NOT_PRESENT(BIC_Pkgpc2);
3872 BIC_NOT_PRESENT(BIC_Pkgpc3);
3873 BIC_PRESENT(BIC_Pkgpc6);
3874 BIC_NOT_PRESENT(BIC_Pkgpc7);
0539ba11
LB
3875 BIC_PRESENT(BIC_Mod_c6);
3876 use_c1_residency_msr = 1;
3877 }
7170a374
LB
3878 if (is_dnv(family, model)) {
3879 BIC_PRESENT(BIC_CPU_c1);
3880 BIC_NOT_PRESENT(BIC_CPU_c3);
3881 BIC_NOT_PRESENT(BIC_Pkgpc3);
3882 BIC_NOT_PRESENT(BIC_CPU_c7);
3883 BIC_NOT_PRESENT(BIC_Pkgpc7);
3884 use_c1_residency_msr = 1;
3885 }
34c76197
LB
3886 if (is_skx(family, model)) {
3887 BIC_NOT_PRESENT(BIC_CPU_c3);
3888 BIC_NOT_PRESENT(BIC_Pkgpc3);
3889 BIC_NOT_PRESENT(BIC_CPU_c7);
3890 BIC_NOT_PRESENT(BIC_Pkgpc7);
3891 }
0f47c08d
LB
3892 if (has_hsw_msrs(family, model)) {
3893 BIC_PRESENT(BIC_Pkgpc8);
3894 BIC_PRESENT(BIC_Pkgpc9);
3895 BIC_PRESENT(BIC_Pkgpc10);
3896 }
5a63426e 3897 do_irtl_hsw = has_hsw_msrs(family, model);
0b2bb692 3898 do_skl_residency = has_skl_msrs(family, model);
144b44b1 3899 do_slm_cstates = is_slm(family, model);
fb5d4327 3900 do_knl_cstates = is_knl(family, model);
103a8fea 3901
96e47158 3902 if (!quiet)
f0057310
LB
3903 decode_misc_pwr_mgmt_msr();
3904
96e47158 3905 if (!quiet && has_slv_msrs(family, model))
71616c8e
LB
3906 decode_c6_demotion_policy_msr();
3907
889facbe 3908 rapl_probe(family, model);
3a9a941d 3909 perf_limit_reasons_probe(family, model);
889facbe 3910
96e47158 3911 if (!quiet)
1b69317d 3912 dump_cstate_pstate_config_info(family, model);
fcd17211 3913
a2b7b749
LB
3914 if (has_skl_msrs(family, model))
3915 calculate_tsc_tweak();
3916
812db3f7
LB
3917 if (!access("/sys/class/drm/card0/power/rc6_residency_ms", R_OK))
3918 BIC_PRESENT(BIC_GFX_rc6);
fdf676e5 3919
812db3f7
LB
3920 if (!access("/sys/class/graphics/fb0/device/drm/card0/gt_cur_freq_mhz", R_OK))
3921 BIC_PRESENT(BIC_GFXMHz);
27d47356 3922
96e47158 3923 if (!quiet)
33148d67
LB
3924 decode_misc_feature_control();
3925
889facbe 3926 return;
103a8fea
LB
3927}
3928
d8af6f5f 3929void help()
103a8fea 3930{
b7d8c148 3931 fprintf(outf,
d8af6f5f
LB
3932 "Usage: turbostat [OPTIONS][(--interval seconds) | COMMAND ...]\n"
3933 "\n"
3934 "Turbostat forks the specified COMMAND and prints statistics\n"
3935 "when COMMAND completes.\n"
3936 "If no COMMAND is specified, turbostat wakes every 5-seconds\n"
3937 "to print statistics, until interrupted.\n"
388e9c81
LB
3938 "--add add a counter\n"
3939 " eg. --add msr0x10,u64,cpu,delta,MY_TSC\n"
96e47158 3940 "--quiet skip decoding system configuration header\n"
d8af6f5f
LB
3941 "--interval sec Override default 5-second measurement interval\n"
3942 "--help print this help message\n"
b7d8c148 3943 "--out file create or truncate \"file\" for all output\n"
d8af6f5f
LB
3944 "--version print version information\n"
3945 "\n"
3946 "For more help, run \"man turbostat\"\n");
103a8fea
LB
3947}
3948
3949
3950/*
3951 * in /dev/cpu/ return success for names that are numbers
3952 * ie. filter out ".", "..", "microcode".
3953 */
3954int dir_filter(const struct dirent *dirp)
3955{
3956 if (isdigit(dirp->d_name[0]))
3957 return 1;
3958 else
3959 return 0;
3960}
3961
3962int open_dev_cpu_msr(int dummy1)
3963{
3964 return 0;
3965}
3966
c98d5d94
LB
3967void topology_probe()
3968{
3969 int i;
3970 int max_core_id = 0;
3971 int max_package_id = 0;
3972 int max_siblings = 0;
3973 struct cpu_topology {
3974 int core_id;
3975 int physical_package_id;
3976 } *cpus;
3977
3978 /* Initialize num_cpus, max_cpu_num */
3979 topo.num_cpus = 0;
3980 topo.max_cpu_num = 0;
3981 for_all_proc_cpus(count_cpus);
3982 if (!summary_only && topo.num_cpus > 1)
812db3f7 3983 BIC_PRESENT(BIC_CPU);
c98d5d94 3984
d8af6f5f 3985 if (debug > 1)
b7d8c148 3986 fprintf(outf, "num_cpus %d max_cpu_num %d\n", topo.num_cpus, topo.max_cpu_num);
c98d5d94
LB
3987
3988 cpus = calloc(1, (topo.max_cpu_num + 1) * sizeof(struct cpu_topology));
b2c95d90
JT
3989 if (cpus == NULL)
3990 err(1, "calloc cpus");
c98d5d94
LB
3991
3992 /*
3993 * Allocate and initialize cpu_present_set
3994 */
3995 cpu_present_set = CPU_ALLOC((topo.max_cpu_num + 1));
b2c95d90
JT
3996 if (cpu_present_set == NULL)
3997 err(3, "CPU_ALLOC");
c98d5d94
LB
3998 cpu_present_setsize = CPU_ALLOC_SIZE((topo.max_cpu_num + 1));
3999 CPU_ZERO_S(cpu_present_setsize, cpu_present_set);
4000 for_all_proc_cpus(mark_cpu_present);
4001
4002 /*
4003 * Allocate and initialize cpu_affinity_set
4004 */
4005 cpu_affinity_set = CPU_ALLOC((topo.max_cpu_num + 1));
b2c95d90
JT
4006 if (cpu_affinity_set == NULL)
4007 err(3, "CPU_ALLOC");
c98d5d94
LB
4008 cpu_affinity_setsize = CPU_ALLOC_SIZE((topo.max_cpu_num + 1));
4009 CPU_ZERO_S(cpu_affinity_setsize, cpu_affinity_set);
4010
4011
4012 /*
4013 * For online cpus
4014 * find max_core_id, max_package_id
4015 */
4016 for (i = 0; i <= topo.max_cpu_num; ++i) {
4017 int siblings;
4018
4019 if (cpu_is_not_present(i)) {
d8af6f5f 4020 if (debug > 1)
b7d8c148 4021 fprintf(outf, "cpu%d NOT PRESENT\n", i);
c98d5d94
LB
4022 continue;
4023 }
4024 cpus[i].core_id = get_core_id(i);
4025 if (cpus[i].core_id > max_core_id)
4026 max_core_id = cpus[i].core_id;
4027
4028 cpus[i].physical_package_id = get_physical_package_id(i);
4029 if (cpus[i].physical_package_id > max_package_id)
4030 max_package_id = cpus[i].physical_package_id;
4031
4032 siblings = get_num_ht_siblings(i);
4033 if (siblings > max_siblings)
4034 max_siblings = siblings;
d8af6f5f 4035 if (debug > 1)
b7d8c148 4036 fprintf(outf, "cpu %d pkg %d core %d\n",
c98d5d94
LB
4037 i, cpus[i].physical_package_id, cpus[i].core_id);
4038 }
4039 topo.num_cores_per_pkg = max_core_id + 1;
d8af6f5f 4040 if (debug > 1)
b7d8c148 4041 fprintf(outf, "max_core_id %d, sizing for %d cores per package\n",
c98d5d94 4042 max_core_id, topo.num_cores_per_pkg);
0f47c08d 4043 if (!summary_only && topo.num_cores_per_pkg > 1)
812db3f7 4044 BIC_PRESENT(BIC_Core);
c98d5d94
LB
4045
4046 topo.num_packages = max_package_id + 1;
d8af6f5f 4047 if (debug > 1)
b7d8c148 4048 fprintf(outf, "max_package_id %d, sizing for %d packages\n",
c98d5d94 4049 max_package_id, topo.num_packages);
1cc21f7b 4050 if (debug && !summary_only && topo.num_packages > 1)
812db3f7 4051 BIC_PRESENT(BIC_Package);
c98d5d94
LB
4052
4053 topo.num_threads_per_core = max_siblings;
d8af6f5f 4054 if (debug > 1)
b7d8c148 4055 fprintf(outf, "max_siblings %d\n", max_siblings);
c98d5d94
LB
4056
4057 free(cpus);
4058}
4059
4060void
4061allocate_counters(struct thread_data **t, struct core_data **c, struct pkg_data **p)
4062{
4063 int i;
4064
4065 *t = calloc(topo.num_threads_per_core * topo.num_cores_per_pkg *
678a3bd1 4066 topo.num_packages, sizeof(struct thread_data));
c98d5d94
LB
4067 if (*t == NULL)
4068 goto error;
4069
4070 for (i = 0; i < topo.num_threads_per_core *
4071 topo.num_cores_per_pkg * topo.num_packages; i++)
4072 (*t)[i].cpu_id = -1;
4073
4074 *c = calloc(topo.num_cores_per_pkg * topo.num_packages,
678a3bd1 4075 sizeof(struct core_data));
c98d5d94
LB
4076 if (*c == NULL)
4077 goto error;
4078
4079 for (i = 0; i < topo.num_cores_per_pkg * topo.num_packages; i++)
4080 (*c)[i].core_id = -1;
4081
678a3bd1 4082 *p = calloc(topo.num_packages, sizeof(struct pkg_data));
c98d5d94
LB
4083 if (*p == NULL)
4084 goto error;
4085
4086 for (i = 0; i < topo.num_packages; i++)
4087 (*p)[i].package_id = i;
4088
4089 return;
4090error:
b2c95d90 4091 err(1, "calloc counters");
c98d5d94
LB
4092}
4093/*
4094 * init_counter()
4095 *
4096 * set cpu_id, core_num, pkg_num
4097 * set FIRST_THREAD_IN_CORE and FIRST_CORE_IN_PACKAGE
4098 *
4099 * increment topo.num_cores when 1st core in pkg seen
4100 */
4101void init_counter(struct thread_data *thread_base, struct core_data *core_base,
4102 struct pkg_data *pkg_base, int thread_num, int core_num,
4103 int pkg_num, int cpu_id)
4104{
4105 struct thread_data *t;
4106 struct core_data *c;
4107 struct pkg_data *p;
4108
4109 t = GET_THREAD(thread_base, thread_num, core_num, pkg_num);
4110 c = GET_CORE(core_base, core_num, pkg_num);
4111 p = GET_PKG(pkg_base, pkg_num);
4112
4113 t->cpu_id = cpu_id;
4114 if (thread_num == 0) {
4115 t->flags |= CPU_IS_FIRST_THREAD_IN_CORE;
4116 if (cpu_is_first_core_in_package(cpu_id))
4117 t->flags |= CPU_IS_FIRST_CORE_IN_PACKAGE;
4118 }
4119
4120 c->core_id = core_num;
4121 p->package_id = pkg_num;
4122}
4123
4124
4125int initialize_counters(int cpu_id)
4126{
4127 int my_thread_id, my_core_id, my_package_id;
4128
4129 my_package_id = get_physical_package_id(cpu_id);
4130 my_core_id = get_core_id(cpu_id);
e275b388
DC
4131 my_thread_id = get_cpu_position_in_core(cpu_id);
4132 if (!my_thread_id)
c98d5d94 4133 topo.num_cores++;
c98d5d94
LB
4134
4135 init_counter(EVEN_COUNTERS, my_thread_id, my_core_id, my_package_id, cpu_id);
4136 init_counter(ODD_COUNTERS, my_thread_id, my_core_id, my_package_id, cpu_id);
4137 return 0;
4138}
4139
4140void allocate_output_buffer()
4141{
3b4d5c7f 4142 output_buffer = calloc(1, (1 + topo.num_cpus) * 1024);
c98d5d94 4143 outp = output_buffer;
b2c95d90
JT
4144 if (outp == NULL)
4145 err(-1, "calloc output buffer");
c98d5d94 4146}
36229897
LB
4147void allocate_fd_percpu(void)
4148{
01a67adf 4149 fd_percpu = calloc(topo.max_cpu_num + 1, sizeof(int));
36229897
LB
4150 if (fd_percpu == NULL)
4151 err(-1, "calloc fd_percpu");
4152}
562a2d37
LB
4153void allocate_irq_buffers(void)
4154{
4155 irq_column_2_cpu = calloc(topo.num_cpus, sizeof(int));
4156 if (irq_column_2_cpu == NULL)
4157 err(-1, "calloc %d", topo.num_cpus);
c98d5d94 4158
01a67adf 4159 irqs_per_cpu = calloc(topo.max_cpu_num + 1, sizeof(int));
562a2d37 4160 if (irqs_per_cpu == NULL)
01a67adf 4161 err(-1, "calloc %d", topo.max_cpu_num + 1);
562a2d37 4162}
c98d5d94
LB
4163void setup_all_buffers(void)
4164{
4165 topology_probe();
562a2d37 4166 allocate_irq_buffers();
36229897 4167 allocate_fd_percpu();
c98d5d94
LB
4168 allocate_counters(&thread_even, &core_even, &package_even);
4169 allocate_counters(&thread_odd, &core_odd, &package_odd);
4170 allocate_output_buffer();
4171 for_all_proc_cpus(initialize_counters);
4172}
3b4d5c7f 4173
7ce7d5de
PB
4174void set_base_cpu(void)
4175{
4176 base_cpu = sched_getcpu();
4177 if (base_cpu < 0)
4178 err(-ENODEV, "No valid cpus found");
4179
4180 if (debug > 1)
b7d8c148 4181 fprintf(outf, "base_cpu = %d\n", base_cpu);
7ce7d5de
PB
4182}
4183
103a8fea
LB
4184void turbostat_init()
4185{
7ce7d5de
PB
4186 setup_all_buffers();
4187 set_base_cpu();
103a8fea 4188 check_dev_msr();
98481e79 4189 check_permissions();
fcd17211 4190 process_cpuid();
103a8fea 4191
103a8fea 4192
96e47158 4193 if (!quiet)
7f5c258e
LB
4194 for_all_cpus(print_hwp, ODD_COUNTERS);
4195
96e47158 4196 if (!quiet)
889facbe
LB
4197 for_all_cpus(print_epb, ODD_COUNTERS);
4198
96e47158 4199 if (!quiet)
3a9a941d
LB
4200 for_all_cpus(print_perf_limit, ODD_COUNTERS);
4201
96e47158 4202 if (!quiet)
889facbe
LB
4203 for_all_cpus(print_rapl, ODD_COUNTERS);
4204
4205 for_all_cpus(set_temperature_target, ODD_COUNTERS);
4206
96e47158 4207 if (!quiet)
889facbe 4208 for_all_cpus(print_thermal, ODD_COUNTERS);
5a63426e 4209
96e47158 4210 if (!quiet && do_irtl_snb)
5a63426e 4211 print_irtl();
103a8fea
LB
4212}
4213
4214int fork_it(char **argv)
4215{
103a8fea 4216 pid_t child_pid;
d91bb17c 4217 int status;
d15cf7c1 4218
d91bb17c
LB
4219 status = for_all_cpus(get_counters, EVEN_COUNTERS);
4220 if (status)
4221 exit(status);
c98d5d94
LB
4222 /* clear affinity side-effect of get_counters() */
4223 sched_setaffinity(0, cpu_present_setsize, cpu_present_set);
103a8fea
LB
4224 gettimeofday(&tv_even, (struct timezone *)NULL);
4225
4226 child_pid = fork();
4227 if (!child_pid) {
4228 /* child */
4229 execvp(argv[0], argv);
4230 } else {
103a8fea
LB
4231
4232 /* parent */
b2c95d90
JT
4233 if (child_pid == -1)
4234 err(1, "fork");
103a8fea
LB
4235
4236 signal(SIGINT, SIG_IGN);
4237 signal(SIGQUIT, SIG_IGN);
b2c95d90
JT
4238 if (waitpid(child_pid, &status, 0) == -1)
4239 err(status, "waitpid");
103a8fea 4240 }
c98d5d94
LB
4241 /*
4242 * n.b. fork_it() does not check for errors from for_all_cpus()
4243 * because re-starting is problematic when forking
4244 */
4245 for_all_cpus(get_counters, ODD_COUNTERS);
103a8fea 4246 gettimeofday(&tv_odd, (struct timezone *)NULL);
103a8fea 4247 timersub(&tv_odd, &tv_even, &tv_delta);
ba3dec99
LB
4248 if (for_all_cpus_2(delta_cpu, ODD_COUNTERS, EVEN_COUNTERS))
4249 fprintf(outf, "%s: Counter reset detected\n", progname);
4250 else {
4251 compute_average(EVEN_COUNTERS);
4252 format_all_counters(EVEN_COUNTERS);
4253 }
103a8fea 4254
b7d8c148
LB
4255 fprintf(outf, "%.6f sec\n", tv_delta.tv_sec + tv_delta.tv_usec/1000000.0);
4256
4257 flush_output_stderr();
103a8fea 4258
d91bb17c 4259 return status;
103a8fea
LB
4260}
4261
3b4d5c7f
AS
4262int get_and_dump_counters(void)
4263{
4264 int status;
4265
4266 status = for_all_cpus(get_counters, ODD_COUNTERS);
4267 if (status)
4268 return status;
4269
4270 status = for_all_cpus(dump_counters, ODD_COUNTERS);
4271 if (status)
4272 return status;
4273
b7d8c148 4274 flush_output_stdout();
3b4d5c7f
AS
4275
4276 return status;
4277}
4278
d8af6f5f 4279void print_version() {
0539ba11 4280 fprintf(outf, "turbostat version 4.17 10 Jan 2017"
d8af6f5f
LB
4281 " - Len Brown <lenb@kernel.org>\n");
4282}
4283
388e9c81
LB
4284int add_counter(unsigned int msr_num, char *name, unsigned int width,
4285 enum counter_scope scope, enum counter_type type,
4286 enum counter_format format)
4287{
4288 struct msr_counter *msrp;
4289
4290 msrp = calloc(1, sizeof(struct msr_counter));
4291 if (msrp == NULL) {
4292 perror("calloc");
4293 exit(1);
4294 }
4295
4296 msrp->msr_num = msr_num;
4297 strncpy(msrp->name, name, NAME_BYTES);
4298 msrp->width = width;
4299 msrp->type = type;
4300 msrp->format = format;
4301
4302 switch (scope) {
4303
4304 case SCOPE_CPU:
388e9c81
LB
4305 msrp->next = sys.tp;
4306 sys.tp = msrp;
678a3bd1
LB
4307 sys.added_thread_counters++;
4308 if (sys.added_thread_counters > MAX_ADDED_COUNTERS) {
4309 fprintf(stderr, "exceeded max %d added thread counters\n",
4310 MAX_ADDED_COUNTERS);
4311 exit(-1);
4312 }
388e9c81
LB
4313 break;
4314
4315 case SCOPE_CORE:
388e9c81
LB
4316 msrp->next = sys.cp;
4317 sys.cp = msrp;
678a3bd1
LB
4318 sys.added_core_counters++;
4319 if (sys.added_core_counters > MAX_ADDED_COUNTERS) {
4320 fprintf(stderr, "exceeded max %d added core counters\n",
4321 MAX_ADDED_COUNTERS);
4322 exit(-1);
4323 }
388e9c81
LB
4324 break;
4325
4326 case SCOPE_PACKAGE:
388e9c81
LB
4327 msrp->next = sys.pp;
4328 sys.pp = msrp;
678a3bd1
LB
4329 sys.added_package_counters++;
4330 if (sys.added_package_counters > MAX_ADDED_COUNTERS) {
4331 fprintf(stderr, "exceeded max %d added package counters\n",
4332 MAX_ADDED_COUNTERS);
4333 exit(-1);
4334 }
388e9c81
LB
4335 break;
4336 }
4337
4338 return 0;
4339}
4340
4341void parse_add_command(char *add_command)
4342{
4343 int msr_num = 0;
0f47c08d 4344 char name_buffer[NAME_BYTES] = "";
388e9c81
LB
4345 int width = 64;
4346 int fail = 0;
4347 enum counter_scope scope = SCOPE_CPU;
4348 enum counter_type type = COUNTER_CYCLES;
4349 enum counter_format format = FORMAT_DELTA;
4350
4351 while (add_command) {
4352
4353 if (sscanf(add_command, "msr0x%x", &msr_num) == 1)
4354 goto next;
4355
4356 if (sscanf(add_command, "msr%d", &msr_num) == 1)
4357 goto next;
4358
4359 if (sscanf(add_command, "u%d", &width) == 1) {
4360 if ((width == 32) || (width == 64))
4361 goto next;
4362 width = 64;
4363 }
4364 if (!strncmp(add_command, "cpu", strlen("cpu"))) {
4365 scope = SCOPE_CPU;
4366 goto next;
4367 }
4368 if (!strncmp(add_command, "core", strlen("core"))) {
4369 scope = SCOPE_CORE;
4370 goto next;
4371 }
4372 if (!strncmp(add_command, "package", strlen("package"))) {
4373 scope = SCOPE_PACKAGE;
4374 goto next;
4375 }
4376 if (!strncmp(add_command, "cycles", strlen("cycles"))) {
4377 type = COUNTER_CYCLES;
4378 goto next;
4379 }
4380 if (!strncmp(add_command, "seconds", strlen("seconds"))) {
4381 type = COUNTER_SECONDS;
4382 goto next;
4383 }
4384 if (!strncmp(add_command, "raw", strlen("raw"))) {
4385 format = FORMAT_RAW;
4386 goto next;
4387 }
4388 if (!strncmp(add_command, "delta", strlen("delta"))) {
4389 format = FORMAT_DELTA;
4390 goto next;
4391 }
4392 if (!strncmp(add_command, "percent", strlen("percent"))) {
4393 format = FORMAT_PERCENT;
4394 goto next;
4395 }
4396
4397 if (sscanf(add_command, "%18s,%*s", name_buffer) == 1) { /* 18 < NAME_BYTES */
4398 char *eos;
4399
4400 eos = strchr(name_buffer, ',');
4401 if (eos)
4402 *eos = '\0';
4403 goto next;
4404 }
4405
4406next:
4407 add_command = strchr(add_command, ',');
4408 if (add_command)
4409 add_command++;
4410
4411 }
4412 if (msr_num == 0) {
4413 fprintf(stderr, "--add: (msrDDD | msr0xXXX) required\n");
4414 fail++;
4415 }
4416
4417 /* generate default column header */
4418 if (*name_buffer == '\0') {
4419 if (format == FORMAT_RAW) {
4420 if (width == 32)
4421 sprintf(name_buffer, "msr%d", msr_num);
4422 else
4423 sprintf(name_buffer, "MSR%d", msr_num);
4424 } else if (format == FORMAT_DELTA) {
4425 if (width == 32)
4426 sprintf(name_buffer, "cnt%d", msr_num);
4427 else
4428 sprintf(name_buffer, "CNT%d", msr_num);
4429 } else if (format == FORMAT_PERCENT) {
4430 if (width == 32)
4431 sprintf(name_buffer, "msr%d%%", msr_num);
4432 else
4433 sprintf(name_buffer, "MSR%d%%", msr_num);
4434 }
4435 }
4436
4437 if (add_counter(msr_num, name_buffer, width, scope, type, format))
4438 fail++;
4439
4440 if (fail) {
4441 help();
4442 exit(1);
4443 }
4444}
812db3f7
LB
4445/*
4446 * HIDE_LIST - hide this list of counters, show the rest [default]
4447 * SHOW_LIST - show this list of counters, hide the rest
4448 */
4449enum show_hide_mode { SHOW_LIST, HIDE_LIST } global_show_hide_mode = HIDE_LIST;
4450
4451int shown;
4452/*
4453 * parse_show_hide() - process cmdline to set default counter action
4454 */
4455void parse_show_hide(char *optarg, enum show_hide_mode new_mode)
4456{
4457 /*
4458 * --show: show only those specified
4459 * The 1st invocation will clear and replace the enabled mask
4460 * subsequent invocations can add to it.
4461 */
4462 if (new_mode == SHOW_LIST) {
4463 if (shown == 0)
4464 bic_enabled = bic_lookup(optarg);
4465 else
4466 bic_enabled |= bic_lookup(optarg);
4467 shown = 1;
4468
4469 return;
4470 }
4471
4472 /*
4473 * --hide: do not show those specified
4474 * multiple invocations simply clear more bits in enabled mask
4475 */
4476 bic_enabled &= ~bic_lookup(optarg);
4477}
4478
103a8fea
LB
4479void cmdline(int argc, char **argv)
4480{
4481 int opt;
d8af6f5f
LB
4482 int option_index = 0;
4483 static struct option long_options[] = {
388e9c81 4484 {"add", required_argument, 0, 'a'},
d8af6f5f 4485 {"Dump", no_argument, 0, 'D'},
96e47158 4486 {"debug", no_argument, 0, 'd'}, /* internal, not documented */
d8af6f5f
LB
4487 {"interval", required_argument, 0, 'i'},
4488 {"help", no_argument, 0, 'h'},
812db3f7 4489 {"hide", required_argument, 0, 'H'}, // meh, -h taken by --help
d8af6f5f 4490 {"Joules", no_argument, 0, 'J'},
b7d8c148 4491 {"out", required_argument, 0, 'o'},
d8af6f5f
LB
4492 {"Package", no_argument, 0, 'p'},
4493 {"processor", no_argument, 0, 'p'},
96e47158 4494 {"quiet", no_argument, 0, 'q'},
812db3f7 4495 {"show", required_argument, 0, 's'},
d8af6f5f
LB
4496 {"Summary", no_argument, 0, 'S'},
4497 {"TCC", required_argument, 0, 'T'},
4498 {"version", no_argument, 0, 'v' },
4499 {0, 0, 0, 0 }
4500 };
103a8fea
LB
4501
4502 progname = argv[0];
4503
96e47158 4504 while ((opt = getopt_long_only(argc, argv, "+C:c:Ddhi:JM:m:o:PpqST:v",
d8af6f5f 4505 long_options, &option_index)) != -1) {
103a8fea 4506 switch (opt) {
388e9c81
LB
4507 case 'a':
4508 parse_add_command(optarg);
4509 break;
d8af6f5f 4510 case 'D':
3b4d5c7f
AS
4511 dump_only++;
4512 break;
d8af6f5f
LB
4513 case 'd':
4514 debug++;
103a8fea 4515 break;
812db3f7
LB
4516 case 'H':
4517 parse_show_hide(optarg, HIDE_LIST);
4518 break;
d8af6f5f
LB
4519 case 'h':
4520 default:
4521 help();
4522 exit(1);
103a8fea 4523 case 'i':
2a0609c0
LB
4524 {
4525 double interval = strtod(optarg, NULL);
4526
4527 if (interval < 0.001) {
b7d8c148 4528 fprintf(outf, "interval %f seconds is too small\n",
2a0609c0
LB
4529 interval);
4530 exit(2);
4531 }
4532
4533 interval_ts.tv_sec = interval;
4534 interval_ts.tv_nsec = (interval - interval_ts.tv_sec) * 1000000000;
4535 }
103a8fea 4536 break;
d8af6f5f
LB
4537 case 'J':
4538 rapl_joules++;
8e180f3c 4539 break;
b7d8c148
LB
4540 case 'o':
4541 outf = fopen_or_die(optarg, "w");
4542 break;
d8af6f5f
LB
4543 case 'P':
4544 show_pkg_only++;
4545 break;
4546 case 'p':
4547 show_core_only++;
103a8fea 4548 break;
96e47158
LB
4549 case 'q':
4550 quiet = 1;
4551 break;
812db3f7
LB
4552 case 's':
4553 parse_show_hide(optarg, SHOW_LIST);
4554 break;
d8af6f5f
LB
4555 case 'S':
4556 summary_only++;
889facbe
LB
4557 break;
4558 case 'T':
4559 tcc_activation_temp_override = atoi(optarg);
4560 break;
d8af6f5f
LB
4561 case 'v':
4562 print_version();
4563 exit(0);
5c56be9a 4564 break;
103a8fea
LB
4565 }
4566 }
4567}
4568
4569int main(int argc, char **argv)
4570{
b7d8c148
LB
4571 outf = stderr;
4572
103a8fea
LB
4573 cmdline(argc, argv);
4574
96e47158 4575 if (!quiet)
d8af6f5f 4576 print_version();
103a8fea
LB
4577
4578 turbostat_init();
4579
3b4d5c7f
AS
4580 /* dump counters and exit */
4581 if (dump_only)
4582 return get_and_dump_counters();
4583
103a8fea
LB
4584 /*
4585 * if any params left, it must be a command to fork
4586 */
4587 if (argc - optind)
4588 return fork_it(argv + optind);
4589 else
4590 turbostat_loop();
4591
4592 return 0;
4593}