OMAPDSS: HDMI: init output earlier
[linux-block.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
348be69d 24#include <linux/interrupt.h>
559d6701
TV
25
26#define DISPC_IRQ_FRAMEDONE (1 << 0)
27#define DISPC_IRQ_VSYNC (1 << 1)
28#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
29#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
30#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
31#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
32#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
33#define DISPC_IRQ_GFX_END_WIN (1 << 7)
34#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
35#define DISPC_IRQ_OCP_ERR (1 << 9)
36#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
37#define DISPC_IRQ_VID1_END_WIN (1 << 11)
38#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
39#define DISPC_IRQ_VID2_END_WIN (1 << 13)
40#define DISPC_IRQ_SYNC_LOST (1 << 14)
41#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
42#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
43#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
44#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
45#define DISPC_IRQ_VID3_END_WIN (1 << 19)
46#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
47#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
48#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
49#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
50#define DISPC_IRQ_FRAMEDONETV (1 << 24)
51#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
14d33d38
CM
52#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
53#define DISPC_IRQ_VSYNC3 (1 << 28)
54#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
55#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
559d6701
TV
56
57struct omap_dss_device;
58struct omap_overlay_manager;
a97a9634 59struct dss_lcd_mgr_config;
9c0b8420
RN
60struct snd_aes_iec958;
61struct snd_cea_861_aud_if;
559d6701
TV
62
63enum omap_display_type {
64 OMAP_DISPLAY_TYPE_NONE = 0,
65 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
66 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
67 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
68 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
69 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 70 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
559d6701
TV
71};
72
73enum omap_plane {
74 OMAP_DSS_GFX = 0,
75 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
76 OMAP_DSS_VIDEO2 = 2,
77 OMAP_DSS_VIDEO3 = 3,
66a0f9e4 78 OMAP_DSS_WB = 4,
559d6701
TV
79};
80
81enum omap_channel {
82 OMAP_DSS_CHANNEL_LCD = 0,
83 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 84 OMAP_DSS_CHANNEL_LCD2 = 2,
ff6331e2 85 OMAP_DSS_CHANNEL_LCD3 = 3,
559d6701
TV
86};
87
88enum omap_color_mode {
89 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
90 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
91 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
92 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
93 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
94 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
95 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
96 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
97 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
98 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
99 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
100 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
101 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
102 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
103 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
104 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
105 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
106 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
107 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
108};
109
559d6701
TV
110enum omap_dss_load_mode {
111 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
112 OMAP_DSS_LOAD_CLUT_ONLY = 1,
113 OMAP_DSS_LOAD_FRAME_ONLY = 2,
114 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
115};
116
117enum omap_dss_trans_key_type {
118 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
119 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
120};
121
122enum omap_rfbi_te_mode {
123 OMAP_DSS_RFBI_TE_MODE_1 = 1,
124 OMAP_DSS_RFBI_TE_MODE_2 = 2,
125};
126
a8d5e41c
AT
127enum omap_dss_signal_level {
128 OMAPDSS_SIG_ACTIVE_HIGH = 0,
129 OMAPDSS_SIG_ACTIVE_LOW = 1,
130};
131
132enum omap_dss_signal_edge {
133 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
134 OMAPDSS_DRIVE_SIG_RISING_EDGE,
135 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
136};
137
559d6701
TV
138enum omap_dss_venc_type {
139 OMAP_DSS_VENC_TYPE_COMPOSITE,
140 OMAP_DSS_VENC_TYPE_SVIDEO,
141};
142
a3b3cc2b
AT
143enum omap_dss_dsi_pixel_format {
144 OMAP_DSS_DSI_FMT_RGB888,
145 OMAP_DSS_DSI_FMT_RGB666,
146 OMAP_DSS_DSI_FMT_RGB666_PACKED,
147 OMAP_DSS_DSI_FMT_RGB565,
148};
149
7e951ee9
AT
150enum omap_dss_dsi_mode {
151 OMAP_DSS_DSI_CMD_MODE = 0,
152 OMAP_DSS_DSI_VIDEO_MODE,
153};
154
559d6701
TV
155enum omap_display_caps {
156 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
157 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
158};
159
559d6701
TV
160enum omap_dss_display_state {
161 OMAP_DSS_DISPLAY_DISABLED = 0,
162 OMAP_DSS_DISPLAY_ACTIVE,
559d6701
TV
163};
164
9c0b8420
RN
165enum omap_dss_audio_state {
166 OMAP_DSS_AUDIO_DISABLED = 0,
167 OMAP_DSS_AUDIO_ENABLED,
168 OMAP_DSS_AUDIO_CONFIGURED,
169 OMAP_DSS_AUDIO_PLAYING,
170};
171
559d6701 172enum omap_dss_rotation_type {
65e006ff
CM
173 OMAP_DSS_ROT_DMA = 1 << 0,
174 OMAP_DSS_ROT_VRFB = 1 << 1,
175 OMAP_DSS_ROT_TILER = 1 << 2,
559d6701
TV
176};
177
178/* clockwise rotation angle */
179enum omap_dss_rotation_angle {
180 OMAP_DSS_ROT_0 = 0,
181 OMAP_DSS_ROT_90 = 1,
182 OMAP_DSS_ROT_180 = 2,
183 OMAP_DSS_ROT_270 = 3,
184};
185
186enum omap_overlay_caps {
187 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
188 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
189 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 190 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
d79db853
AT
191 OMAP_DSS_OVL_CAP_POS = 1 << 4,
192 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
559d6701
TV
193};
194
195enum omap_overlay_manager_caps {
4a9e78ab 196 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
197};
198
89a35e51
AT
199enum omap_dss_clk_source {
200 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
201 * OMAP4: DSS_FCLK */
202 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
203 * OMAP4: PLL1_CLK1 */
204 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
205 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
206 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
207 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
208};
209
9a901683
M
210enum omap_hdmi_flags {
211 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
212};
213
484dc404
AT
214enum omap_dss_output_id {
215 OMAP_DSS_OUTPUT_DPI = 1 << 0,
216 OMAP_DSS_OUTPUT_DBI = 1 << 1,
217 OMAP_DSS_OUTPUT_SDI = 1 << 2,
218 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
219 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
220 OMAP_DSS_OUTPUT_VENC = 1 << 5,
221 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
222};
223
559d6701
TV
224/* RFBI */
225
226struct rfbi_timings {
227 int cs_on_time;
228 int cs_off_time;
229 int we_on_time;
230 int we_off_time;
231 int re_on_time;
232 int re_off_time;
233 int we_cycle_time;
234 int re_cycle_time;
235 int cs_pulse_width;
236 int access_time;
237
238 int clk_div;
239
240 u32 tim[5]; /* set by rfbi_convert_timings() */
241
242 int converted;
243};
244
245void omap_rfbi_write_command(const void *buf, u32 len);
246void omap_rfbi_read_data(void *buf, u32 len);
247void omap_rfbi_write_data(const void *buf, u32 len);
248void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
249 u16 x, u16 y,
250 u16 w, u16 h);
251int omap_rfbi_enable_te(bool enable, unsigned line);
252int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
253 unsigned hs_pulse_time, unsigned vs_pulse_time,
254 int hs_pol_inv, int vs_pol_inv, int extif_div);
773139f1
TV
255void rfbi_bus_lock(void);
256void rfbi_bus_unlock(void);
559d6701
TV
257
258/* DSI */
8af6ff01 259
6b849375 260struct omap_dss_dsi_videomode_timings {
8af6ff01
AT
261 /* DSI video mode blanking data */
262 /* Unit: byte clock cycles */
263 u16 hsa;
264 u16 hfp;
265 u16 hbp;
266 /* Unit: line clocks */
267 u16 vsa;
268 u16 vfp;
269 u16 vbp;
270
271 /* DSI blanking modes */
272 int blanking_mode;
273 int hsa_blanking_mode;
274 int hbp_blanking_mode;
275 int hfp_blanking_mode;
276
277 /* Video port sync events */
8af6ff01
AT
278 bool vp_vsync_end;
279 bool vp_hsync_end;
280
281 bool ddr_clk_always_on;
282 int window_sync;
283};
284
1ffefe75
AT
285void dsi_bus_lock(struct omap_dss_device *dssdev);
286void dsi_bus_unlock(struct omap_dss_device *dssdev);
287int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
288 int len);
6ff8aa31
AT
289int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
290 int len);
291int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
292int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
1ffefe75
AT
293int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
294 u8 param);
6ff8aa31
AT
295int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
296 u8 param);
297int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
298 u8 param1, u8 param2);
1ffefe75
AT
299int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
300 u8 *data, int len);
6ff8aa31
AT
301int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
302 u8 *data, int len);
1ffefe75
AT
303int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
304 u8 *buf, int buflen);
b3b89c05
AT
305int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
306 int buflen);
307int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
308 u8 *buf, int buflen);
309int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
310 u8 param1, u8 param2, u8 *buf, int buflen);
1ffefe75
AT
311int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
312 u16 len);
313int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
314int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
9a147a65
TV
315int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
316void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
559d6701 317
acd18af9
TV
318enum omapdss_version {
319 OMAPDSS_VER_UNKNOWN = 0,
320 OMAPDSS_VER_OMAP24xx,
321 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
322 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
323 OMAPDSS_VER_OMAP3630,
324 OMAPDSS_VER_AM35xx,
325 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
326 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
327 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
328 OMAPDSS_VER_OMAP5,
329};
330
559d6701
TV
331/* Board specific data */
332struct omap_dss_board_info {
aac927c9 333 int (*get_context_loss_count)(struct device *dev);
559d6701
TV
334 int num_devices;
335 struct omap_dss_device **devices;
336 struct omap_dss_device *default_device;
5bc416cb
TV
337 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
338 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
62c1dcfc 339 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
acd18af9 340 enum omapdss_version version;
559d6701
TV
341};
342
b7ee79ab
SS
343/* Init with the board info */
344extern int omap_display_init(struct omap_dss_board_info *board_data);
ee9dfd82 345/* HDMI mux init*/
9a901683 346extern int omap_hdmi_init(enum omap_hdmi_flags flags);
b7ee79ab 347
559d6701
TV
348struct omap_video_timings {
349 /* Unit: pixels */
350 u16 x_res;
351 /* Unit: pixels */
352 u16 y_res;
353 /* Unit: KHz */
354 u32 pixel_clock;
355 /* Unit: pixel clocks */
356 u16 hsw; /* Horizontal synchronization pulse width */
357 /* Unit: pixel clocks */
358 u16 hfp; /* Horizontal front porch */
359 /* Unit: pixel clocks */
360 u16 hbp; /* Horizontal back porch */
361 /* Unit: line clocks */
362 u16 vsw; /* Vertical synchronization pulse width */
363 /* Unit: line clocks */
364 u16 vfp; /* Vertical front porch */
365 /* Unit: line clocks */
366 u16 vbp; /* Vertical back porch */
a8d5e41c
AT
367
368 /* Vsync logic level */
369 enum omap_dss_signal_level vsync_level;
370 /* Hsync logic level */
371 enum omap_dss_signal_level hsync_level;
23c8f88e
AT
372 /* Interlaced or Progressive timings */
373 bool interlace;
a8d5e41c
AT
374 /* Pixel clock edge to drive LCD data */
375 enum omap_dss_signal_edge data_pclk_edge;
376 /* Data enable logic level */
377 enum omap_dss_signal_level de_level;
378 /* Pixel clock edges to drive HSYNC and VSYNC signals */
379 enum omap_dss_signal_edge sync_pclk_edge;
559d6701
TV
380};
381
382#ifdef CONFIG_OMAP2_DSS_VENC
383/* Hardcoded timings for tv modes. Venc only uses these to
384 * identify the mode, and does not actually use the configs
385 * itself. However, the configs should be something that
386 * a normal monitor can also show */
5a1819e3
TK
387extern const struct omap_video_timings omap_dss_pal_timings;
388extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701
TV
389#endif
390
3c07cae2
TV
391struct omap_dss_cpr_coefs {
392 s16 rr, rg, rb;
393 s16 gr, gg, gb;
394 s16 br, bg, bb;
395};
396
559d6701 397struct omap_overlay_info {
559d6701 398 u32 paddr;
0d66cbb5 399 u32 p_uv_addr; /* for NV12 format */
559d6701
TV
400 u16 screen_width;
401 u16 width;
402 u16 height;
403 enum omap_color_mode color_mode;
404 u8 rotation;
405 enum omap_dss_rotation_type rotation_type;
406 bool mirror;
407
408 u16 pos_x;
409 u16 pos_y;
410 u16 out_width; /* if 0, out_width == width */
411 u16 out_height; /* if 0, out_height == height */
412 u8 global_alpha;
fd28a390 413 u8 pre_mult_alpha;
54128701 414 u8 zorder;
559d6701
TV
415};
416
417struct omap_overlay {
418 struct kobject kobj;
419 struct list_head list;
420
421 /* static fields */
422 const char *name;
4a9e78ab 423 enum omap_plane id;
559d6701
TV
424 enum omap_color_mode supported_modes;
425 enum omap_overlay_caps caps;
426
427 /* dynamic fields */
428 struct omap_overlay_manager *manager;
559d6701 429
9d11c321
TV
430 /*
431 * The following functions do not block:
432 *
433 * is_enabled
434 * set_overlay_info
435 * get_overlay_info
436 *
437 * The rest of the functions may block and cannot be called from
438 * interrupt context
439 */
440
aaa874a9
TV
441 int (*enable)(struct omap_overlay *ovl);
442 int (*disable)(struct omap_overlay *ovl);
443 bool (*is_enabled)(struct omap_overlay *ovl);
444
559d6701
TV
445 int (*set_manager)(struct omap_overlay *ovl,
446 struct omap_overlay_manager *mgr);
447 int (*unset_manager)(struct omap_overlay *ovl);
448
449 int (*set_overlay_info)(struct omap_overlay *ovl,
450 struct omap_overlay_info *info);
451 void (*get_overlay_info)(struct omap_overlay *ovl,
452 struct omap_overlay_info *info);
453
454 int (*wait_for_go)(struct omap_overlay *ovl);
794bc4ee
AT
455
456 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
559d6701
TV
457};
458
459struct omap_overlay_manager_info {
460 u32 default_color;
461
462 enum omap_dss_trans_key_type trans_key_type;
463 u32 trans_key;
464 bool trans_enabled;
465
11354dd5 466 bool partial_alpha_enabled;
3c07cae2
TV
467
468 bool cpr_enable;
469 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
470};
471
472struct omap_overlay_manager {
473 struct kobject kobj;
559d6701
TV
474
475 /* static fields */
476 const char *name;
4a9e78ab 477 enum omap_channel id;
559d6701 478 enum omap_overlay_manager_caps caps;
07e327c9 479 struct list_head overlays;
559d6701 480 enum omap_display_type supported_displays;
97f01b3a 481 enum omap_dss_output_id supported_outputs;
559d6701
TV
482
483 /* dynamic fields */
97f01b3a 484 struct omap_dss_output *output;
559d6701 485
9d11c321
TV
486 /*
487 * The following functions do not block:
488 *
489 * set_manager_info
490 * get_manager_info
491 * apply
492 *
493 * The rest of the functions may block and cannot be called from
494 * interrupt context
495 */
496
97f01b3a
AT
497 int (*set_output)(struct omap_overlay_manager *mgr,
498 struct omap_dss_output *output);
499 int (*unset_output)(struct omap_overlay_manager *mgr);
559d6701
TV
500
501 int (*set_manager_info)(struct omap_overlay_manager *mgr,
502 struct omap_overlay_manager_info *info);
503 void (*get_manager_info)(struct omap_overlay_manager *mgr,
504 struct omap_overlay_manager_info *info);
505
506 int (*apply)(struct omap_overlay_manager *mgr);
507 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 508 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
794bc4ee
AT
509
510 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
559d6701
TV
511};
512
e4a9e94c
TV
513/* 22 pins means 1 clk lane and 10 data lanes */
514#define OMAP_DSS_MAX_DSI_PINS 22
515
516struct omap_dsi_pin_config {
517 int num_pins;
518 /*
519 * pin numbers in the following order:
520 * clk+, clk-
521 * data1+, data1-
522 * data2+, data2-
523 * ...
524 */
525 int pins[OMAP_DSS_MAX_DSI_PINS];
526};
527
749feffa
AT
528struct omap_dss_writeback_info {
529 u32 paddr;
530 u32 p_uv_addr;
531 u16 buf_width;
532 u16 width;
533 u16 height;
534 enum omap_color_mode color_mode;
535 u8 rotation;
536 enum omap_dss_rotation_type rotation_type;
537 bool mirror;
538 u8 pre_mult_alpha;
539};
540
484dc404
AT
541struct omap_dss_output {
542 struct list_head list;
543
544 /* display type supported by the output */
545 enum omap_display_type type;
546
547 /* output instance */
548 enum omap_dss_output_id id;
549
550 /* output's platform device pointer */
551 struct platform_device *pdev;
552
553 /* dynamic fields */
554 struct omap_overlay_manager *manager;
555
556 struct omap_dss_device *device;
557};
558
559d6701
TV
559struct omap_dss_device {
560 struct device dev;
561
562 enum omap_display_type type;
563
18faa1b6
SS
564 enum omap_channel channel;
565
559d6701
TV
566 union {
567 struct {
568 u8 data_lines;
569 } dpi;
570
571 struct {
572 u8 channel;
573 u8 data_lines;
574 } rfbi;
575
576 struct {
577 u8 datapairs;
578 } sdi;
579
580 struct {
a72b64b9
AT
581 int module;
582
559d6701
TV
583 bool ext_te;
584 u8 ext_te_gpio;
585 } dsi;
586
587 struct {
588 enum omap_dss_venc_type type;
589 bool invert_polarity;
590 } venc;
591 } phy;
592
593 struct {
594 struct omap_video_timings timings;
595
a3b3cc2b 596 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 597 enum omap_dss_dsi_mode dsi_mode;
6b849375 598 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
559d6701
TV
599 } panel;
600
601 struct {
602 u8 pixel_size;
603 struct rfbi_timings rfbi_timings;
559d6701
TV
604 } ctrl;
605
606 int reset_gpio;
607
608 int max_backlight_level;
609
610 const char *name;
611
612 /* used to match device to driver */
613 const char *driver_name;
614
615 void *data;
616
617 struct omap_dss_driver *driver;
618
619 /* helper variable for driver suspend/resume */
620 bool activate_after_resume;
621
622 enum omap_display_caps caps;
623
6d71b923 624 struct omap_dss_output *output;
559d6701
TV
625
626 enum omap_dss_display_state state;
627
9c0b8420
RN
628 enum omap_dss_audio_state audio_state;
629
559d6701
TV
630 /* platform specific */
631 int (*platform_enable)(struct omap_dss_device *dssdev);
632 void (*platform_disable)(struct omap_dss_device *dssdev);
633 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
634 int (*get_backlight)(struct omap_dss_device *dssdev);
635};
636
c49d005b
TV
637struct omap_dss_hdmi_data
638{
cca35017
TV
639 int ct_cp_hpd_gpio;
640 int ls_oe_gpio;
c49d005b
TV
641 int hpd_gpio;
642};
643
9c0b8420
RN
644struct omap_dss_audio {
645 struct snd_aes_iec958 *iec;
646 struct snd_cea_861_aud_if *cea;
647};
648
559d6701
TV
649struct omap_dss_driver {
650 struct device_driver driver;
651
652 int (*probe)(struct omap_dss_device *);
653 void (*remove)(struct omap_dss_device *);
654
655 int (*enable)(struct omap_dss_device *display);
656 void (*disable)(struct omap_dss_device *display);
559d6701
TV
657 int (*run_test)(struct omap_dss_device *display, int test);
658
18946f62
TV
659 int (*update)(struct omap_dss_device *dssdev,
660 u16 x, u16 y, u16 w, u16 h);
661 int (*sync)(struct omap_dss_device *dssdev);
662
559d6701 663 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 664 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
665
666 u8 (*get_rotate)(struct omap_dss_device *dssdev);
667 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
668
669 bool (*get_mirror)(struct omap_dss_device *dssdev);
670 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
671
672 int (*memory_read)(struct omap_dss_device *dssdev,
673 void *buf, size_t size,
674 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
675
676 void (*get_resolution)(struct omap_dss_device *dssdev,
677 u16 *xres, u16 *yres);
7a0987bf
JN
678 void (*get_dimensions)(struct omap_dss_device *dssdev,
679 u32 *width, u32 *height);
a2699504 680 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 681
69b2048f
TV
682 int (*check_timings)(struct omap_dss_device *dssdev,
683 struct omap_video_timings *timings);
684 void (*set_timings)(struct omap_dss_device *dssdev,
685 struct omap_video_timings *timings);
686 void (*get_timings)(struct omap_dss_device *dssdev,
687 struct omap_video_timings *timings);
688
36511312
TV
689 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
690 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
691
692 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 693 bool (*detect)(struct omap_dss_device *dssdev);
9c0b8420
RN
694
695 /*
696 * For display drivers that support audio. This encompasses
697 * HDMI and DisplayPort at the moment.
698 */
699 /*
700 * Note: These functions might sleep. Do not call while
701 * holding a spinlock/readlock.
702 */
703 int (*audio_enable)(struct omap_dss_device *dssdev);
704 void (*audio_disable)(struct omap_dss_device *dssdev);
705 bool (*audio_supported)(struct omap_dss_device *dssdev);
706 int (*audio_config)(struct omap_dss_device *dssdev,
707 struct omap_dss_audio *audio);
708 /* Note: These functions may not sleep */
709 int (*audio_start)(struct omap_dss_device *dssdev);
710 void (*audio_stop)(struct omap_dss_device *dssdev);
711
559d6701
TV
712};
713
b2c7d54f
TV
714enum omapdss_version omapdss_get_version(void);
715
559d6701
TV
716int omap_dss_register_driver(struct omap_dss_driver *);
717void omap_dss_unregister_driver(struct omap_dss_driver *);
718
559d6701
TV
719void omap_dss_get_device(struct omap_dss_device *dssdev);
720void omap_dss_put_device(struct omap_dss_device *dssdev);
721#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
722struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
723struct omap_dss_device *omap_dss_find_device(void *data,
724 int (*match)(struct omap_dss_device *dssdev, void *data));
2bbcce5e 725const char *omapdss_get_default_display_name(void);
559d6701
TV
726
727int omap_dss_start_device(struct omap_dss_device *dssdev);
728void omap_dss_stop_device(struct omap_dss_device *dssdev);
729
eda34273
TV
730int dss_feat_get_num_mgrs(void);
731int dss_feat_get_num_ovls(void);
732enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
733enum omap_dss_output_id dss_feat_get_supported_outputs(enum omap_channel channel);
734enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
735
736
737
559d6701
TV
738int omap_dss_get_num_overlay_managers(void);
739struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
740
741int omap_dss_get_num_overlays(void);
742struct omap_overlay *omap_dss_get_overlay(int num);
743
484dc404 744struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
6d71b923
AT
745int omapdss_output_set_device(struct omap_dss_output *out,
746 struct omap_dss_device *dssdev);
747int omapdss_output_unset_device(struct omap_dss_output *out);
484dc404 748
96adcece
TV
749void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
750 u16 *xres, u16 *yres);
a2699504 751int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
4b6430fc
GI
752void omapdss_default_get_timings(struct omap_dss_device *dssdev,
753 struct omap_video_timings *timings);
a2699504 754
559d6701
TV
755typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
756int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
757int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
758
348be69d
TV
759u32 dispc_read_irqstatus(void);
760void dispc_clear_irqstatus(u32 mask);
761u32 dispc_read_irqenable(void);
762void dispc_write_irqenable(u32 mask);
763
764int dispc_request_irq(irq_handler_t handler, void *dev_id);
765void dispc_free_irq(void *dev_id);
766
767int dispc_runtime_get(void);
768void dispc_runtime_put(void);
769
770void dispc_mgr_enable(enum omap_channel channel, bool enable);
771bool dispc_mgr_is_enabled(enum omap_channel channel);
772u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
773u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
774u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
775bool dispc_mgr_go_busy(enum omap_channel channel);
776void dispc_mgr_go(enum omap_channel channel);
777void dispc_mgr_set_lcd_config(enum omap_channel channel,
778 const struct dss_lcd_mgr_config *config);
779void dispc_mgr_set_timings(enum omap_channel channel,
780 const struct omap_video_timings *timings);
781void dispc_mgr_setup(enum omap_channel channel,
782 const struct omap_overlay_manager_info *info);
783
784int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
785 const struct omap_overlay_info *oi,
786 const struct omap_video_timings *timings,
787 int *x_predecim, int *y_predecim);
788
789int dispc_ovl_enable(enum omap_plane plane, bool enable);
790bool dispc_ovl_enabled(enum omap_plane plane);
791void dispc_ovl_set_channel_out(enum omap_plane plane,
792 enum omap_channel channel);
793int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
794 bool replication, const struct omap_video_timings *mgr_timings,
795 bool mem_to_mem);
796
559d6701
TV
797#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
798#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
799
1ffefe75
AT
800void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
801 bool enable);
225b650d 802int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
e67458a8
AT
803void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
804 struct omap_video_timings *timings);
e352574d 805void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
02c3960b
AT
806void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
807 enum omap_dss_dsi_pixel_format fmt);
dca2b152
AT
808void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
809 enum omap_dss_dsi_mode mode);
0b3ffe39
AT
810void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
811 struct omap_dss_dsi_videomode_timings *timings);
61140c9a 812
5476e74a 813int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
18946f62 814 void (*callback)(int, void *), void *data);
5ee3c144
AT
815int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
816int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
817void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
e4a9e94c
TV
818int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
819 const struct omap_dsi_pin_config *pin_cfg);
ee144e64
TV
820int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
821 unsigned long ddr_clk, unsigned long lp_clk);
18946f62 822
37ac60e4 823int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
2a89dc15 824void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
22d6d676 825 bool disconnect_lanes, bool enter_ulps);
37ac60e4
TV
826
827int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
828void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
c499144c
AT
829void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
830 struct omap_video_timings *timings);
69b2048f
TV
831int dpi_check_timings(struct omap_dss_device *dssdev,
832 struct omap_video_timings *timings);
c6b393d4 833void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
37ac60e4
TV
834
835int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
836void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
c7833f7b
AT
837void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
838 struct omap_video_timings *timings);
889b4fd7 839void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
37ac60e4
TV
840
841int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
842void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
43eab861
AT
843int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
844 void *data);
475989b7 845int omap_rfbi_configure(struct omap_dss_device *dssdev);
6ff9dd5a 846void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
b02875be
AT
847void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
848 int pixel_size);
475989b7
AT
849void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
850 int data_lines);
6e883324
AT
851void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
852 struct rfbi_timings *timings);
18946f62 853
8dd2491a
TV
854int omapdss_compat_init(void);
855void omapdss_compat_uninit(void);
856
a97a9634
TV
857struct dss_mgr_ops {
858 void (*start_update)(struct omap_overlay_manager *mgr);
859 int (*enable)(struct omap_overlay_manager *mgr);
860 void (*disable)(struct omap_overlay_manager *mgr);
861 void (*set_timings)(struct omap_overlay_manager *mgr,
862 const struct omap_video_timings *timings);
863 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
864 const struct dss_lcd_mgr_config *config);
865 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
866 void (*handler)(void *), void *data);
867 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
868 void (*handler)(void *), void *data);
869};
870
871int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
872void dss_uninstall_mgr_ops(void);
873
874void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
875 const struct omap_video_timings *timings);
876void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
877 const struct dss_lcd_mgr_config *config);
878int dss_mgr_enable(struct omap_overlay_manager *mgr);
879void dss_mgr_disable(struct omap_overlay_manager *mgr);
880void dss_mgr_start_update(struct omap_overlay_manager *mgr);
881int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
882 void (*handler)(void *), void *data);
883void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
884 void (*handler)(void *), void *data);
559d6701 885#endif