Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * linux/drivers/char/serial_core.h | |
3 | * | |
4 | * Copyright (C) 2000 Deep Blue Solutions Ltd. | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation; either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
20 | #ifndef LINUX_SERIAL_CORE_H | |
21 | #define LINUX_SERIAL_CORE_H | |
22 | ||
23 | /* | |
24 | * The type definitions. These are from Ted Ts'o's serial.h | |
25 | */ | |
26 | #define PORT_UNKNOWN 0 | |
27 | #define PORT_8250 1 | |
28 | #define PORT_16450 2 | |
29 | #define PORT_16550 3 | |
30 | #define PORT_16550A 4 | |
31 | #define PORT_CIRRUS 5 | |
32 | #define PORT_16650 6 | |
33 | #define PORT_16650V2 7 | |
34 | #define PORT_16750 8 | |
35 | #define PORT_STARTECH 9 | |
36 | #define PORT_16C950 10 | |
37 | #define PORT_16654 11 | |
38 | #define PORT_16850 12 | |
39 | #define PORT_RSA 13 | |
40 | #define PORT_NS16550A 14 | |
41 | #define PORT_XSCALE 15 | |
bd71c182 | 42 | #define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */ |
6b06f191 | 43 | #define PORT_OCTEON 17 /* Cavium OCTEON internal UART */ |
08e0992f FF |
44 | #define PORT_AR7 18 /* Texas Instruments AR7 internal UART */ |
45 | #define PORT_MAX_8250 18 /* max port ID */ | |
1da177e4 LT |
46 | |
47 | /* | |
48 | * ARM specific type numbers. These are not currently guaranteed | |
49 | * to be implemented, and will change in the future. These are | |
50 | * separate so any additions to the old serial.c that occur before | |
51 | * we are merged can be easily merged here. | |
52 | */ | |
53 | #define PORT_PXA 31 | |
54 | #define PORT_AMBA 32 | |
55 | #define PORT_CLPS711X 33 | |
56 | #define PORT_SA1100 34 | |
57 | #define PORT_UART00 35 | |
58 | #define PORT_21285 37 | |
59 | ||
60 | /* Sparc type numbers. */ | |
61 | #define PORT_SUNZILOG 38 | |
62 | #define PORT_SUNSAB 39 | |
63 | ||
8b4a4080 MR |
64 | /* DEC */ |
65 | #define PORT_DZ 46 | |
66 | #define PORT_ZS 47 | |
1da177e4 LT |
67 | |
68 | /* Parisc type numbers. */ | |
69 | #define PORT_MUX 48 | |
70 | ||
9ab4f88b HS |
71 | /* Atmel AT91 / AT32 SoC */ |
72 | #define PORT_ATMEL 49 | |
1e6c9c28 | 73 | |
1da177e4 LT |
74 | /* Macintosh Zilog type numbers */ |
75 | #define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */ | |
76 | #define PORT_PMAC_ZILOG 51 | |
77 | ||
78 | /* SH-SCI */ | |
79 | #define PORT_SCI 52 | |
80 | #define PORT_SCIF 53 | |
81 | #define PORT_IRDA 54 | |
82 | ||
83 | /* Samsung S3C2410 SoC and derivatives thereof */ | |
84 | #define PORT_S3C2410 55 | |
85 | ||
86 | /* SGI IP22 aka Indy / Challenge S / Indigo 2 */ | |
87 | #define PORT_IP22ZILOG 56 | |
88 | ||
89 | /* Sharp LH7a40x -- an ARM9 SoC series */ | |
90 | #define PORT_LH7A40X 57 | |
91 | ||
92 | /* PPC CPM type number */ | |
93 | #define PORT_CPM 58 | |
94 | ||
95 | /* MPC52xx type numbers */ | |
96 | #define PORT_MPC52xx 59 | |
97 | ||
98 | /* IBM icom */ | |
99 | #define PORT_ICOM 60 | |
100 | ||
101 | /* Samsung S3C2440 SoC */ | |
102 | #define PORT_S3C2440 61 | |
103 | ||
104 | /* Motorola i.MX SoC */ | |
105 | #define PORT_IMX 62 | |
106 | ||
107 | /* Marvell MPSC */ | |
108 | #define PORT_MPSC 63 | |
109 | ||
110 | /* TXX9 type number */ | |
e5c2d749 | 111 | #define PORT_TXX9 64 |
1da177e4 LT |
112 | |
113 | /* NEC VR4100 series SIU/DSIU */ | |
114 | #define PORT_VR41XX_SIU 65 | |
115 | #define PORT_VR41XX_DSIU 66 | |
116 | ||
117 | /* Samsung S3C2400 SoC */ | |
118 | #define PORT_S3C2400 67 | |
119 | ||
120 | /* M32R SIO */ | |
121 | #define PORT_M32R_SIO 68 | |
122 | ||
123 | /*Digi jsm */ | |
913ade51 RK |
124 | #define PORT_JSM 69 |
125 | ||
e6fa0ba3 | 126 | #define PORT_PNX8XXX 70 |
1da177e4 | 127 | |
f5417612 SH |
128 | /* Hilscher netx */ |
129 | #define PORT_NETX 71 | |
130 | ||
02fd473b DM |
131 | /* SUN4V Hypervisor Console */ |
132 | #define PORT_SUNHV 72 | |
133 | ||
73e55cb3 BD |
134 | #define PORT_S3C2412 73 |
135 | ||
238b8721 PK |
136 | /* Xilinx uartlite */ |
137 | #define PORT_UARTLITE 74 | |
73e55cb3 | 138 | |
194de561 BW |
139 | /* Blackfin bf5xx */ |
140 | #define PORT_BFIN 75 | |
141 | ||
2c7ee6ab AV |
142 | /* Micrel KS8695 */ |
143 | #define PORT_KS8695 76 | |
144 | ||
b45d5279 MR |
145 | /* Broadcom SB1250, etc. SOC */ |
146 | #define PORT_SB1250_DUART 77 | |
147 | ||
f0c15f48 GU |
148 | /* Freescale ColdFire */ |
149 | #define PORT_MCF 78 | |
150 | ||
2f351741 BW |
151 | /* Blackfin SPORT */ |
152 | #define PORT_BFIN_SPORT 79 | |
2c7ee6ab | 153 | |
ef3d5347 DH |
154 | /* MN10300 on-chip UART numbers */ |
155 | #define PORT_MN10300 80 | |
156 | #define PORT_MN10300_CTS 81 | |
157 | ||
2f351741 BW |
158 | #define PORT_SC26XX 82 |
159 | ||
1a22f08d YS |
160 | /* SH-SCI */ |
161 | #define PORT_SCIFA 83 | |
162 | ||
b690ace5 BD |
163 | #define PORT_S3C6400 84 |
164 | ||
5886188d BK |
165 | /* NWPSERIAL */ |
166 | #define PORT_NWPSERIAL 85 | |
167 | ||
1dcb884c CP |
168 | /* MAX3100 */ |
169 | #define PORT_MAX3100 86 | |
170 | ||
34aec591 RR |
171 | /* Timberdale UART */ |
172 | #define PORT_TIMBUART 87 | |
173 | ||
04896a77 RL |
174 | /* Qualcomm MSM SoCs */ |
175 | #define PORT_MSM 88 | |
176 | ||
1da177e4 LT |
177 | #ifdef __KERNEL__ |
178 | ||
661f83a6 | 179 | #include <linux/compiler.h> |
1da177e4 LT |
180 | #include <linux/interrupt.h> |
181 | #include <linux/circ_buf.h> | |
182 | #include <linux/spinlock.h> | |
183 | #include <linux/sched.h> | |
184 | #include <linux/tty.h> | |
e2862f6a | 185 | #include <linux/mutex.h> |
b11115c1 | 186 | #include <linux/sysrq.h> |
1da177e4 LT |
187 | |
188 | struct uart_port; | |
189 | struct uart_info; | |
190 | struct serial_struct; | |
191 | struct device; | |
192 | ||
193 | /* | |
194 | * This structure describes all the operations that can be | |
195 | * done on the physical hardware. | |
196 | */ | |
197 | struct uart_ops { | |
198 | unsigned int (*tx_empty)(struct uart_port *); | |
199 | void (*set_mctrl)(struct uart_port *, unsigned int mctrl); | |
200 | unsigned int (*get_mctrl)(struct uart_port *); | |
b129a8cc RK |
201 | void (*stop_tx)(struct uart_port *); |
202 | void (*start_tx)(struct uart_port *); | |
1da177e4 LT |
203 | void (*send_xchar)(struct uart_port *, char ch); |
204 | void (*stop_rx)(struct uart_port *); | |
205 | void (*enable_ms)(struct uart_port *); | |
206 | void (*break_ctl)(struct uart_port *, int ctl); | |
207 | int (*startup)(struct uart_port *); | |
208 | void (*shutdown)(struct uart_port *); | |
6bb0e3a5 | 209 | void (*flush_buffer)(struct uart_port *); |
606d099c AC |
210 | void (*set_termios)(struct uart_port *, struct ktermios *new, |
211 | struct ktermios *old); | |
64e9159f | 212 | void (*set_ldisc)(struct uart_port *); |
1da177e4 LT |
213 | void (*pm)(struct uart_port *, unsigned int state, |
214 | unsigned int oldstate); | |
215 | int (*set_wake)(struct uart_port *, unsigned int state); | |
216 | ||
217 | /* | |
218 | * Return a string describing the type of the port | |
219 | */ | |
220 | const char *(*type)(struct uart_port *); | |
221 | ||
222 | /* | |
223 | * Release IO and memory resources used by the port. | |
224 | * This includes iounmap if necessary. | |
225 | */ | |
226 | void (*release_port)(struct uart_port *); | |
227 | ||
228 | /* | |
229 | * Request IO and memory resources used by the port. | |
230 | * This includes iomapping the port if necessary. | |
231 | */ | |
232 | int (*request_port)(struct uart_port *); | |
233 | void (*config_port)(struct uart_port *, int); | |
234 | int (*verify_port)(struct uart_port *, struct serial_struct *); | |
235 | int (*ioctl)(struct uart_port *, unsigned int, unsigned long); | |
f2d937f3 JW |
236 | #ifdef CONFIG_CONSOLE_POLL |
237 | void (*poll_put_char)(struct uart_port *, unsigned char); | |
238 | int (*poll_get_char)(struct uart_port *); | |
239 | #endif | |
1da177e4 LT |
240 | }; |
241 | ||
242 | #define UART_CONFIG_TYPE (1 << 0) | |
243 | #define UART_CONFIG_IRQ (1 << 1) | |
244 | ||
245 | struct uart_icount { | |
246 | __u32 cts; | |
247 | __u32 dsr; | |
248 | __u32 rng; | |
249 | __u32 dcd; | |
250 | __u32 rx; | |
251 | __u32 tx; | |
252 | __u32 frame; | |
253 | __u32 overrun; | |
254 | __u32 parity; | |
255 | __u32 brk; | |
256 | __u32 buf_overrun; | |
257 | }; | |
258 | ||
0077d45e RK |
259 | typedef unsigned int __bitwise__ upf_t; |
260 | ||
1da177e4 LT |
261 | struct uart_port { |
262 | spinlock_t lock; /* port lock */ | |
0c8946d9 | 263 | unsigned long iobase; /* in/out[bwl] */ |
1da177e4 | 264 | unsigned char __iomem *membase; /* read/write[bwl] */ |
7d6a07d1 DD |
265 | unsigned int (*serial_in)(struct uart_port *, int); |
266 | void (*serial_out)(struct uart_port *, int, int); | |
1da177e4 | 267 | unsigned int irq; /* irq number */ |
1c2f0493 | 268 | unsigned long irqflags; /* irq flags */ |
1da177e4 | 269 | unsigned int uartclk; /* base uart clock */ |
947deee8 | 270 | unsigned int fifosize; /* tx fifo size */ |
1da177e4 LT |
271 | unsigned char x_char; /* xon/xoff char */ |
272 | unsigned char regshift; /* reg offset shift */ | |
273 | unsigned char iotype; /* io access style */ | |
947deee8 | 274 | unsigned char unused1; |
1da177e4 LT |
275 | |
276 | #define UPIO_PORT (0) | |
277 | #define UPIO_HUB6 (1) | |
278 | #define UPIO_MEM (2) | |
279 | #define UPIO_MEM32 (3) | |
21c614a7 | 280 | #define UPIO_AU (4) /* Au1x00 type IO */ |
3be91ec7 | 281 | #define UPIO_TSI (5) /* Tsi108/109 type IO */ |
beab697a | 282 | #define UPIO_DWAPB (6) /* DesignWare APB UART */ |
bd71c182 | 283 | #define UPIO_RM9000 (7) /* RM9000 type IO */ |
1da177e4 LT |
284 | |
285 | unsigned int read_status_mask; /* driver specific */ | |
286 | unsigned int ignore_status_mask; /* driver specific */ | |
287 | struct uart_info *info; /* pointer to parent info */ | |
288 | struct uart_icount icount; /* statistics */ | |
289 | ||
290 | struct console *cons; /* struct console, if any */ | |
06e82df0 | 291 | #if defined(CONFIG_SERIAL_CORE_CONSOLE) || defined(SUPPORT_SYSRQ) |
1da177e4 LT |
292 | unsigned long sysrq; /* sysrq timeout */ |
293 | #endif | |
294 | ||
0077d45e RK |
295 | upf_t flags; |
296 | ||
297 | #define UPF_FOURPORT ((__force upf_t) (1 << 1)) | |
298 | #define UPF_SAK ((__force upf_t) (1 << 2)) | |
299 | #define UPF_SPD_MASK ((__force upf_t) (0x1030)) | |
300 | #define UPF_SPD_HI ((__force upf_t) (0x0010)) | |
301 | #define UPF_SPD_VHI ((__force upf_t) (0x0020)) | |
302 | #define UPF_SPD_CUST ((__force upf_t) (0x0030)) | |
303 | #define UPF_SPD_SHI ((__force upf_t) (0x1000)) | |
304 | #define UPF_SPD_WARP ((__force upf_t) (0x1010)) | |
305 | #define UPF_SKIP_TEST ((__force upf_t) (1 << 6)) | |
306 | #define UPF_AUTO_IRQ ((__force upf_t) (1 << 7)) | |
307 | #define UPF_HARDPPS_CD ((__force upf_t) (1 << 11)) | |
308 | #define UPF_LOW_LATENCY ((__force upf_t) (1 << 13)) | |
309 | #define UPF_BUGGY_UART ((__force upf_t) (1 << 14)) | |
b6adea33 | 310 | #define UPF_NO_TXEN_TEST ((__force upf_t) (1 << 15)) |
0077d45e RK |
311 | #define UPF_MAGIC_MULTIPLIER ((__force upf_t) (1 << 16)) |
312 | #define UPF_CONS_FLOW ((__force upf_t) (1 << 23)) | |
313 | #define UPF_SHARE_IRQ ((__force upf_t) (1 << 24)) | |
8e23fcc8 DD |
314 | /* The exact UART type is known and should not be probed. */ |
315 | #define UPF_FIXED_TYPE ((__force upf_t) (1 << 27)) | |
0077d45e | 316 | #define UPF_BOOT_AUTOCONF ((__force upf_t) (1 << 28)) |
abb4a239 | 317 | #define UPF_FIXED_PORT ((__force upf_t) (1 << 29)) |
68ac64cd | 318 | #define UPF_DEAD ((__force upf_t) (1 << 30)) |
0077d45e RK |
319 | #define UPF_IOREMAP ((__force upf_t) (1 << 31)) |
320 | ||
321 | #define UPF_CHANGE_MASK ((__force upf_t) (0x17fff)) | |
322 | #define UPF_USR_MASK ((__force upf_t) (UPF_SPD_MASK|UPF_LOW_LATENCY)) | |
1da177e4 LT |
323 | |
324 | unsigned int mctrl; /* current modem ctrl settings */ | |
325 | unsigned int timeout; /* character-based timeout */ | |
326 | unsigned int type; /* port type */ | |
ba899dbc | 327 | const struct uart_ops *ops; |
1da177e4 LT |
328 | unsigned int custom_divisor; |
329 | unsigned int line; /* port index */ | |
4f640efb | 330 | resource_size_t mapbase; /* for ioremap */ |
1da177e4 LT |
331 | struct device *dev; /* parent device */ |
332 | unsigned char hub6; /* this should be in the 8250 driver */ | |
b3b708fa GL |
333 | unsigned char suspended; |
334 | unsigned char unused[2]; | |
beab697a | 335 | void *private_data; /* generic platform data pointer */ |
1da177e4 LT |
336 | }; |
337 | ||
1da177e4 LT |
338 | /* |
339 | * This is the state information which is only valid when the port | |
f751928e | 340 | * is open; it may be cleared the core driver once the device has |
1da177e4 LT |
341 | * been closed. Either the low level driver or the core can modify |
342 | * stuff here. | |
343 | */ | |
f751928e AC |
344 | typedef unsigned int __bitwise__ uif_t; |
345 | ||
1da177e4 | 346 | struct uart_info { |
df4f4dd4 | 347 | struct tty_port port; |
1da177e4 | 348 | struct circ_buf xmit; |
747c8a55 | 349 | uif_t flags; |
1da177e4 LT |
350 | |
351 | /* | |
747c8a55 RK |
352 | * Definitions for info->flags. These are _private_ to serial_core, and |
353 | * are specific to this structure. They may be queried by low level drivers. | |
df4f4dd4 AC |
354 | * |
355 | * FIXME: use the ASY_ definitions | |
1da177e4 | 356 | */ |
747c8a55 RK |
357 | #define UIF_CHECK_CD ((__force uif_t) (1 << 25)) |
358 | #define UIF_CTS_FLOW ((__force uif_t) (1 << 26)) | |
359 | #define UIF_NORMAL_ACTIVE ((__force uif_t) (1 << 29)) | |
360 | #define UIF_INITIALIZED ((__force uif_t) (1 << 31)) | |
a6b93a90 | 361 | #define UIF_SUSPENDED ((__force uif_t) (1 << 30)) |
1da177e4 | 362 | |
1da177e4 | 363 | struct tasklet_struct tlet; |
1da177e4 LT |
364 | wait_queue_head_t delta_msr_wait; |
365 | }; | |
366 | ||
f751928e AC |
367 | /* |
368 | * This is the state information which is persistent across opens. | |
369 | * The low level driver must not to touch any elements contained | |
370 | * within. | |
371 | */ | |
372 | struct uart_state { | |
373 | unsigned int close_delay; /* msec */ | |
374 | unsigned int closing_wait; /* msec */ | |
375 | ||
376 | #define USF_CLOSING_WAIT_INF (0) | |
377 | #define USF_CLOSING_WAIT_NONE (~0U) | |
378 | ||
379 | int count; | |
380 | int pm_state; | |
381 | struct uart_info info; | |
382 | struct uart_port *port; | |
383 | ||
384 | struct mutex mutex; | |
385 | }; | |
386 | ||
387 | #define UART_XMIT_SIZE PAGE_SIZE | |
388 | ||
389 | ||
1da177e4 LT |
390 | /* number of characters left in xmit buffer before we ask for more */ |
391 | #define WAKEUP_CHARS 256 | |
392 | ||
393 | struct module; | |
394 | struct tty_driver; | |
395 | ||
396 | struct uart_driver { | |
397 | struct module *owner; | |
398 | const char *driver_name; | |
399 | const char *dev_name; | |
1da177e4 LT |
400 | int major; |
401 | int minor; | |
402 | int nr; | |
403 | struct console *cons; | |
404 | ||
405 | /* | |
406 | * these are private; the low level driver should not | |
407 | * touch these; they should be initialised to NULL | |
408 | */ | |
409 | struct uart_state *state; | |
410 | struct tty_driver *tty_driver; | |
411 | }; | |
412 | ||
413 | void uart_write_wakeup(struct uart_port *port); | |
414 | ||
415 | /* | |
416 | * Baud rate helpers. | |
417 | */ | |
418 | void uart_update_timeout(struct uart_port *port, unsigned int cflag, | |
419 | unsigned int baud); | |
606d099c AC |
420 | unsigned int uart_get_baud_rate(struct uart_port *port, struct ktermios *termios, |
421 | struct ktermios *old, unsigned int min, | |
1da177e4 LT |
422 | unsigned int max); |
423 | unsigned int uart_get_divisor(struct uart_port *port, unsigned int baud); | |
424 | ||
425 | /* | |
426 | * Console helpers. | |
427 | */ | |
428 | struct uart_port *uart_get_console(struct uart_port *ports, int nr, | |
429 | struct console *c); | |
430 | void uart_parse_options(char *options, int *baud, int *parity, int *bits, | |
431 | int *flow); | |
432 | int uart_set_options(struct uart_port *port, struct console *co, int baud, | |
433 | int parity, int bits, int flow); | |
434 | struct tty_driver *uart_console_device(struct console *co, int *index); | |
d358788f RK |
435 | void uart_console_write(struct uart_port *port, const char *s, |
436 | unsigned int count, | |
437 | void (*putchar)(struct uart_port *, int)); | |
1da177e4 LT |
438 | |
439 | /* | |
440 | * Port/driver registration/removal | |
441 | */ | |
442 | int uart_register_driver(struct uart_driver *uart); | |
443 | void uart_unregister_driver(struct uart_driver *uart); | |
1da177e4 LT |
444 | int uart_add_one_port(struct uart_driver *reg, struct uart_port *port); |
445 | int uart_remove_one_port(struct uart_driver *reg, struct uart_port *port); | |
446 | int uart_match_port(struct uart_port *port1, struct uart_port *port2); | |
447 | ||
448 | /* | |
449 | * Power Management | |
450 | */ | |
451 | int uart_suspend_port(struct uart_driver *reg, struct uart_port *port); | |
452 | int uart_resume_port(struct uart_driver *reg, struct uart_port *port); | |
453 | ||
454 | #define uart_circ_empty(circ) ((circ)->head == (circ)->tail) | |
455 | #define uart_circ_clear(circ) ((circ)->head = (circ)->tail = 0) | |
456 | ||
457 | #define uart_circ_chars_pending(circ) \ | |
458 | (CIRC_CNT((circ)->head, (circ)->tail, UART_XMIT_SIZE)) | |
459 | ||
460 | #define uart_circ_chars_free(circ) \ | |
461 | (CIRC_SPACE((circ)->head, (circ)->tail, UART_XMIT_SIZE)) | |
462 | ||
f751928e AC |
463 | static inline int uart_tx_stopped(struct uart_port *port) |
464 | { | |
465 | struct tty_struct *tty = port->info->port.tty; | |
466 | if(tty->stopped || tty->hw_stopped) | |
467 | return 1; | |
468 | return 0; | |
469 | } | |
1da177e4 LT |
470 | |
471 | /* | |
472 | * The following are helper functions for the low level drivers. | |
473 | */ | |
1da177e4 | 474 | static inline int |
7d12e780 | 475 | uart_handle_sysrq_char(struct uart_port *port, unsigned int ch) |
1da177e4 | 476 | { |
93c37f29 | 477 | #ifdef SUPPORT_SYSRQ |
1da177e4 LT |
478 | if (port->sysrq) { |
479 | if (ch && time_before(jiffies, port->sysrq)) { | |
f751928e | 480 | handle_sysrq(ch, port->info->port.tty); |
1da177e4 LT |
481 | port->sysrq = 0; |
482 | return 1; | |
483 | } | |
484 | port->sysrq = 0; | |
485 | } | |
93c37f29 | 486 | #endif |
1da177e4 LT |
487 | return 0; |
488 | } | |
4e149184 | 489 | #ifndef SUPPORT_SYSRQ |
7d12e780 | 490 | #define uart_handle_sysrq_char(port,ch) uart_handle_sysrq_char(port, 0) |
4e149184 | 491 | #endif |
1da177e4 LT |
492 | |
493 | /* | |
494 | * We do the SysRQ and SAK checking like this... | |
495 | */ | |
496 | static inline int uart_handle_break(struct uart_port *port) | |
497 | { | |
498 | struct uart_info *info = port->info; | |
499 | #ifdef SUPPORT_SYSRQ | |
500 | if (port->cons && port->cons->index == port->line) { | |
501 | if (!port->sysrq) { | |
502 | port->sysrq = jiffies + HZ*5; | |
503 | return 1; | |
504 | } | |
505 | port->sysrq = 0; | |
506 | } | |
507 | #endif | |
27ae7a74 | 508 | if (port->flags & UPF_SAK) |
df4f4dd4 | 509 | do_SAK(info->port.tty); |
1da177e4 LT |
510 | return 0; |
511 | } | |
512 | ||
513 | /** | |
514 | * uart_handle_dcd_change - handle a change of carrier detect state | |
515 | * @port: uart_port structure for the open port | |
516 | * @status: new carrier detect status, nonzero if active | |
517 | */ | |
518 | static inline void | |
519 | uart_handle_dcd_change(struct uart_port *port, unsigned int status) | |
520 | { | |
521 | struct uart_info *info = port->info; | |
522 | ||
523 | port->icount.dcd++; | |
524 | ||
525 | #ifdef CONFIG_HARD_PPS | |
526 | if ((port->flags & UPF_HARDPPS_CD) && status) | |
527 | hardpps(); | |
528 | #endif | |
529 | ||
530 | if (info->flags & UIF_CHECK_CD) { | |
531 | if (status) | |
df4f4dd4 AC |
532 | wake_up_interruptible(&info->port.open_wait); |
533 | else if (info->port.tty) | |
534 | tty_hangup(info->port.tty); | |
1da177e4 LT |
535 | } |
536 | } | |
537 | ||
538 | /** | |
539 | * uart_handle_cts_change - handle a change of clear-to-send state | |
540 | * @port: uart_port structure for the open port | |
541 | * @status: new clear to send status, nonzero if active | |
542 | */ | |
543 | static inline void | |
544 | uart_handle_cts_change(struct uart_port *port, unsigned int status) | |
545 | { | |
546 | struct uart_info *info = port->info; | |
df4f4dd4 | 547 | struct tty_struct *tty = info->port.tty; |
1da177e4 LT |
548 | |
549 | port->icount.cts++; | |
550 | ||
551 | if (info->flags & UIF_CTS_FLOW) { | |
552 | if (tty->hw_stopped) { | |
553 | if (status) { | |
554 | tty->hw_stopped = 0; | |
b129a8cc | 555 | port->ops->start_tx(port); |
1da177e4 LT |
556 | uart_write_wakeup(port); |
557 | } | |
558 | } else { | |
559 | if (!status) { | |
560 | tty->hw_stopped = 1; | |
b129a8cc | 561 | port->ops->stop_tx(port); |
1da177e4 LT |
562 | } |
563 | } | |
564 | } | |
565 | } | |
566 | ||
05ab3014 RK |
567 | #include <linux/tty_flip.h> |
568 | ||
569 | static inline void | |
570 | uart_insert_char(struct uart_port *port, unsigned int status, | |
571 | unsigned int overrun, unsigned int ch, unsigned int flag) | |
572 | { | |
df4f4dd4 | 573 | struct tty_struct *tty = port->info->port.tty; |
05ab3014 RK |
574 | |
575 | if ((status & port->ignore_status_mask & ~overrun) == 0) | |
576 | tty_insert_flip_char(tty, ch, flag); | |
577 | ||
578 | /* | |
579 | * Overrun is special. Since it's reported immediately, | |
580 | * it doesn't affect the current character. | |
581 | */ | |
582 | if (status & ~port->ignore_status_mask & overrun) | |
583 | tty_insert_flip_char(tty, 0, TTY_OVERRUN); | |
584 | } | |
585 | ||
1da177e4 LT |
586 | /* |
587 | * UART_ENABLE_MS - determine if port should enable modem status irqs | |
588 | */ | |
589 | #define UART_ENABLE_MS(port,cflag) ((port)->flags & UPF_HARDPPS_CD || \ | |
590 | (cflag) & CRTSCTS || \ | |
591 | !((cflag) & CLOCAL)) | |
592 | ||
593 | #endif | |
594 | ||
595 | #endif /* LINUX_SERIAL_CORE_H */ |