Commit | Line | Data |
---|---|---|
b83a313b MB |
1 | #ifndef __LINUX_REGMAP_H |
2 | #define __LINUX_REGMAP_H | |
3 | ||
4 | /* | |
5 | * Register map access API | |
6 | * | |
7 | * Copyright 2011 Wolfson Microelectronics plc | |
8 | * | |
9 | * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License version 2 as | |
13 | * published by the Free Software Foundation. | |
14 | */ | |
15 | ||
b83a313b | 16 | #include <linux/list.h> |
6863ca62 | 17 | #include <linux/rbtree.h> |
49ccc142 | 18 | #include <linux/err.h> |
3f0fa9a8 | 19 | #include <linux/bug.h> |
3cfe7a74 | 20 | #include <linux/lockdep.h> |
b83a313b | 21 | |
de477254 | 22 | struct module; |
313162d0 | 23 | struct device; |
9943fa30 | 24 | struct i2c_client; |
90f790d2 | 25 | struct irq_domain; |
a676f083 | 26 | struct spi_device; |
a01779f8 | 27 | struct spmi_device; |
b83d2ff0 | 28 | struct regmap; |
6863ca62 | 29 | struct regmap_range_cfg; |
67252287 | 30 | struct regmap_field; |
22853223 | 31 | struct snd_ac97; |
9943fa30 | 32 | |
9fabe24e DP |
33 | /* An enum of all the supported cache types */ |
34 | enum regcache_type { | |
35 | REGCACHE_NONE, | |
28644c80 | 36 | REGCACHE_RBTREE, |
2ac902ce MB |
37 | REGCACHE_COMPRESSED, |
38 | REGCACHE_FLAT, | |
9fabe24e DP |
39 | }; |
40 | ||
bd20eb54 MB |
41 | /** |
42 | * Default value for a register. We use an array of structs rather | |
43 | * than a simple array as many modern devices have very sparse | |
44 | * register maps. | |
45 | * | |
46 | * @reg: Register address. | |
47 | * @def: Register default value. | |
48 | */ | |
49 | struct reg_default { | |
50 | unsigned int reg; | |
51 | unsigned int def; | |
52 | }; | |
53 | ||
8019ff6c | 54 | /** |
2de9d600 NP |
55 | * Register/value pairs for sequences of writes with an optional delay in |
56 | * microseconds to be applied after each write. | |
8019ff6c NP |
57 | * |
58 | * @reg: Register address. | |
59 | * @def: Register value. | |
2de9d600 | 60 | * @delay_us: Delay to be applied after the register write in microseconds |
8019ff6c NP |
61 | */ |
62 | struct reg_sequence { | |
63 | unsigned int reg; | |
64 | unsigned int def; | |
2de9d600 | 65 | unsigned int delay_us; |
8019ff6c NP |
66 | }; |
67 | ||
ca7a9446 KM |
68 | #define regmap_update_bits(map, reg, mask, val) \ |
69 | regmap_update_bits_base(map, reg, mask, val, NULL, false, false) | |
30ed9cb7 KM |
70 | #define regmap_update_bits_async(map, reg, mask, val)\ |
71 | regmap_update_bits_base(map, reg, mask, val, NULL, true, false) | |
98c2dc48 KM |
72 | #define regmap_update_bits_check(map, reg, mask, val, change)\ |
73 | regmap_update_bits_base(map, reg, mask, val, change, false, false) | |
89d8d4b8 KM |
74 | #define regmap_update_bits_check_async(map, reg, mask, val, change)\ |
75 | regmap_update_bits_base(map, reg, mask, val, change, true, false) | |
ca7a9446 | 76 | |
b821957a KM |
77 | #define regmap_write_bits(map, reg, mask, val) \ |
78 | regmap_update_bits_base(map, reg, mask, val, NULL, false, true) | |
79 | ||
3674124b KM |
80 | #define regmap_field_write(field, val) \ |
81 | regmap_field_update_bits_base(field, ~0, val, NULL, false, false) | |
489061bb KM |
82 | #define regmap_field_force_write(field, val) \ |
83 | regmap_field_update_bits_base(field, ~0, val, NULL, false, true) | |
721ed64d KM |
84 | #define regmap_field_update_bits(field, mask, val)\ |
85 | regmap_field_update_bits_base(field, mask, val, NULL, false, false) | |
489061bb KM |
86 | #define regmap_field_force_update_bits(field, mask, val) \ |
87 | regmap_field_update_bits_base(field, mask, val, NULL, false, true) | |
3674124b | 88 | |
bbf2c46f KM |
89 | #define regmap_fields_write(field, id, val) \ |
90 | regmap_fields_update_bits_base(field, id, ~0, val, NULL, false, false) | |
e6ef243f KM |
91 | #define regmap_fields_force_write(field, id, val) \ |
92 | regmap_fields_update_bits_base(field, id, ~0, val, NULL, false, true) | |
48138609 KM |
93 | #define regmap_fields_update_bits(field, id, mask, val)\ |
94 | regmap_fields_update_bits_base(field, id, mask, val, NULL, false, false) | |
e6ef243f KM |
95 | #define regmap_fields_force_update_bits(field, id, mask, val) \ |
96 | regmap_fields_update_bits_base(field, id, mask, val, NULL, false, true) | |
bbf2c46f | 97 | |
b83d2ff0 MB |
98 | #ifdef CONFIG_REGMAP |
99 | ||
141eba2e SW |
100 | enum regmap_endian { |
101 | /* Unspecified -> 0 -> Backwards compatible default */ | |
102 | REGMAP_ENDIAN_DEFAULT = 0, | |
103 | REGMAP_ENDIAN_BIG, | |
104 | REGMAP_ENDIAN_LITTLE, | |
105 | REGMAP_ENDIAN_NATIVE, | |
106 | }; | |
107 | ||
76aad392 DC |
108 | /** |
109 | * A register range, used for access related checks | |
110 | * (readable/writeable/volatile/precious checks) | |
111 | * | |
112 | * @range_min: address of first register | |
113 | * @range_max: address of last register | |
114 | */ | |
115 | struct regmap_range { | |
116 | unsigned int range_min; | |
117 | unsigned int range_max; | |
118 | }; | |
119 | ||
6112fe60 LD |
120 | #define regmap_reg_range(low, high) { .range_min = low, .range_max = high, } |
121 | ||
76aad392 DC |
122 | /* |
123 | * A table of ranges including some yes ranges and some no ranges. | |
124 | * If a register belongs to a no_range, the corresponding check function | |
125 | * will return false. If a register belongs to a yes range, the corresponding | |
126 | * check function will return true. "no_ranges" are searched first. | |
127 | * | |
128 | * @yes_ranges : pointer to an array of regmap ranges used as "yes ranges" | |
129 | * @n_yes_ranges: size of the above array | |
130 | * @no_ranges: pointer to an array of regmap ranges used as "no ranges" | |
131 | * @n_no_ranges: size of the above array | |
132 | */ | |
133 | struct regmap_access_table { | |
134 | const struct regmap_range *yes_ranges; | |
135 | unsigned int n_yes_ranges; | |
136 | const struct regmap_range *no_ranges; | |
137 | unsigned int n_no_ranges; | |
138 | }; | |
139 | ||
0d4529c5 DC |
140 | typedef void (*regmap_lock)(void *); |
141 | typedef void (*regmap_unlock)(void *); | |
142 | ||
dd898b20 MB |
143 | /** |
144 | * Configuration for the register map of a device. | |
145 | * | |
d3c242e1 SW |
146 | * @name: Optional name of the regmap. Useful when a device has multiple |
147 | * register regions. | |
148 | * | |
dd898b20 | 149 | * @reg_bits: Number of bits in a register address, mandatory. |
f01ee60f SW |
150 | * @reg_stride: The register address stride. Valid register addresses are a |
151 | * multiple of this value. If set to 0, a value of 1 will be | |
152 | * used. | |
82159ba8 | 153 | * @pad_bits: Number of bits of padding between register and value. |
dd898b20 | 154 | * @val_bits: Number of bits in a register value, mandatory. |
2e2ae66d | 155 | * |
3566cc9d | 156 | * @writeable_reg: Optional callback returning true if the register |
76aad392 DC |
157 | * can be written to. If this field is NULL but wr_table |
158 | * (see below) is not, the check is performed on such table | |
159 | * (a register is writeable if it belongs to one of the ranges | |
160 | * specified by wr_table). | |
3566cc9d | 161 | * @readable_reg: Optional callback returning true if the register |
76aad392 DC |
162 | * can be read from. If this field is NULL but rd_table |
163 | * (see below) is not, the check is performed on such table | |
164 | * (a register is readable if it belongs to one of the ranges | |
165 | * specified by rd_table). | |
3566cc9d | 166 | * @volatile_reg: Optional callback returning true if the register |
76aad392 DC |
167 | * value can't be cached. If this field is NULL but |
168 | * volatile_table (see below) is not, the check is performed on | |
169 | * such table (a register is volatile if it belongs to one of | |
170 | * the ranges specified by volatile_table). | |
bdc39644 | 171 | * @precious_reg: Optional callback returning true if the register |
76aad392 | 172 | * should not be read outside of a call from the driver |
bdc39644 | 173 | * (e.g., a clear on read interrupt status register). If this |
76aad392 DC |
174 | * field is NULL but precious_table (see below) is not, the |
175 | * check is performed on such table (a register is precious if | |
176 | * it belongs to one of the ranges specified by precious_table). | |
177 | * @lock: Optional lock callback (overrides regmap's default lock | |
178 | * function, based on spinlock or mutex). | |
179 | * @unlock: As above for unlocking. | |
180 | * @lock_arg: this field is passed as the only argument of lock/unlock | |
181 | * functions (ignored in case regular lock/unlock functions | |
182 | * are not overridden). | |
d2a5884a AS |
183 | * @reg_read: Optional callback that if filled will be used to perform |
184 | * all the reads from the registers. Should only be provided for | |
bdc39644 LP |
185 | * devices whose read operation cannot be represented as a simple |
186 | * read operation on a bus such as SPI, I2C, etc. Most of the | |
187 | * devices do not need this. | |
d2a5884a AS |
188 | * @reg_write: Same as above for writing. |
189 | * @fast_io: Register IO is fast. Use a spinlock instead of a mutex | |
190 | * to perform locking. This field is ignored if custom lock/unlock | |
191 | * functions are used (see fields lock/unlock of struct regmap_config). | |
192 | * This field is a duplicate of a similar file in | |
193 | * 'struct regmap_bus' and serves exact same purpose. | |
194 | * Use it only for "no-bus" cases. | |
b429fab4 | 195 | * @max_register: Optional, specifies the maximum valid register address. |
76aad392 DC |
196 | * @wr_table: Optional, points to a struct regmap_access_table specifying |
197 | * valid ranges for write access. | |
198 | * @rd_table: As above, for read access. | |
199 | * @volatile_table: As above, for volatile registers. | |
200 | * @precious_table: As above, for precious registers. | |
bd20eb54 MB |
201 | * @reg_defaults: Power on reset values for registers (for use with |
202 | * register cache support). | |
203 | * @num_reg_defaults: Number of elements in reg_defaults. | |
6f306441 LPC |
204 | * |
205 | * @read_flag_mask: Mask to be set in the top byte of the register when doing | |
206 | * a read. | |
207 | * @write_flag_mask: Mask to be set in the top byte of the register when doing | |
208 | * a write. If both read_flag_mask and write_flag_mask are | |
209 | * empty the regmap_bus default masks are used. | |
2e33caf1 AJ |
210 | * @use_single_rw: If set, converts the bulk read and write operations into |
211 | * a series of single read and write operations. This is useful | |
212 | * for device that does not support bulk read and write. | |
e894c3f4 OAO |
213 | * @can_multi_write: If set, the device supports the multi write mode of bulk |
214 | * write operations, if clear multi write requests will be | |
215 | * split into individual write operations | |
9fabe24e DP |
216 | * |
217 | * @cache_type: The actual cache type. | |
218 | * @reg_defaults_raw: Power on reset values for registers (for use with | |
219 | * register cache support). | |
220 | * @num_reg_defaults_raw: Number of elements in reg_defaults_raw. | |
141eba2e SW |
221 | * @reg_format_endian: Endianness for formatted register addresses. If this is |
222 | * DEFAULT, the @reg_format_endian_default value from the | |
223 | * regmap bus is used. | |
224 | * @val_format_endian: Endianness for formatted register values. If this is | |
225 | * DEFAULT, the @reg_format_endian_default value from the | |
226 | * regmap bus is used. | |
6863ca62 KG |
227 | * |
228 | * @ranges: Array of configuration entries for virtual address ranges. | |
229 | * @num_ranges: Number of range configuration entries. | |
dd898b20 | 230 | */ |
b83a313b | 231 | struct regmap_config { |
d3c242e1 SW |
232 | const char *name; |
233 | ||
b83a313b | 234 | int reg_bits; |
f01ee60f | 235 | int reg_stride; |
82159ba8 | 236 | int pad_bits; |
b83a313b | 237 | int val_bits; |
2e2ae66d | 238 | |
2e2ae66d MB |
239 | bool (*writeable_reg)(struct device *dev, unsigned int reg); |
240 | bool (*readable_reg)(struct device *dev, unsigned int reg); | |
241 | bool (*volatile_reg)(struct device *dev, unsigned int reg); | |
18694886 | 242 | bool (*precious_reg)(struct device *dev, unsigned int reg); |
0d4529c5 DC |
243 | regmap_lock lock; |
244 | regmap_unlock unlock; | |
245 | void *lock_arg; | |
bd20eb54 | 246 | |
d2a5884a AS |
247 | int (*reg_read)(void *context, unsigned int reg, unsigned int *val); |
248 | int (*reg_write)(void *context, unsigned int reg, unsigned int val); | |
249 | ||
250 | bool fast_io; | |
251 | ||
bd20eb54 | 252 | unsigned int max_register; |
76aad392 DC |
253 | const struct regmap_access_table *wr_table; |
254 | const struct regmap_access_table *rd_table; | |
255 | const struct regmap_access_table *volatile_table; | |
256 | const struct regmap_access_table *precious_table; | |
720e4616 | 257 | const struct reg_default *reg_defaults; |
9fabe24e DP |
258 | unsigned int num_reg_defaults; |
259 | enum regcache_type cache_type; | |
260 | const void *reg_defaults_raw; | |
261 | unsigned int num_reg_defaults_raw; | |
6f306441 LPC |
262 | |
263 | u8 read_flag_mask; | |
264 | u8 write_flag_mask; | |
2e33caf1 AJ |
265 | |
266 | bool use_single_rw; | |
e894c3f4 | 267 | bool can_multi_write; |
141eba2e SW |
268 | |
269 | enum regmap_endian reg_format_endian; | |
270 | enum regmap_endian val_format_endian; | |
38e23194 | 271 | |
6863ca62 | 272 | const struct regmap_range_cfg *ranges; |
e3549cd0 | 273 | unsigned int num_ranges; |
6863ca62 KG |
274 | }; |
275 | ||
276 | /** | |
277 | * Configuration for indirectly accessed or paged registers. | |
278 | * Registers, mapped to this virtual range, are accessed in two steps: | |
279 | * 1. page selector register update; | |
280 | * 2. access through data window registers. | |
281 | * | |
d058bb49 MB |
282 | * @name: Descriptive name for diagnostics |
283 | * | |
6863ca62 KG |
284 | * @range_min: Address of the lowest register address in virtual range. |
285 | * @range_max: Address of the highest register in virtual range. | |
286 | * | |
287 | * @page_sel_reg: Register with selector field. | |
288 | * @page_sel_mask: Bit shift for selector value. | |
289 | * @page_sel_shift: Bit mask for selector value. | |
290 | * | |
291 | * @window_start: Address of first (lowest) register in data window. | |
292 | * @window_len: Number of registers in data window. | |
293 | */ | |
294 | struct regmap_range_cfg { | |
d058bb49 MB |
295 | const char *name; |
296 | ||
6863ca62 KG |
297 | /* Registers of virtual address range */ |
298 | unsigned int range_min; | |
299 | unsigned int range_max; | |
300 | ||
301 | /* Page selector for indirect addressing */ | |
302 | unsigned int selector_reg; | |
303 | unsigned int selector_mask; | |
304 | int selector_shift; | |
305 | ||
306 | /* Data window (per each page) */ | |
307 | unsigned int window_start; | |
308 | unsigned int window_len; | |
b83a313b MB |
309 | }; |
310 | ||
0d509f2b MB |
311 | struct regmap_async; |
312 | ||
0135bbcc | 313 | typedef int (*regmap_hw_write)(void *context, const void *data, |
b83a313b | 314 | size_t count); |
0135bbcc | 315 | typedef int (*regmap_hw_gather_write)(void *context, |
b83a313b MB |
316 | const void *reg, size_t reg_len, |
317 | const void *val, size_t val_len); | |
0d509f2b MB |
318 | typedef int (*regmap_hw_async_write)(void *context, |
319 | const void *reg, size_t reg_len, | |
320 | const void *val, size_t val_len, | |
321 | struct regmap_async *async); | |
0135bbcc | 322 | typedef int (*regmap_hw_read)(void *context, |
b83a313b MB |
323 | const void *reg_buf, size_t reg_size, |
324 | void *val_buf, size_t val_size); | |
3ac17037 BB |
325 | typedef int (*regmap_hw_reg_read)(void *context, unsigned int reg, |
326 | unsigned int *val); | |
327 | typedef int (*regmap_hw_reg_write)(void *context, unsigned int reg, | |
328 | unsigned int val); | |
77792b11 JR |
329 | typedef int (*regmap_hw_reg_update_bits)(void *context, unsigned int reg, |
330 | unsigned int mask, unsigned int val); | |
0d509f2b | 331 | typedef struct regmap_async *(*regmap_hw_async_alloc)(void); |
0135bbcc | 332 | typedef void (*regmap_hw_free_context)(void *context); |
b83a313b MB |
333 | |
334 | /** | |
335 | * Description of a hardware bus for the register map infrastructure. | |
336 | * | |
bacdbe07 | 337 | * @fast_io: Register IO is fast. Use a spinlock instead of a mutex |
0d4529c5 DC |
338 | * to perform locking. This field is ignored if custom lock/unlock |
339 | * functions are used (see fields lock/unlock of | |
340 | * struct regmap_config). | |
b83a313b MB |
341 | * @write: Write operation. |
342 | * @gather_write: Write operation with split register/value, return -ENOTSUPP | |
343 | * if not implemented on a given device. | |
0d509f2b MB |
344 | * @async_write: Write operation which completes asynchronously, optional and |
345 | * must serialise with respect to non-async I/O. | |
c5f58f2d MP |
346 | * @reg_write: Write a single register value to the given register address. This |
347 | * write operation has to complete when returning from the function. | |
b83a313b MB |
348 | * @read: Read operation. Data is returned in the buffer used to transmit |
349 | * data. | |
c5f58f2d MP |
350 | * @reg_read: Read a single register value from a given register address. |
351 | * @free_context: Free context. | |
0d509f2b | 352 | * @async_alloc: Allocate a regmap_async() structure. |
b83a313b MB |
353 | * @read_flag_mask: Mask to be set in the top byte of the register when doing |
354 | * a read. | |
141eba2e SW |
355 | * @reg_format_endian_default: Default endianness for formatted register |
356 | * addresses. Used when the regmap_config specifies DEFAULT. If this is | |
357 | * DEFAULT, BIG is assumed. | |
358 | * @val_format_endian_default: Default endianness for formatted register | |
359 | * values. Used when the regmap_config specifies DEFAULT. If this is | |
360 | * DEFAULT, BIG is assumed. | |
adaac459 MP |
361 | * @max_raw_read: Max raw read size that can be used on the bus. |
362 | * @max_raw_write: Max raw write size that can be used on the bus. | |
b83a313b MB |
363 | */ |
364 | struct regmap_bus { | |
bacdbe07 | 365 | bool fast_io; |
b83a313b MB |
366 | regmap_hw_write write; |
367 | regmap_hw_gather_write gather_write; | |
0d509f2b | 368 | regmap_hw_async_write async_write; |
3ac17037 | 369 | regmap_hw_reg_write reg_write; |
77792b11 | 370 | regmap_hw_reg_update_bits reg_update_bits; |
b83a313b | 371 | regmap_hw_read read; |
3ac17037 | 372 | regmap_hw_reg_read reg_read; |
0135bbcc | 373 | regmap_hw_free_context free_context; |
0d509f2b | 374 | regmap_hw_async_alloc async_alloc; |
b83a313b | 375 | u8 read_flag_mask; |
141eba2e SW |
376 | enum regmap_endian reg_format_endian_default; |
377 | enum regmap_endian val_format_endian_default; | |
adaac459 MP |
378 | size_t max_raw_read; |
379 | size_t max_raw_write; | |
b83a313b MB |
380 | }; |
381 | ||
3cfe7a74 NB |
382 | /* |
383 | * __regmap_init functions. | |
384 | * | |
385 | * These functions take a lock key and name parameter, and should not be called | |
386 | * directly. Instead, use the regmap_init macros that generate a key and name | |
387 | * for each call. | |
388 | */ | |
389 | struct regmap *__regmap_init(struct device *dev, | |
390 | const struct regmap_bus *bus, | |
391 | void *bus_context, | |
392 | const struct regmap_config *config, | |
393 | struct lock_class_key *lock_key, | |
394 | const char *lock_name); | |
395 | struct regmap *__regmap_init_i2c(struct i2c_client *i2c, | |
396 | const struct regmap_config *config, | |
397 | struct lock_class_key *lock_key, | |
398 | const char *lock_name); | |
399 | struct regmap *__regmap_init_spi(struct spi_device *dev, | |
400 | const struct regmap_config *config, | |
401 | struct lock_class_key *lock_key, | |
402 | const char *lock_name); | |
403 | struct regmap *__regmap_init_spmi_base(struct spmi_device *dev, | |
404 | const struct regmap_config *config, | |
405 | struct lock_class_key *lock_key, | |
406 | const char *lock_name); | |
407 | struct regmap *__regmap_init_spmi_ext(struct spmi_device *dev, | |
408 | const struct regmap_config *config, | |
409 | struct lock_class_key *lock_key, | |
410 | const char *lock_name); | |
411 | struct regmap *__regmap_init_mmio_clk(struct device *dev, const char *clk_id, | |
412 | void __iomem *regs, | |
413 | const struct regmap_config *config, | |
414 | struct lock_class_key *lock_key, | |
415 | const char *lock_name); | |
416 | struct regmap *__regmap_init_ac97(struct snd_ac97 *ac97, | |
417 | const struct regmap_config *config, | |
418 | struct lock_class_key *lock_key, | |
419 | const char *lock_name); | |
420 | ||
421 | struct regmap *__devm_regmap_init(struct device *dev, | |
422 | const struct regmap_bus *bus, | |
423 | void *bus_context, | |
424 | const struct regmap_config *config, | |
425 | struct lock_class_key *lock_key, | |
426 | const char *lock_name); | |
427 | struct regmap *__devm_regmap_init_i2c(struct i2c_client *i2c, | |
428 | const struct regmap_config *config, | |
429 | struct lock_class_key *lock_key, | |
430 | const char *lock_name); | |
431 | struct regmap *__devm_regmap_init_spi(struct spi_device *dev, | |
432 | const struct regmap_config *config, | |
433 | struct lock_class_key *lock_key, | |
434 | const char *lock_name); | |
435 | struct regmap *__devm_regmap_init_spmi_base(struct spmi_device *dev, | |
436 | const struct regmap_config *config, | |
437 | struct lock_class_key *lock_key, | |
438 | const char *lock_name); | |
439 | struct regmap *__devm_regmap_init_spmi_ext(struct spmi_device *dev, | |
440 | const struct regmap_config *config, | |
441 | struct lock_class_key *lock_key, | |
442 | const char *lock_name); | |
443 | struct regmap *__devm_regmap_init_mmio_clk(struct device *dev, | |
444 | const char *clk_id, | |
445 | void __iomem *regs, | |
446 | const struct regmap_config *config, | |
447 | struct lock_class_key *lock_key, | |
448 | const char *lock_name); | |
449 | struct regmap *__devm_regmap_init_ac97(struct snd_ac97 *ac97, | |
450 | const struct regmap_config *config, | |
451 | struct lock_class_key *lock_key, | |
452 | const char *lock_name); | |
22853223 | 453 | |
3cfe7a74 NB |
454 | /* |
455 | * Wrapper for regmap_init macros to include a unique lockdep key and name | |
456 | * for each call. No-op if CONFIG_LOCKDEP is not set. | |
457 | * | |
458 | * @fn: Real function to call (in the form __[*_]regmap_init[_*]) | |
459 | * @name: Config variable name (#config in the calling macro) | |
460 | **/ | |
461 | #ifdef CONFIG_LOCKDEP | |
462 | #define __regmap_lockdep_wrapper(fn, name, ...) \ | |
463 | ( \ | |
464 | ({ \ | |
465 | static struct lock_class_key _key; \ | |
466 | fn(__VA_ARGS__, &_key, \ | |
467 | KBUILD_BASENAME ":" \ | |
468 | __stringify(__LINE__) ":" \ | |
469 | "(" name ")->lock"); \ | |
470 | }) \ | |
471 | ) | |
472 | #else | |
473 | #define __regmap_lockdep_wrapper(fn, name, ...) fn(__VA_ARGS__, NULL, NULL) | |
474 | #endif | |
475 | ||
1ed81114 NB |
476 | /** |
477 | * regmap_init(): Initialise register map | |
478 | * | |
479 | * @dev: Device that will be interacted with | |
480 | * @bus: Bus-specific callbacks to use with device | |
481 | * @bus_context: Data passed to bus-specific callbacks | |
482 | * @config: Configuration for register map | |
483 | * | |
484 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
485 | * a struct regmap. This function should generally not be called | |
486 | * directly, it should be called by bus-specific init functions. | |
487 | */ | |
3cfe7a74 NB |
488 | #define regmap_init(dev, bus, bus_context, config) \ |
489 | __regmap_lockdep_wrapper(__regmap_init, #config, \ | |
490 | dev, bus, bus_context, config) | |
6cfec04b | 491 | int regmap_attach_dev(struct device *dev, struct regmap *map, |
3cfe7a74 | 492 | const struct regmap_config *config); |
22853223 | 493 | |
1ed81114 NB |
494 | /** |
495 | * regmap_init_i2c(): Initialise register map | |
496 | * | |
497 | * @i2c: Device that will be interacted with | |
498 | * @config: Configuration for register map | |
499 | * | |
500 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
501 | * a struct regmap. | |
502 | */ | |
3cfe7a74 NB |
503 | #define regmap_init_i2c(i2c, config) \ |
504 | __regmap_lockdep_wrapper(__regmap_init_i2c, #config, \ | |
505 | i2c, config) | |
1ed81114 NB |
506 | |
507 | /** | |
508 | * regmap_init_spi(): Initialise register map | |
509 | * | |
510 | * @spi: Device that will be interacted with | |
511 | * @config: Configuration for register map | |
512 | * | |
513 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
514 | * a struct regmap. | |
515 | */ | |
3cfe7a74 NB |
516 | #define regmap_init_spi(dev, config) \ |
517 | __regmap_lockdep_wrapper(__regmap_init_spi, #config, \ | |
518 | dev, config) | |
1ed81114 NB |
519 | |
520 | /** | |
521 | * regmap_init_spmi_base(): Create regmap for the Base register space | |
522 | * @sdev: SPMI device that will be interacted with | |
523 | * @config: Configuration for register map | |
524 | * | |
525 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
526 | * a struct regmap. | |
527 | */ | |
3cfe7a74 NB |
528 | #define regmap_init_spmi_base(dev, config) \ |
529 | __regmap_lockdep_wrapper(__regmap_init_spmi_base, #config, \ | |
530 | dev, config) | |
1ed81114 NB |
531 | |
532 | /** | |
533 | * regmap_init_spmi_ext(): Create regmap for Ext register space | |
534 | * @sdev: Device that will be interacted with | |
535 | * @config: Configuration for register map | |
536 | * | |
537 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
538 | * a struct regmap. | |
539 | */ | |
3cfe7a74 NB |
540 | #define regmap_init_spmi_ext(dev, config) \ |
541 | __regmap_lockdep_wrapper(__regmap_init_spmi_ext, #config, \ | |
542 | dev, config) | |
1ed81114 NB |
543 | |
544 | /** | |
545 | * regmap_init_mmio_clk(): Initialise register map with register clock | |
546 | * | |
547 | * @dev: Device that will be interacted with | |
548 | * @clk_id: register clock consumer ID | |
549 | * @regs: Pointer to memory-mapped IO region | |
550 | * @config: Configuration for register map | |
551 | * | |
552 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
553 | * a struct regmap. | |
554 | */ | |
3cfe7a74 NB |
555 | #define regmap_init_mmio_clk(dev, clk_id, regs, config) \ |
556 | __regmap_lockdep_wrapper(__regmap_init_mmio_clk, #config, \ | |
557 | dev, clk_id, regs, config) | |
878ec67b PZ |
558 | |
559 | /** | |
560 | * regmap_init_mmio(): Initialise register map | |
561 | * | |
562 | * @dev: Device that will be interacted with | |
563 | * @regs: Pointer to memory-mapped IO region | |
564 | * @config: Configuration for register map | |
565 | * | |
566 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
567 | * a struct regmap. | |
568 | */ | |
1ed81114 NB |
569 | #define regmap_init_mmio(dev, regs, config) \ |
570 | regmap_init_mmio_clk(dev, NULL, regs, config) | |
571 | ||
572 | /** | |
573 | * regmap_init_ac97(): Initialise AC'97 register map | |
574 | * | |
575 | * @ac97: Device that will be interacted with | |
576 | * @config: Configuration for register map | |
577 | * | |
578 | * The return value will be an ERR_PTR() on error or a valid pointer to | |
579 | * a struct regmap. | |
580 | */ | |
3cfe7a74 NB |
581 | #define regmap_init_ac97(ac97, config) \ |
582 | __regmap_lockdep_wrapper(__regmap_init_ac97, #config, \ | |
583 | ac97, config) | |
22853223 | 584 | bool regmap_ac97_default_volatile(struct device *dev, unsigned int reg); |
878ec67b | 585 | |
1ed81114 NB |
586 | /** |
587 | * devm_regmap_init(): Initialise managed register map | |
588 | * | |
589 | * @dev: Device that will be interacted with | |
590 | * @bus: Bus-specific callbacks to use with device | |
591 | * @bus_context: Data passed to bus-specific callbacks | |
592 | * @config: Configuration for register map | |
593 | * | |
594 | * The return value will be an ERR_PTR() on error or a valid pointer | |
595 | * to a struct regmap. This function should generally not be called | |
596 | * directly, it should be called by bus-specific init functions. The | |
597 | * map will be automatically freed by the device management code. | |
598 | */ | |
3cfe7a74 NB |
599 | #define devm_regmap_init(dev, bus, bus_context, config) \ |
600 | __regmap_lockdep_wrapper(__devm_regmap_init, #config, \ | |
601 | dev, bus, bus_context, config) | |
1ed81114 NB |
602 | |
603 | /** | |
604 | * devm_regmap_init_i2c(): Initialise managed register map | |
605 | * | |
606 | * @i2c: Device that will be interacted with | |
607 | * @config: Configuration for register map | |
608 | * | |
609 | * The return value will be an ERR_PTR() on error or a valid pointer | |
610 | * to a struct regmap. The regmap will be automatically freed by the | |
611 | * device management code. | |
612 | */ | |
3cfe7a74 NB |
613 | #define devm_regmap_init_i2c(i2c, config) \ |
614 | __regmap_lockdep_wrapper(__devm_regmap_init_i2c, #config, \ | |
615 | i2c, config) | |
1ed81114 NB |
616 | |
617 | /** | |
618 | * devm_regmap_init_spi(): Initialise register map | |
619 | * | |
620 | * @spi: Device that will be interacted with | |
621 | * @config: Configuration for register map | |
622 | * | |
623 | * The return value will be an ERR_PTR() on error or a valid pointer | |
624 | * to a struct regmap. The map will be automatically freed by the | |
625 | * device management code. | |
626 | */ | |
3cfe7a74 NB |
627 | #define devm_regmap_init_spi(dev, config) \ |
628 | __regmap_lockdep_wrapper(__devm_regmap_init_spi, #config, \ | |
629 | dev, config) | |
1ed81114 NB |
630 | |
631 | /** | |
632 | * devm_regmap_init_spmi_base(): Create managed regmap for Base register space | |
633 | * @sdev: SPMI device that will be interacted with | |
634 | * @config: Configuration for register map | |
635 | * | |
636 | * The return value will be an ERR_PTR() on error or a valid pointer | |
637 | * to a struct regmap. The regmap will be automatically freed by the | |
638 | * device management code. | |
639 | */ | |
3cfe7a74 NB |
640 | #define devm_regmap_init_spmi_base(dev, config) \ |
641 | __regmap_lockdep_wrapper(__devm_regmap_init_spmi_base, #config, \ | |
642 | dev, config) | |
1ed81114 NB |
643 | |
644 | /** | |
645 | * devm_regmap_init_spmi_ext(): Create managed regmap for Ext register space | |
646 | * @sdev: SPMI device that will be interacted with | |
647 | * @config: Configuration for register map | |
648 | * | |
649 | * The return value will be an ERR_PTR() on error or a valid pointer | |
650 | * to a struct regmap. The regmap will be automatically freed by the | |
651 | * device management code. | |
652 | */ | |
3cfe7a74 NB |
653 | #define devm_regmap_init_spmi_ext(dev, config) \ |
654 | __regmap_lockdep_wrapper(__devm_regmap_init_spmi_ext, #config, \ | |
655 | dev, config) | |
3cfe7a74 | 656 | |
878ec67b | 657 | /** |
1ed81114 | 658 | * devm_regmap_init_mmio_clk(): Initialise managed register map with clock |
878ec67b PZ |
659 | * |
660 | * @dev: Device that will be interacted with | |
1ed81114 | 661 | * @clk_id: register clock consumer ID |
878ec67b PZ |
662 | * @regs: Pointer to memory-mapped IO region |
663 | * @config: Configuration for register map | |
664 | * | |
1ed81114 NB |
665 | * The return value will be an ERR_PTR() on error or a valid pointer |
666 | * to a struct regmap. The regmap will be automatically freed by the | |
667 | * device management code. | |
878ec67b | 668 | */ |
1ed81114 NB |
669 | #define devm_regmap_init_mmio_clk(dev, clk_id, regs, config) \ |
670 | __regmap_lockdep_wrapper(__devm_regmap_init_mmio_clk, #config, \ | |
671 | dev, clk_id, regs, config) | |
878ec67b PZ |
672 | |
673 | /** | |
674 | * devm_regmap_init_mmio(): Initialise managed register map | |
675 | * | |
676 | * @dev: Device that will be interacted with | |
677 | * @regs: Pointer to memory-mapped IO region | |
678 | * @config: Configuration for register map | |
679 | * | |
680 | * The return value will be an ERR_PTR() on error or a valid pointer | |
681 | * to a struct regmap. The regmap will be automatically freed by the | |
682 | * device management code. | |
683 | */ | |
3cfe7a74 NB |
684 | #define devm_regmap_init_mmio(dev, regs, config) \ |
685 | devm_regmap_init_mmio_clk(dev, NULL, regs, config) | |
c0eb4676 | 686 | |
1ed81114 NB |
687 | /** |
688 | * devm_regmap_init_ac97(): Initialise AC'97 register map | |
689 | * | |
690 | * @ac97: Device that will be interacted with | |
691 | * @config: Configuration for register map | |
692 | * | |
693 | * The return value will be an ERR_PTR() on error or a valid pointer | |
694 | * to a struct regmap. The regmap will be automatically freed by the | |
695 | * device management code. | |
696 | */ | |
697 | #define devm_regmap_init_ac97(ac97, config) \ | |
698 | __regmap_lockdep_wrapper(__devm_regmap_init_ac97, #config, \ | |
699 | ac97, config) | |
c0eb4676 | 700 | |
b83a313b | 701 | void regmap_exit(struct regmap *map); |
bf315173 MB |
702 | int regmap_reinit_cache(struct regmap *map, |
703 | const struct regmap_config *config); | |
72b39f6f | 704 | struct regmap *dev_get_regmap(struct device *dev, const char *name); |
8d7d3972 | 705 | struct device *regmap_get_device(struct regmap *map); |
b83a313b | 706 | int regmap_write(struct regmap *map, unsigned int reg, unsigned int val); |
915f441b | 707 | int regmap_write_async(struct regmap *map, unsigned int reg, unsigned int val); |
b83a313b MB |
708 | int regmap_raw_write(struct regmap *map, unsigned int reg, |
709 | const void *val, size_t val_len); | |
8eaeb219 LD |
710 | int regmap_bulk_write(struct regmap *map, unsigned int reg, const void *val, |
711 | size_t val_count); | |
8019ff6c | 712 | int regmap_multi_reg_write(struct regmap *map, const struct reg_sequence *regs, |
e33fabd3 | 713 | int num_regs); |
1d5b40bc | 714 | int regmap_multi_reg_write_bypassed(struct regmap *map, |
8019ff6c | 715 | const struct reg_sequence *regs, |
1d5b40bc | 716 | int num_regs); |
0d509f2b MB |
717 | int regmap_raw_write_async(struct regmap *map, unsigned int reg, |
718 | const void *val, size_t val_len); | |
b83a313b MB |
719 | int regmap_read(struct regmap *map, unsigned int reg, unsigned int *val); |
720 | int regmap_raw_read(struct regmap *map, unsigned int reg, | |
721 | void *val, size_t val_len); | |
722 | int regmap_bulk_read(struct regmap *map, unsigned int reg, void *val, | |
723 | size_t val_count); | |
91d31b9f KM |
724 | int regmap_update_bits_base(struct regmap *map, unsigned int reg, |
725 | unsigned int mask, unsigned int val, | |
726 | bool *change, bool async, bool force); | |
a6539c32 | 727 | int regmap_get_val_bytes(struct regmap *map); |
668abc72 | 728 | int regmap_get_max_register(struct regmap *map); |
a2f776cb | 729 | int regmap_get_reg_stride(struct regmap *map); |
0d509f2b | 730 | int regmap_async_complete(struct regmap *map); |
221ad7f2 | 731 | bool regmap_can_raw_write(struct regmap *map); |
f50c9eb4 MP |
732 | size_t regmap_get_raw_read_max(struct regmap *map); |
733 | size_t regmap_get_raw_write_max(struct regmap *map); | |
b83a313b | 734 | |
39a58439 | 735 | int regcache_sync(struct regmap *map); |
4d4cfd16 MB |
736 | int regcache_sync_region(struct regmap *map, unsigned int min, |
737 | unsigned int max); | |
697e85bc MB |
738 | int regcache_drop_region(struct regmap *map, unsigned int min, |
739 | unsigned int max); | |
92afb286 | 740 | void regcache_cache_only(struct regmap *map, bool enable); |
6eb0f5e0 | 741 | void regcache_cache_bypass(struct regmap *map, bool enable); |
8ae0d7e8 | 742 | void regcache_mark_dirty(struct regmap *map); |
92afb286 | 743 | |
154881e5 MB |
744 | bool regmap_check_range_table(struct regmap *map, unsigned int reg, |
745 | const struct regmap_access_table *table); | |
746 | ||
8019ff6c | 747 | int regmap_register_patch(struct regmap *map, const struct reg_sequence *regs, |
22f0d90a | 748 | int num_regs); |
13ff50c8 NC |
749 | int regmap_parse_val(struct regmap *map, const void *buf, |
750 | unsigned int *val); | |
22f0d90a | 751 | |
76aad392 DC |
752 | static inline bool regmap_reg_in_range(unsigned int reg, |
753 | const struct regmap_range *range) | |
754 | { | |
755 | return reg >= range->range_min && reg <= range->range_max; | |
756 | } | |
757 | ||
758 | bool regmap_reg_in_ranges(unsigned int reg, | |
759 | const struct regmap_range *ranges, | |
760 | unsigned int nranges); | |
761 | ||
67252287 SK |
762 | /** |
763 | * Description of an register field | |
764 | * | |
765 | * @reg: Offset of the register within the regmap bank | |
766 | * @lsb: lsb of the register field. | |
f27b37f5 | 767 | * @msb: msb of the register field. |
a0102375 KM |
768 | * @id_size: port size if it has some ports |
769 | * @id_offset: address offset for each ports | |
67252287 SK |
770 | */ |
771 | struct reg_field { | |
772 | unsigned int reg; | |
773 | unsigned int lsb; | |
774 | unsigned int msb; | |
a0102375 KM |
775 | unsigned int id_size; |
776 | unsigned int id_offset; | |
67252287 SK |
777 | }; |
778 | ||
779 | #define REG_FIELD(_reg, _lsb, _msb) { \ | |
780 | .reg = _reg, \ | |
781 | .lsb = _lsb, \ | |
782 | .msb = _msb, \ | |
783 | } | |
784 | ||
785 | struct regmap_field *regmap_field_alloc(struct regmap *regmap, | |
786 | struct reg_field reg_field); | |
787 | void regmap_field_free(struct regmap_field *field); | |
788 | ||
789 | struct regmap_field *devm_regmap_field_alloc(struct device *dev, | |
790 | struct regmap *regmap, struct reg_field reg_field); | |
791 | void devm_regmap_field_free(struct device *dev, struct regmap_field *field); | |
792 | ||
793 | int regmap_field_read(struct regmap_field *field, unsigned int *val); | |
28972eaa KM |
794 | int regmap_field_update_bits_base(struct regmap_field *field, |
795 | unsigned int mask, unsigned int val, | |
796 | bool *change, bool async, bool force); | |
a0102375 KM |
797 | int regmap_fields_read(struct regmap_field *field, unsigned int id, |
798 | unsigned int *val); | |
e126edec KM |
799 | int regmap_fields_update_bits_base(struct regmap_field *field, unsigned int id, |
800 | unsigned int mask, unsigned int val, | |
801 | bool *change, bool async, bool force); | |
76aad392 | 802 | |
f8beab2b MB |
803 | /** |
804 | * Description of an IRQ for the generic regmap irq_chip. | |
805 | * | |
806 | * @reg_offset: Offset of the status/mask register within the bank | |
807 | * @mask: Mask used to flag/control the register. | |
7a78479f LD |
808 | * @type_reg_offset: Offset register for the irq type setting. |
809 | * @type_rising_mask: Mask bit to configure RISING type irq. | |
810 | * @type_falling_mask: Mask bit to configure FALLING type irq. | |
f8beab2b MB |
811 | */ |
812 | struct regmap_irq { | |
813 | unsigned int reg_offset; | |
814 | unsigned int mask; | |
7a78479f LD |
815 | unsigned int type_reg_offset; |
816 | unsigned int type_rising_mask; | |
817 | unsigned int type_falling_mask; | |
f8beab2b MB |
818 | }; |
819 | ||
b4fe8ba7 QZ |
820 | #define REGMAP_IRQ_REG(_irq, _off, _mask) \ |
821 | [_irq] = { .reg_offset = (_off), .mask = (_mask) } | |
822 | ||
f8beab2b MB |
823 | /** |
824 | * Description of a generic regmap irq_chip. This is not intended to | |
825 | * handle every possible interrupt controller, but it should handle a | |
826 | * substantial proportion of those that are found in the wild. | |
827 | * | |
828 | * @name: Descriptive name for IRQ controller. | |
829 | * | |
830 | * @status_base: Base status register address. | |
831 | * @mask_base: Base mask register address. | |
7b7d1968 GZ |
832 | * @unmask_base: Base unmask register address. for chips who have |
833 | * separate mask and unmask registers | |
d3233433 AS |
834 | * @ack_base: Base ack address. If zero then the chip is clear on read. |
835 | * Using zero value is possible with @use_ack bit. | |
a43fd50d | 836 | * @wake_base: Base address for wake enables. If zero unsupported. |
7a78479f | 837 | * @type_base: Base address for irq type. If zero unsupported. |
022f926a | 838 | * @irq_reg_stride: Stride to use for chips where registers are not contiguous. |
2753e6f8 | 839 | * @init_ack_masked: Ack all masked interrupts once during initalization. |
68622bdf | 840 | * @mask_invert: Inverted mask register: cleared bits are masked out. |
d3233433 | 841 | * @use_ack: Use @ack register even if it is zero. |
a650fdd9 | 842 | * @ack_invert: Inverted ack register: cleared bits for ack. |
68622bdf | 843 | * @wake_invert: Inverted wake register: cleared bits are wake enabled. |
7a78479f | 844 | * @type_invert: Invert the type flags. |
0c00c50b | 845 | * @runtime_pm: Hold a runtime PM lock on the device when accessing it. |
f8beab2b MB |
846 | * |
847 | * @num_regs: Number of registers in each control bank. | |
848 | * @irqs: Descriptors for individual IRQs. Interrupt numbers are | |
849 | * assigned based on the index in the array of the interrupt. | |
850 | * @num_irqs: Number of descriptors. | |
7a78479f LD |
851 | * @num_type_reg: Number of type registers. |
852 | * @type_reg_stride: Stride to use for chips where type registers are not | |
853 | * contiguous. | |
f8beab2b MB |
854 | */ |
855 | struct regmap_irq_chip { | |
856 | const char *name; | |
857 | ||
858 | unsigned int status_base; | |
859 | unsigned int mask_base; | |
7b7d1968 | 860 | unsigned int unmask_base; |
f8beab2b | 861 | unsigned int ack_base; |
a43fd50d | 862 | unsigned int wake_base; |
7a78479f | 863 | unsigned int type_base; |
022f926a | 864 | unsigned int irq_reg_stride; |
f484f7a6 PZ |
865 | bool init_ack_masked:1; |
866 | bool mask_invert:1; | |
d3233433 | 867 | bool use_ack:1; |
a650fdd9 | 868 | bool ack_invert:1; |
f484f7a6 PZ |
869 | bool wake_invert:1; |
870 | bool runtime_pm:1; | |
7a78479f | 871 | bool type_invert:1; |
f8beab2b MB |
872 | |
873 | int num_regs; | |
874 | ||
875 | const struct regmap_irq *irqs; | |
876 | int num_irqs; | |
7a78479f LD |
877 | |
878 | int num_type_reg; | |
879 | unsigned int type_reg_stride; | |
f8beab2b MB |
880 | }; |
881 | ||
882 | struct regmap_irq_chip_data; | |
883 | ||
884 | int regmap_add_irq_chip(struct regmap *map, int irq, int irq_flags, | |
b026ddbb | 885 | int irq_base, const struct regmap_irq_chip *chip, |
f8beab2b MB |
886 | struct regmap_irq_chip_data **data); |
887 | void regmap_del_irq_chip(int irq, struct regmap_irq_chip_data *data); | |
045b9848 LD |
888 | |
889 | int devm_regmap_add_irq_chip(struct device *dev, struct regmap *map, int irq, | |
890 | int irq_flags, int irq_base, | |
891 | const struct regmap_irq_chip *chip, | |
892 | struct regmap_irq_chip_data **data); | |
893 | void devm_regmap_del_irq_chip(struct device *dev, int irq, | |
894 | struct regmap_irq_chip_data *data); | |
895 | ||
209a6006 | 896 | int regmap_irq_chip_get_base(struct regmap_irq_chip_data *data); |
4af8be67 | 897 | int regmap_irq_get_virq(struct regmap_irq_chip_data *data, int irq); |
90f790d2 | 898 | struct irq_domain *regmap_irq_get_domain(struct regmap_irq_chip_data *data); |
92afb286 | 899 | |
9cde5fcd MB |
900 | #else |
901 | ||
902 | /* | |
903 | * These stubs should only ever be called by generic code which has | |
904 | * regmap based facilities, if they ever get called at runtime | |
905 | * something is going wrong and something probably needs to select | |
906 | * REGMAP. | |
907 | */ | |
908 | ||
909 | static inline int regmap_write(struct regmap *map, unsigned int reg, | |
910 | unsigned int val) | |
911 | { | |
912 | WARN_ONCE(1, "regmap API is disabled"); | |
913 | return -EINVAL; | |
914 | } | |
915 | ||
915f441b MB |
916 | static inline int regmap_write_async(struct regmap *map, unsigned int reg, |
917 | unsigned int val) | |
918 | { | |
919 | WARN_ONCE(1, "regmap API is disabled"); | |
920 | return -EINVAL; | |
921 | } | |
922 | ||
9cde5fcd MB |
923 | static inline int regmap_raw_write(struct regmap *map, unsigned int reg, |
924 | const void *val, size_t val_len) | |
925 | { | |
926 | WARN_ONCE(1, "regmap API is disabled"); | |
927 | return -EINVAL; | |
928 | } | |
929 | ||
0d509f2b MB |
930 | static inline int regmap_raw_write_async(struct regmap *map, unsigned int reg, |
931 | const void *val, size_t val_len) | |
932 | { | |
933 | WARN_ONCE(1, "regmap API is disabled"); | |
934 | return -EINVAL; | |
935 | } | |
936 | ||
9cde5fcd MB |
937 | static inline int regmap_bulk_write(struct regmap *map, unsigned int reg, |
938 | const void *val, size_t val_count) | |
939 | { | |
940 | WARN_ONCE(1, "regmap API is disabled"); | |
941 | return -EINVAL; | |
942 | } | |
943 | ||
944 | static inline int regmap_read(struct regmap *map, unsigned int reg, | |
945 | unsigned int *val) | |
946 | { | |
947 | WARN_ONCE(1, "regmap API is disabled"); | |
948 | return -EINVAL; | |
949 | } | |
950 | ||
951 | static inline int regmap_raw_read(struct regmap *map, unsigned int reg, | |
952 | void *val, size_t val_len) | |
953 | { | |
954 | WARN_ONCE(1, "regmap API is disabled"); | |
955 | return -EINVAL; | |
956 | } | |
957 | ||
958 | static inline int regmap_bulk_read(struct regmap *map, unsigned int reg, | |
959 | void *val, size_t val_count) | |
960 | { | |
961 | WARN_ONCE(1, "regmap API is disabled"); | |
962 | return -EINVAL; | |
963 | } | |
964 | ||
91d31b9f KM |
965 | static inline int regmap_update_bits_base(struct regmap *map, unsigned int reg, |
966 | unsigned int mask, unsigned int val, | |
967 | bool *change, bool async, bool force) | |
fd4b7286 KM |
968 | { |
969 | WARN_ONCE(1, "regmap API is disabled"); | |
970 | return -EINVAL; | |
971 | } | |
972 | ||
28972eaa KM |
973 | static inline int regmap_field_update_bits_base(struct regmap_field *field, |
974 | unsigned int mask, unsigned int val, | |
975 | bool *change, bool async, bool force) | |
915f441b MB |
976 | { |
977 | WARN_ONCE(1, "regmap API is disabled"); | |
978 | return -EINVAL; | |
979 | } | |
980 | ||
e126edec KM |
981 | static inline int regmap_fields_update_bits_base(struct regmap_field *field, |
982 | unsigned int id, | |
983 | unsigned int mask, unsigned int val, | |
984 | bool *change, bool async, bool force) | |
915f441b MB |
985 | { |
986 | WARN_ONCE(1, "regmap API is disabled"); | |
987 | return -EINVAL; | |
988 | } | |
989 | ||
9cde5fcd MB |
990 | static inline int regmap_get_val_bytes(struct regmap *map) |
991 | { | |
992 | WARN_ONCE(1, "regmap API is disabled"); | |
993 | return -EINVAL; | |
994 | } | |
995 | ||
668abc72 SK |
996 | static inline int regmap_get_max_register(struct regmap *map) |
997 | { | |
998 | WARN_ONCE(1, "regmap API is disabled"); | |
999 | return -EINVAL; | |
1000 | } | |
1001 | ||
a2f776cb SK |
1002 | static inline int regmap_get_reg_stride(struct regmap *map) |
1003 | { | |
1004 | WARN_ONCE(1, "regmap API is disabled"); | |
1005 | return -EINVAL; | |
1006 | } | |
1007 | ||
9cde5fcd MB |
1008 | static inline int regcache_sync(struct regmap *map) |
1009 | { | |
1010 | WARN_ONCE(1, "regmap API is disabled"); | |
1011 | return -EINVAL; | |
1012 | } | |
1013 | ||
a313f9f5 MB |
1014 | static inline int regcache_sync_region(struct regmap *map, unsigned int min, |
1015 | unsigned int max) | |
1016 | { | |
1017 | WARN_ONCE(1, "regmap API is disabled"); | |
1018 | return -EINVAL; | |
1019 | } | |
1020 | ||
697e85bc MB |
1021 | static inline int regcache_drop_region(struct regmap *map, unsigned int min, |
1022 | unsigned int max) | |
1023 | { | |
1024 | WARN_ONCE(1, "regmap API is disabled"); | |
1025 | return -EINVAL; | |
1026 | } | |
1027 | ||
9cde5fcd MB |
1028 | static inline void regcache_cache_only(struct regmap *map, bool enable) |
1029 | { | |
1030 | WARN_ONCE(1, "regmap API is disabled"); | |
1031 | } | |
1032 | ||
1033 | static inline void regcache_cache_bypass(struct regmap *map, bool enable) | |
1034 | { | |
1035 | WARN_ONCE(1, "regmap API is disabled"); | |
1036 | } | |
1037 | ||
1038 | static inline void regcache_mark_dirty(struct regmap *map) | |
1039 | { | |
1040 | WARN_ONCE(1, "regmap API is disabled"); | |
1041 | } | |
1042 | ||
0d509f2b MB |
1043 | static inline void regmap_async_complete(struct regmap *map) |
1044 | { | |
1045 | WARN_ONCE(1, "regmap API is disabled"); | |
1046 | } | |
1047 | ||
9cde5fcd | 1048 | static inline int regmap_register_patch(struct regmap *map, |
a6baa3de | 1049 | const struct reg_sequence *regs, |
9cde5fcd MB |
1050 | int num_regs) |
1051 | { | |
1052 | WARN_ONCE(1, "regmap API is disabled"); | |
1053 | return -EINVAL; | |
1054 | } | |
1055 | ||
13ff50c8 NC |
1056 | static inline int regmap_parse_val(struct regmap *map, const void *buf, |
1057 | unsigned int *val) | |
1058 | { | |
1059 | WARN_ONCE(1, "regmap API is disabled"); | |
1060 | return -EINVAL; | |
1061 | } | |
1062 | ||
72b39f6f MB |
1063 | static inline struct regmap *dev_get_regmap(struct device *dev, |
1064 | const char *name) | |
1065 | { | |
72b39f6f MB |
1066 | return NULL; |
1067 | } | |
1068 | ||
8d7d3972 TT |
1069 | static inline struct device *regmap_get_device(struct regmap *map) |
1070 | { | |
1071 | WARN_ONCE(1, "regmap API is disabled"); | |
1d33dc6b | 1072 | return NULL; |
8d7d3972 TT |
1073 | } |
1074 | ||
9cde5fcd MB |
1075 | #endif |
1076 | ||
b83a313b | 1077 | #endif |