Merge tag 'sched_ext-for-6.12' of git://git.kernel.org/pub/scm/linux/kernel/git/tj...
[linux-2.6-block.git] / include / linux / phy.h
CommitLineData
2874c5fd 1/* SPDX-License-Identifier: GPL-2.0-or-later */
00db8189 2/*
00db8189 3 * Framework and drivers for configuring and reading different PHYs
d8de01b7 4 * Based on code in sungem_phy.c and (long-removed) gianfar_phy.c
00db8189
AF
5 *
6 * Author: Andy Fleming
7 *
8 * Copyright (c) 2004 Freescale Semiconductor, Inc.
00db8189
AF
9 */
10
11#ifndef __PHY_H
12#define __PHY_H
13
2220943a 14#include <linux/compiler.h>
00db8189 15#include <linux/spinlock.h>
13df29f6 16#include <linux/ethtool.h>
01e5b728 17#include <linux/leds.h>
b31cdffa 18#include <linux/linkmode.h>
a68a8138 19#include <linux/netlink.h>
bac83c65 20#include <linux/mdio.h>
13df29f6 21#include <linux/mii.h>
4715f65f 22#include <linux/mii_timestamper.h>
3e3aaf64 23#include <linux/module.h>
13df29f6
MR
24#include <linux/timer.h>
25#include <linux/workqueue.h>
8626d3b4 26#include <linux/mod_devicetable.h>
080bb352 27#include <linux/u64_stats_sync.h>
9010f9de 28#include <linux/irqreturn.h>
bd971ff0 29#include <linux/iopoll.h>
63490847 30#include <linux/refcount.h>
00db8189 31
60063497 32#include <linux/atomic.h>
fe0d4fd9 33#include <net/eee.h>
0ac49527 34
e9fbdf17 35#define PHY_DEFAULT_FEATURES (SUPPORTED_Autoneg | \
00db8189
AF
36 SUPPORTED_TP | \
37 SUPPORTED_MII)
38
e9fbdf17
FF
39#define PHY_10BT_FEATURES (SUPPORTED_10baseT_Half | \
40 SUPPORTED_10baseT_Full)
41
42#define PHY_100BT_FEATURES (SUPPORTED_100baseT_Half | \
43 SUPPORTED_100baseT_Full)
44
45#define PHY_1000BT_FEATURES (SUPPORTED_1000baseT_Half | \
00db8189
AF
46 SUPPORTED_1000baseT_Full)
47
719655a1
AL
48extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_basic_features) __ro_after_init;
49extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_basic_t1_features) __ro_after_init;
16178c8e 50extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_basic_t1s_p2mp_features) __ro_after_init;
719655a1
AL
51extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_gbit_features) __ro_after_init;
52extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_gbit_fibre_features) __ro_after_init;
53extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_gbit_all_ports_features) __ro_after_init;
54extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_10gbit_features) __ro_after_init;
9e857a40 55extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_10gbit_fec_features) __ro_after_init;
719655a1 56extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_10gbit_full_features) __ro_after_init;
14e47d1f 57extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_eee_cap1_features) __ro_after_init;
ef6ee3a3 58extern __ETHTOOL_DECLARE_LINK_MODE_MASK(phy_eee_cap2_features) __ro_after_init;
719655a1
AL
59
60#define PHY_BASIC_FEATURES ((unsigned long *)&phy_basic_features)
61#define PHY_BASIC_T1_FEATURES ((unsigned long *)&phy_basic_t1_features)
16178c8e 62#define PHY_BASIC_T1S_P2MP_FEATURES ((unsigned long *)&phy_basic_t1s_p2mp_features)
719655a1
AL
63#define PHY_GBIT_FEATURES ((unsigned long *)&phy_gbit_features)
64#define PHY_GBIT_FIBRE_FEATURES ((unsigned long *)&phy_gbit_fibre_features)
65#define PHY_GBIT_ALL_PORTS_FEATURES ((unsigned long *)&phy_gbit_all_ports_features)
66#define PHY_10GBIT_FEATURES ((unsigned long *)&phy_10gbit_features)
9e857a40 67#define PHY_10GBIT_FEC_FEATURES ((unsigned long *)&phy_10gbit_fec_features)
719655a1 68#define PHY_10GBIT_FULL_FEATURES ((unsigned long *)&phy_10gbit_full_features)
14e47d1f 69#define PHY_EEE_CAP1_FEATURES ((unsigned long *)&phy_eee_cap1_features)
ef6ee3a3 70#define PHY_EEE_CAP2_FEATURES ((unsigned long *)&phy_eee_cap2_features)
e9fbdf17 71
54638c6e
DE
72extern const int phy_basic_ports_array[3];
73extern const int phy_fibre_port_array[1];
74extern const int phy_all_ports_features_array[7];
3c1bcc86 75extern const int phy_10_100_features_array[4];
3254e0b9 76extern const int phy_basic_t1_features_array[3];
16178c8e 77extern const int phy_basic_t1s_p2mp_features_array[2];
3c1bcc86
AL
78extern const int phy_gbit_features_array[2];
79extern const int phy_10gbit_features_array[1];
80
c5e38a94
AF
81/*
82 * Set phydev->irq to PHY_POLL if interrupts are not supported,
93e8990c
HK
83 * or not desired for this PHY. Set to PHY_MAC_INTERRUPT if
84 * the attached MAC driver handles the interrupt
00db8189
AF
85 */
86#define PHY_POLL -1
93e8990c 87#define PHY_MAC_INTERRUPT -2
00db8189 88
a4307c0e
HK
89#define PHY_IS_INTERNAL 0x00000001
90#define PHY_RST_AFTER_CLK_EN 0x00000002
97c22438 91#define PHY_POLL_CABLE_TEST 0x00000004
a7e34480 92#define PHY_ALWAYS_CALL_SUSPEND 0x00000008
a9049e0c 93#define MDIO_DEVICE_IS_PHY 0x80000000
00db8189 94
4069a572
AL
95/**
96 * enum phy_interface_t - Interface Mode definitions
97 *
98 * @PHY_INTERFACE_MODE_NA: Not Applicable - don't touch
99 * @PHY_INTERFACE_MODE_INTERNAL: No interface, MAC and PHY combined
26183cfe
CF
100 * @PHY_INTERFACE_MODE_MII: Media-independent interface
101 * @PHY_INTERFACE_MODE_GMII: Gigabit media-independent interface
4069a572
AL
102 * @PHY_INTERFACE_MODE_SGMII: Serial gigabit media-independent interface
103 * @PHY_INTERFACE_MODE_TBI: Ten Bit Interface
104 * @PHY_INTERFACE_MODE_REVMII: Reverse Media Independent Interface
105 * @PHY_INTERFACE_MODE_RMII: Reduced Media Independent Interface
c858d436 106 * @PHY_INTERFACE_MODE_REVRMII: Reduced Media Independent Interface in PHY role
4069a572
AL
107 * @PHY_INTERFACE_MODE_RGMII: Reduced gigabit media-independent interface
108 * @PHY_INTERFACE_MODE_RGMII_ID: RGMII with Internal RX+TX delay
109 * @PHY_INTERFACE_MODE_RGMII_RXID: RGMII with Internal RX delay
110 * @PHY_INTERFACE_MODE_RGMII_TXID: RGMII with Internal RX delay
111 * @PHY_INTERFACE_MODE_RTBI: Reduced TBI
b9241f54 112 * @PHY_INTERFACE_MODE_SMII: Serial MII
4069a572
AL
113 * @PHY_INTERFACE_MODE_XGMII: 10 gigabit media-independent interface
114 * @PHY_INTERFACE_MODE_XLGMII:40 gigabit media-independent interface
115 * @PHY_INTERFACE_MODE_MOCA: Multimedia over Coax
83b5f025 116 * @PHY_INTERFACE_MODE_PSGMII: Penta SGMII
4069a572
AL
117 * @PHY_INTERFACE_MODE_QSGMII: Quad SGMII
118 * @PHY_INTERFACE_MODE_TRGMII: Turbo RGMII
b1ae3587 119 * @PHY_INTERFACE_MODE_100BASEX: 100 BaseX
4069a572
AL
120 * @PHY_INTERFACE_MODE_1000BASEX: 1000 BaseX
121 * @PHY_INTERFACE_MODE_2500BASEX: 2500 BaseX
7331d1d4 122 * @PHY_INTERFACE_MODE_5GBASER: 5G BaseR
4069a572
AL
123 * @PHY_INTERFACE_MODE_RXAUI: Reduced XAUI
124 * @PHY_INTERFACE_MODE_XAUI: 10 Gigabit Attachment Unit Interface
125 * @PHY_INTERFACE_MODE_10GBASER: 10G BaseR
a56c2868 126 * @PHY_INTERFACE_MODE_25GBASER: 25G BaseR
4069a572
AL
127 * @PHY_INTERFACE_MODE_USXGMII: Universal Serial 10GE MII
128 * @PHY_INTERFACE_MODE_10GKR: 10GBASE-KR - with Clause 73 AN
5e61fe15 129 * @PHY_INTERFACE_MODE_QUSGMII: Quad Universal SGMII
05ad5d45 130 * @PHY_INTERFACE_MODE_1000BASEKX: 1000Base-KX - with Clause 73 AN
777b8afb 131 * @PHY_INTERFACE_MODE_10G_QXGMII: 10G-QXGMII - 4 ports over 10G USXGMII
4069a572
AL
132 * @PHY_INTERFACE_MODE_MAX: Book keeping
133 *
134 * Describes the interface between the MAC and PHY.
135 */
e8a2b6a4 136typedef enum {
4157ef1b 137 PHY_INTERFACE_MODE_NA,
735d8a18 138 PHY_INTERFACE_MODE_INTERNAL,
e8a2b6a4
AF
139 PHY_INTERFACE_MODE_MII,
140 PHY_INTERFACE_MODE_GMII,
141 PHY_INTERFACE_MODE_SGMII,
142 PHY_INTERFACE_MODE_TBI,
2cc70ba4 143 PHY_INTERFACE_MODE_REVMII,
e8a2b6a4 144 PHY_INTERFACE_MODE_RMII,
c858d436 145 PHY_INTERFACE_MODE_REVRMII,
e8a2b6a4 146 PHY_INTERFACE_MODE_RGMII,
a999589c 147 PHY_INTERFACE_MODE_RGMII_ID,
7d400a4c
KP
148 PHY_INTERFACE_MODE_RGMII_RXID,
149 PHY_INTERFACE_MODE_RGMII_TXID,
4157ef1b
SG
150 PHY_INTERFACE_MODE_RTBI,
151 PHY_INTERFACE_MODE_SMII,
898dd0bd 152 PHY_INTERFACE_MODE_XGMII,
58b05e58 153 PHY_INTERFACE_MODE_XLGMII,
fd70f72c 154 PHY_INTERFACE_MODE_MOCA,
83b5f025 155 PHY_INTERFACE_MODE_PSGMII,
b9d12085 156 PHY_INTERFACE_MODE_QSGMII,
572de608 157 PHY_INTERFACE_MODE_TRGMII,
b1ae3587 158 PHY_INTERFACE_MODE_100BASEX,
55601a88
AL
159 PHY_INTERFACE_MODE_1000BASEX,
160 PHY_INTERFACE_MODE_2500BASEX,
7331d1d4 161 PHY_INTERFACE_MODE_5GBASER,
55601a88 162 PHY_INTERFACE_MODE_RXAUI,
c125ca09 163 PHY_INTERFACE_MODE_XAUI,
c114574e
RK
164 /* 10GBASE-R, XFI, SFI - single lane 10G Serdes */
165 PHY_INTERFACE_MODE_10GBASER,
a56c2868 166 PHY_INTERFACE_MODE_25GBASER,
4618d671 167 PHY_INTERFACE_MODE_USXGMII,
c114574e
RK
168 /* 10GBASE-KR - with Clause 73 AN */
169 PHY_INTERFACE_MODE_10GKR,
5e61fe15 170 PHY_INTERFACE_MODE_QUSGMII,
05ad5d45 171 PHY_INTERFACE_MODE_1000BASEKX,
777b8afb 172 PHY_INTERFACE_MODE_10G_QXGMII,
8a2fe56e 173 PHY_INTERFACE_MODE_MAX,
e8a2b6a4
AF
174} phy_interface_t;
175
8e20f591
RKO
176/* PHY interface mode bitmap handling */
177#define DECLARE_PHY_INTERFACE_MASK(name) \
178 DECLARE_BITMAP(name, PHY_INTERFACE_MODE_MAX)
179
180static inline void phy_interface_zero(unsigned long *intf)
181{
182 bitmap_zero(intf, PHY_INTERFACE_MODE_MAX);
183}
184
185static inline bool phy_interface_empty(const unsigned long *intf)
186{
187 return bitmap_empty(intf, PHY_INTERFACE_MODE_MAX);
188}
189
190static inline void phy_interface_and(unsigned long *dst, const unsigned long *a,
191 const unsigned long *b)
192{
193 bitmap_and(dst, a, b, PHY_INTERFACE_MODE_MAX);
194}
195
196static inline void phy_interface_or(unsigned long *dst, const unsigned long *a,
197 const unsigned long *b)
198{
199 bitmap_or(dst, a, b, PHY_INTERFACE_MODE_MAX);
200}
201
202static inline void phy_interface_set_rgmii(unsigned long *intf)
203{
204 __set_bit(PHY_INTERFACE_MODE_RGMII, intf);
205 __set_bit(PHY_INTERFACE_MODE_RGMII_ID, intf);
206 __set_bit(PHY_INTERFACE_MODE_RGMII_RXID, intf);
207 __set_bit(PHY_INTERFACE_MODE_RGMII_TXID, intf);
208}
209
e86c6569 210/*
4069a572 211 * phy_supported_speeds - return all speeds currently supported by a PHY device
1f9127ca
ZB
212 */
213unsigned int phy_supported_speeds(struct phy_device *phy,
214 unsigned int *speeds,
215 unsigned int size);
216
8a2fe56e 217/**
d8de01b7
RD
218 * phy_modes - map phy_interface_t enum to device tree binding of phy-mode
219 * @interface: enum phy_interface_t value
220 *
4069a572 221 * Description: maps enum &phy_interface_t defined in this file
8a2fe56e 222 * into the device tree binding of 'phy-mode', so that Ethernet
4069a572 223 * device driver can get PHY interface from device tree.
8a2fe56e
FF
224 */
225static inline const char *phy_modes(phy_interface_t interface)
226{
227 switch (interface) {
228 case PHY_INTERFACE_MODE_NA:
229 return "";
735d8a18
FF
230 case PHY_INTERFACE_MODE_INTERNAL:
231 return "internal";
8a2fe56e
FF
232 case PHY_INTERFACE_MODE_MII:
233 return "mii";
234 case PHY_INTERFACE_MODE_GMII:
235 return "gmii";
236 case PHY_INTERFACE_MODE_SGMII:
237 return "sgmii";
238 case PHY_INTERFACE_MODE_TBI:
239 return "tbi";
240 case PHY_INTERFACE_MODE_REVMII:
241 return "rev-mii";
242 case PHY_INTERFACE_MODE_RMII:
243 return "rmii";
c858d436
VO
244 case PHY_INTERFACE_MODE_REVRMII:
245 return "rev-rmii";
8a2fe56e
FF
246 case PHY_INTERFACE_MODE_RGMII:
247 return "rgmii";
248 case PHY_INTERFACE_MODE_RGMII_ID:
249 return "rgmii-id";
250 case PHY_INTERFACE_MODE_RGMII_RXID:
251 return "rgmii-rxid";
252 case PHY_INTERFACE_MODE_RGMII_TXID:
253 return "rgmii-txid";
254 case PHY_INTERFACE_MODE_RTBI:
255 return "rtbi";
256 case PHY_INTERFACE_MODE_SMII:
257 return "smii";
258 case PHY_INTERFACE_MODE_XGMII:
259 return "xgmii";
58b05e58
JA
260 case PHY_INTERFACE_MODE_XLGMII:
261 return "xlgmii";
fd70f72c
FF
262 case PHY_INTERFACE_MODE_MOCA:
263 return "moca";
83b5f025
GJ
264 case PHY_INTERFACE_MODE_PSGMII:
265 return "psgmii";
b9d12085
TP
266 case PHY_INTERFACE_MODE_QSGMII:
267 return "qsgmii";
572de608
SW
268 case PHY_INTERFACE_MODE_TRGMII:
269 return "trgmii";
55601a88
AL
270 case PHY_INTERFACE_MODE_1000BASEX:
271 return "1000base-x";
05ad5d45
SA
272 case PHY_INTERFACE_MODE_1000BASEKX:
273 return "1000base-kx";
55601a88
AL
274 case PHY_INTERFACE_MODE_2500BASEX:
275 return "2500base-x";
7331d1d4
PS
276 case PHY_INTERFACE_MODE_5GBASER:
277 return "5gbase-r";
55601a88
AL
278 case PHY_INTERFACE_MODE_RXAUI:
279 return "rxaui";
c125ca09
RK
280 case PHY_INTERFACE_MODE_XAUI:
281 return "xaui";
c114574e
RK
282 case PHY_INTERFACE_MODE_10GBASER:
283 return "10gbase-r";
a56c2868
SH
284 case PHY_INTERFACE_MODE_25GBASER:
285 return "25gbase-r";
4618d671
HK
286 case PHY_INTERFACE_MODE_USXGMII:
287 return "usxgmii";
c114574e
RK
288 case PHY_INTERFACE_MODE_10GKR:
289 return "10gbase-kr";
b1ae3587
BJ
290 case PHY_INTERFACE_MODE_100BASEX:
291 return "100base-x";
5e61fe15
MC
292 case PHY_INTERFACE_MODE_QUSGMII:
293 return "qusgmii";
777b8afb
VO
294 case PHY_INTERFACE_MODE_10G_QXGMII:
295 return "10g-qxgmii";
8a2fe56e
FF
296 default:
297 return "unknown";
298 }
299}
300
e8a2b6a4 301#define PHY_INIT_TIMEOUT 100000
00db8189 302#define PHY_FORCE_TIMEOUT 10
00db8189 303
e8a2b6a4 304#define PHY_MAX_ADDR 32
00db8189 305
a4d00f17 306/* Used when trying to connect to a specific phy (mii bus id:phy device id) */
9d9326d3
AF
307#define PHY_ID_FMT "%s:%02x"
308
4567d686 309#define MII_BUS_ID_SIZE 61
a4d00f17 310
313162d0 311struct device;
60495b66 312struct kernel_hwtstamp_config;
9525ae83 313struct phylink;
298e54fa
RK
314struct sfp_bus;
315struct sfp_upstream_ops;
313162d0
PG
316struct sk_buff;
317
4069a572
AL
318/**
319 * struct mdio_bus_stats - Statistics counters for MDIO busses
320 * @transfers: Total number of transfers, i.e. @writes + @reads
321 * @errors: Number of MDIO transfers that returned an error
322 * @writes: Number of write transfers
323 * @reads: Number of read transfers
324 * @syncp: Synchronisation for incrementing statistics
325 */
080bb352
FF
326struct mdio_bus_stats {
327 u64_stats_t transfers;
328 u64_stats_t errors;
329 u64_stats_t writes;
330 u64_stats_t reads;
331 /* Must be last, add new statistics above */
332 struct u64_stats_sync syncp;
333};
334
4069a572
AL
335/**
336 * struct phy_package_shared - Shared information in PHY packages
9eea577e
CM
337 * @base_addr: Base PHY address of PHY package used to combine PHYs
338 * in one package and for offset calculation of phy_package_read/write
471e8fd3 339 * @np: Pointer to the Device Node if PHY package defined in DT
4069a572
AL
340 * @refcnt: Number of PHYs connected to this shared data
341 * @flags: Initialization of PHY package
342 * @priv_size: Size of the shared private data @priv
343 * @priv: Driver private data shared across a PHY package
344 *
345 * Represents a shared structure between different phydev's in the same
63490847
MW
346 * package, for example a quad PHY. See phy_package_join() and
347 * phy_package_leave().
348 */
349struct phy_package_shared {
9eea577e 350 u8 base_addr;
471e8fd3
CM
351 /* With PHY package defined in DT this points to the PHY package node */
352 struct device_node *np;
63490847
MW
353 refcount_t refcnt;
354 unsigned long flags;
355 size_t priv_size;
356
357 /* private data pointer */
358 /* note that this pointer is shared between different phydevs and
359 * the user has to take care of appropriate locking. It is allocated
360 * and freed automatically by phy_package_join() and
361 * phy_package_leave().
362 */
363 void *priv;
364};
365
366/* used as bit number in atomic bitops */
0ef44e5c
AT
367#define PHY_SHARED_F_INIT_DONE 0
368#define PHY_SHARED_F_PROBE_DONE 1
63490847 369
4069a572
AL
370/**
371 * struct mii_bus - Represents an MDIO bus
372 *
373 * @owner: Who owns this device
374 * @name: User friendly name for this MDIO device, or driver name
375 * @id: Unique identifier for this bus, typical from bus hierarchy
376 * @priv: Driver private data
377 *
c5e38a94
AF
378 * The Bus class for PHYs. Devices which provide access to
379 * PHYs should register using this structure
380 */
00db8189 381struct mii_bus {
3e3aaf64 382 struct module *owner;
00db8189 383 const char *name;
9d9326d3 384 char id[MII_BUS_ID_SIZE];
00db8189 385 void *priv;
4069a572 386 /** @read: Perform a read transfer on the bus */
ccaa953e 387 int (*read)(struct mii_bus *bus, int addr, int regnum);
4069a572 388 /** @write: Perform a write transfer on the bus */
ccaa953e 389 int (*write)(struct mii_bus *bus, int addr, int regnum, u16 val);
4e4aafcd
AL
390 /** @read_c45: Perform a C45 read transfer on the bus */
391 int (*read_c45)(struct mii_bus *bus, int addr, int devnum, int regnum);
392 /** @write_c45: Perform a C45 write transfer on the bus */
393 int (*write_c45)(struct mii_bus *bus, int addr, int devnum,
394 int regnum, u16 val);
4069a572 395 /** @reset: Perform a reset of the bus */
00db8189 396 int (*reset)(struct mii_bus *bus);
4069a572
AL
397
398 /** @stats: Statistic counters per device on the bus */
080bb352 399 struct mdio_bus_stats stats[PHY_MAX_ADDR];
00db8189 400
4069a572
AL
401 /**
402 * @mdio_lock: A lock to ensure that only one thing can read/write
c5e38a94
AF
403 * the MDIO bus at a time
404 */
35b5f6b1 405 struct mutex mdio_lock;
00db8189 406
4069a572 407 /** @parent: Parent device of this bus */
18ee49dd 408 struct device *parent;
4069a572 409 /** @state: State of bus structure */
46abc021
LB
410 enum {
411 MDIOBUS_ALLOCATED = 1,
412 MDIOBUS_REGISTERED,
413 MDIOBUS_UNREGISTERED,
414 MDIOBUS_RELEASED,
415 } state;
4069a572
AL
416
417 /** @dev: Kernel device representation */
46abc021 418 struct device dev;
00db8189 419
4069a572 420 /** @mdio_map: list of all MDIO devices on bus */
7f854420 421 struct mdio_device *mdio_map[PHY_MAX_ADDR];
00db8189 422
4069a572 423 /** @phy_mask: PHY addresses to be ignored when probing */
f896424c
MP
424 u32 phy_mask;
425
4069a572 426 /** @phy_ignore_ta_mask: PHY addresses to ignore the TA/read failure */
922f2dd1
FF
427 u32 phy_ignore_ta_mask;
428
4069a572
AL
429 /**
430 * @irq: An array of interrupts, each PHY's interrupt at the index
e7f4dc35 431 * matching its address
c5e38a94 432 */
e7f4dc35 433 int irq[PHY_MAX_ADDR];
69226896 434
4069a572 435 /** @reset_delay_us: GPIO reset pulse width in microseconds */
69226896 436 int reset_delay_us;
4069a572 437 /** @reset_post_delay_us: GPIO reset deassert delay in microseconds */
bb383129 438 int reset_post_delay_us;
4069a572 439 /** @reset_gpiod: Reset GPIO descriptor pointer */
d396e84c 440 struct gpio_desc *reset_gpiod;
63490847 441
4069a572 442 /** @shared_lock: protect access to the shared element */
63490847
MW
443 struct mutex shared_lock;
444
4069a572 445 /** @shared: shared state across different PHYs */
63490847 446 struct phy_package_shared *shared[PHY_MAX_ADDR];
00db8189 447};
46abc021 448#define to_mii_bus(d) container_of(d, struct mii_bus, dev)
00db8189 449
4069a572
AL
450struct mii_bus *mdiobus_alloc_size(size_t size);
451
452/**
453 * mdiobus_alloc - Allocate an MDIO bus structure
454 *
455 * The internal state of the MDIO bus will be set of MDIOBUS_ALLOCATED ready
456 * for the driver to register the bus.
457 */
eb8a54a7
TT
458static inline struct mii_bus *mdiobus_alloc(void)
459{
460 return mdiobus_alloc_size(0);
461}
462
3e3aaf64 463int __mdiobus_register(struct mii_bus *bus, struct module *owner);
ac3a68d5
BG
464int __devm_mdiobus_register(struct device *dev, struct mii_bus *bus,
465 struct module *owner);
3e3aaf64 466#define mdiobus_register(bus) __mdiobus_register(bus, THIS_MODULE)
ac3a68d5
BG
467#define devm_mdiobus_register(dev, bus) \
468 __devm_mdiobus_register(dev, bus, THIS_MODULE)
38f961e7 469
2e888103
LB
470void mdiobus_unregister(struct mii_bus *bus);
471void mdiobus_free(struct mii_bus *bus);
6d48f44b
GS
472struct mii_bus *devm_mdiobus_alloc_size(struct device *dev, int sizeof_priv);
473static inline struct mii_bus *devm_mdiobus_alloc(struct device *dev)
474{
475 return devm_mdiobus_alloc_size(dev, 0);
476}
477
ce69e216 478struct mii_bus *mdio_find_bus(const char *mdio_name);
d41e1277 479struct phy_device *mdiobus_scan_c22(struct mii_bus *bus, int addr);
2e888103 480
695bce8f
HK
481#define PHY_INTERRUPT_DISABLED false
482#define PHY_INTERRUPT_ENABLED true
00db8189 483
4069a572
AL
484/**
485 * enum phy_state - PHY state machine states:
00db8189 486 *
4069a572 487 * @PHY_DOWN: PHY device and driver are not ready for anything. probe
00db8189
AF
488 * should be called if and only if the PHY is in this state,
489 * given that the PHY device exists.
4069a572 490 * - PHY driver probe function will set the state to @PHY_READY
00db8189 491 *
4069a572 492 * @PHY_READY: PHY is ready to send and receive packets, but the
00db8189 493 * controller is not. By default, PHYs which do not implement
899a3cbb 494 * probe will be set to this state by phy_probe().
00db8189
AF
495 * - start will set the state to UP
496 *
4069a572 497 * @PHY_UP: The PHY and attached device are ready to do work.
00db8189 498 * Interrupts should be started here.
4069a572 499 * - timer moves to @PHY_NOLINK or @PHY_RUNNING
00db8189 500 *
4069a572
AL
501 * @PHY_NOLINK: PHY is up, but not currently plugged in.
502 * - irq or timer will set @PHY_RUNNING if link comes back
503 * - phy_stop moves to @PHY_HALTED
00db8189 504 *
4069a572 505 * @PHY_RUNNING: PHY is currently up, running, and possibly sending
00db8189 506 * and/or receiving packets
4069a572
AL
507 * - irq or timer will set @PHY_NOLINK if link goes down
508 * - phy_stop moves to @PHY_HALTED
00db8189 509 *
4069a572 510 * @PHY_CABLETEST: PHY is performing a cable test. Packet reception/sending
a68a8138
AL
511 * is not expected to work, carrier will be indicated as down. PHY will be
512 * poll once per second, or on interrupt for it current state.
513 * Once complete, move to UP to restart the PHY.
4069a572 514 * - phy_stop aborts the running test and moves to @PHY_HALTED
a68a8138 515 *
59088b5a 516 * @PHY_HALTED: PHY is up, but no polling or interrupts are done.
4069a572 517 * - phy_start moves to @PHY_UP
59088b5a
RKO
518 *
519 * @PHY_ERROR: PHY is up, but is in an error state.
520 * - phy_stop moves to @PHY_HALTED
00db8189
AF
521 */
522enum phy_state {
4017b4d3 523 PHY_DOWN = 0,
00db8189 524 PHY_READY,
2b3e88ea 525 PHY_HALTED,
59088b5a 526 PHY_ERROR,
00db8189 527 PHY_UP,
00db8189
AF
528 PHY_RUNNING,
529 PHY_NOLINK,
a68a8138 530 PHY_CABLETEST,
00db8189
AF
531};
532
c746053d
RK
533#define MDIO_MMD_NUM 32
534
ac28b9f8
DD
535/**
536 * struct phy_c45_device_ids - 802.3-c45 Device Identifiers
320ed3bf
RK
537 * @devices_in_package: IEEE 802.3 devices in package register value.
538 * @mmds_present: bit vector of MMDs present.
ac28b9f8
DD
539 * @device_ids: The device identifer for each present device.
540 */
541struct phy_c45_device_ids {
542 u32 devices_in_package;
320ed3bf 543 u32 mmds_present;
389a3389 544 u32 device_ids[MDIO_MMD_NUM];
ac28b9f8 545};
c1f19b51 546
76564261 547struct macsec_context;
2e181358 548struct macsec_ops;
76564261 549
4069a572
AL
550/**
551 * struct phy_device - An instance of a PHY
00db8189 552 *
4069a572
AL
553 * @mdio: MDIO bus this PHY is on
554 * @drv: Pointer to the driver for this PHY instance
bc66fa87
XW
555 * @devlink: Create a link between phy dev and mac dev, if the external phy
556 * used by current mac interface is managed by another mac interface.
38496878
MC
557 * @phyindex: Unique id across the phy's parent tree of phys to address the PHY
558 * from userspace, similar to ifindex. A zero index means the PHY
559 * wasn't assigned an id yet.
4069a572
AL
560 * @phy_id: UID for this device found during discovery
561 * @c45_ids: 802.3-c45 Device Identifiers if is_c45.
562 * @is_c45: Set to true if this PHY uses clause 45 addressing.
563 * @is_internal: Set to true if this PHY is internal to a MAC.
564 * @is_pseudo_fixed_link: Set to true if this PHY is an Ethernet switch, etc.
565 * @is_gigabit_capable: Set to true if PHY supports 1000Mbps
566 * @has_fixups: Set to true if this PHY has fixups/quirks.
567 * @suspended: Set to true if this PHY has been suspended successfully.
568 * @suspended_by_mdio_bus: Set to true if this PHY was suspended by MDIO bus.
569 * @sysfs_links: Internal boolean tracking sysfs symbolic links setup/removal.
570 * @loopback_enabled: Set true if this PHY has been loopbacked successfully.
571 * @downshifted_rate: Set true if link speed has been downshifted.
b834489b 572 * @is_on_sfp_module: Set true if PHY is located on an SFP module.
fba863b8 573 * @mac_managed_pm: Set true if MAC driver takes of suspending/resuming PHY
a7e34480
FF
574 * @wol_enabled: Set to true if the PHY or the attached MAC have Wake-on-LAN
575 * enabled.
4069a572
AL
576 * @state: State of the PHY for management purposes
577 * @dev_flags: Device-specific flags used by the PHY driver.
a97770cc
YS
578 *
579 * - Bits [15:0] are free to use by the PHY driver to communicate
580 * driver specific behavior.
581 * - Bits [23:16] are currently reserved for future use.
582 * - Bits [31:24] are reserved for defining generic
583 * PHY driver behavior.
4069a572 584 * @irq: IRQ number of the PHY's interrupt (-1 if none)
4069a572
AL
585 * @phylink: Pointer to phylink instance for this PHY
586 * @sfp_bus_attached: Flag indicating whether the SFP bus has been attached
587 * @sfp_bus: SFP bus attached to this PHY's fiber port
588 * @attached_dev: The attached enet driver's device instance ptr
589 * @adjust_link: Callback for the enet controller to respond to changes: in the
590 * link state.
591 * @phy_link_change: Callback for phylink for notification of link change
592 * @macsec_ops: MACsec offloading ops.
00db8189 593 *
4069a572
AL
594 * @speed: Current link speed
595 * @duplex: Current duplex
4217a64e 596 * @port: Current port
4069a572
AL
597 * @pause: Current pause
598 * @asym_pause: Current asymmetric pause
599 * @supported: Combined MAC/PHY supported linkmodes
600 * @advertising: Currently advertised linkmodes
601 * @adv_old: Saved advertised while power saving for WoL
14e47d1f 602 * @supported_eee: supported PHY EEE linkmodes
3eeca4e1
OR
603 * @advertising_eee: Currently advertised EEE linkmodes
604 * @eee_enabled: Flag indicating whether the EEE feature is enabled
e3b6876a 605 * @enable_tx_lpi: When True, MAC should transmit LPI to PHY
fe0d4fd9 606 * @eee_cfg: User configuration of EEE
4069a572 607 * @lp_advertising: Current link partner advertised linkmodes
eca68a3c 608 * @host_interfaces: PHY interface modes supported by host
4069a572
AL
609 * @eee_broken_modes: Energy efficient ethernet modes which should be prohibited
610 * @autoneg: Flag autoneg being used
0c3e10cb 611 * @rate_matching: Current rate matching mode
4069a572
AL
612 * @link: Current link state
613 * @autoneg_complete: Flag auto negotiation of the link has completed
614 * @mdix: Current crossover
615 * @mdix_ctrl: User setting of crossover
3da8ffd8 616 * @pma_extable: Cached value of PMA/PMD Extended Abilities Register
4069a572 617 * @interrupts: Flag interrupts have been enabled
1758bde2
LW
618 * @irq_suspended: Flag indicating PHY is suspended and therefore interrupt
619 * handling shall be postponed until PHY has resumed
620 * @irq_rerun: Flag indicating interrupts occurred while PHY was suspended,
621 * requiring a rerun of the interrupt handler after resume
2dd35600
KM
622 * @default_timestamp: Flag indicating whether we are using the phy
623 * timestamp as the default one
4069a572 624 * @interface: enum phy_interface_t value
243ad8df
RKO
625 * @possible_interfaces: bitmap if interface modes that the attached PHY
626 * will switch between depending on media speed.
4069a572
AL
627 * @skb: Netlink message for cable diagnostics
628 * @nest: Netlink nest used for cable diagnostics
629 * @ehdr: nNtlink header for cable diagnostics
630 * @phy_led_triggers: Array of LED triggers
631 * @phy_num_led_triggers: Number of triggers in @phy_led_triggers
632 * @led_link_trigger: LED trigger for link up/down
633 * @last_triggered: last LED trigger for link speed
01e5b728 634 * @leds: list of PHY LED structures
4069a572
AL
635 * @master_slave_set: User requested master/slave configuration
636 * @master_slave_get: Current master/slave advertisement
637 * @master_slave_state: Current master/slave configuration
638 * @mii_ts: Pointer to time stamper callbacks
5e82147d 639 * @psec: Pointer to Power Sourcing Equipment control struct
4069a572
AL
640 * @lock: Mutex for serialization access to PHY
641 * @state_queue: Work queue for state machine
9a0f830f 642 * @link_down_events: Number of times link was lost
4069a572
AL
643 * @shared: Pointer to private data shared by phys in one package
644 * @priv: Pointer to driver private data
00db8189
AF
645 *
646 * interrupts currently only supports enabled or disabled,
647 * but could be changed in the future to support enabling
648 * and disabling specific interrupts
649 *
650 * Contains some infrastructure for polling and interrupt
651 * handling, as well as handling shifts in PHY hardware state
652 */
653struct phy_device {
e5a03bfd
AL
654 struct mdio_device mdio;
655
00db8189
AF
656 /* Information about the PHY type */
657 /* And management functions */
0bd199fd 658 const struct phy_driver *drv;
00db8189 659
bc66fa87
XW
660 struct device_link *devlink;
661
38496878 662 u32 phyindex;
00db8189
AF
663 u32 phy_id;
664
ac28b9f8 665 struct phy_c45_device_ids c45_ids;
87e5808d
HK
666 unsigned is_c45:1;
667 unsigned is_internal:1;
668 unsigned is_pseudo_fixed_link:1;
3b8b11f9 669 unsigned is_gigabit_capable:1;
87e5808d
HK
670 unsigned has_fixups:1;
671 unsigned suspended:1;
611d779a 672 unsigned suspended_by_mdio_bus:1;
87e5808d
HK
673 unsigned sysfs_links:1;
674 unsigned loopback_enabled:1;
5eee3bb7 675 unsigned downshifted_rate:1;
b834489b 676 unsigned is_on_sfp_module:1;
fba863b8 677 unsigned mac_managed_pm:1;
a7e34480 678 unsigned wol_enabled:1;
87e5808d
HK
679
680 unsigned autoneg:1;
681 /* The most recently read link state */
682 unsigned link:1;
4950c2ba 683 unsigned autoneg_complete:1;
ac28b9f8 684
695bce8f
HK
685 /* Interrupts are enabled */
686 unsigned interrupts:1;
1758bde2
LW
687 unsigned irq_suspended:1;
688 unsigned irq_rerun:1;
695bce8f 689
2dd35600
KM
690 unsigned default_timestamp:1;
691
0c3e10cb
SA
692 int rate_matching;
693
00db8189
AF
694 enum phy_state state;
695
696 u32 dev_flags;
697
e8a2b6a4 698 phy_interface_t interface;
243ad8df 699 DECLARE_PHY_INTERFACE_MASK(possible_interfaces);
e8a2b6a4 700
c5e38a94
AF
701 /*
702 * forced speed & duplex (no autoneg)
00db8189
AF
703 * partner speed & duplex & pause (autoneg)
704 */
705 int speed;
706 int duplex;
4217a64e 707 int port;
00db8189
AF
708 int pause;
709 int asym_pause;
bdbdac76
OR
710 u8 master_slave_get;
711 u8 master_slave_set;
712 u8 master_slave_state;
00db8189 713
3c1bcc86
AL
714 /* Union of PHY and Attached devices' supported link modes */
715 /* See ethtool.h for more info */
716 __ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
717 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising);
c0ec3c27 718 __ETHTOOL_DECLARE_LINK_MODE_MASK(lp_advertising);
65b27995
HK
719 /* used with phy_speed_down */
720 __ETHTOOL_DECLARE_LINK_MODE_MASK(adv_old);
49168d19 721 /* used for eee validation and configuration*/
14e47d1f 722 __ETHTOOL_DECLARE_LINK_MODE_MASK(supported_eee);
3eeca4e1
OR
723 __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising_eee);
724 bool eee_enabled;
00db8189 725
eca68a3c
MB
726 /* Host supported PHY interface types. Should be ignored if empty. */
727 DECLARE_PHY_INTERFACE_MASK(host_interfaces);
728
d853d145 729 /* Energy efficient ethernet modes which should be prohibited */
730 u32 eee_broken_modes;
e3b6876a 731 bool enable_tx_lpi;
fe0d4fd9 732 struct eee_config eee_cfg;
d853d145 733
2e0bc452
ZB
734#ifdef CONFIG_LED_TRIGGER_PHY
735 struct phy_led_trigger *phy_led_triggers;
736 unsigned int phy_num_led_triggers;
737 struct phy_led_trigger *last_triggered;
3928ee64
MS
738
739 struct phy_led_trigger *led_link_trigger;
2e0bc452 740#endif
01e5b728 741 struct list_head leds;
2e0bc452 742
c5e38a94
AF
743 /*
744 * Interrupt number for this PHY
745 * -1 means no interrupt
746 */
00db8189
AF
747 int irq;
748
749 /* private data pointer */
750 /* For use by PHYs to maintain extra state */
751 void *priv;
752
63490847
MW
753 /* shared data pointer */
754 /* For use by PHYs inside the same package that need a shared state. */
755 struct phy_package_shared *shared;
756
1dd3f212
AL
757 /* Reporting cable test results */
758 struct sk_buff *skb;
759 void *ehdr;
760 struct nlattr *nest;
761
00db8189 762 /* Interrupt and Polling infrastructure */
a390d1f3 763 struct delayed_work state_queue;
00db8189 764
35b5f6b1 765 struct mutex lock;
00db8189 766
298e54fa
RK
767 /* This may be modified under the rtnl lock */
768 bool sfp_bus_attached;
769 struct sfp_bus *sfp_bus;
9525ae83 770 struct phylink *phylink;
00db8189 771 struct net_device *attached_dev;
4715f65f 772 struct mii_timestamper *mii_ts;
5e82147d 773 struct pse_control *psec;
00db8189 774
634ec36c 775 u8 mdix;
f4ed2fe3 776 u8 mdix_ctrl;
634ec36c 777
3da8ffd8
AT
778 int pma_extable;
779
9a0f830f
JK
780 unsigned int link_down_events;
781
a307593a 782 void (*phy_link_change)(struct phy_device *phydev, bool up);
00db8189 783 void (*adjust_link)(struct net_device *dev);
2e181358
AT
784
785#if IS_ENABLED(CONFIG_MACSEC)
786 /* MACsec management functions */
787 const struct macsec_ops *macsec_ops;
788#endif
00db8189 789};
7eab14de 790
7d885863
MW
791/* Generic phy_device::dev_flags */
792#define PHY_F_NO_IRQ 0x80000000
21d9ba5b 793#define PHY_F_RXC_ALWAYS_ON 0x40000000
7d885863 794
7eab14de
AL
795static inline struct phy_device *to_phy_device(const struct device *dev)
796{
797 return container_of(to_mdio_device(dev), struct phy_device, mdio);
798}
00db8189 799
4069a572
AL
800/**
801 * struct phy_tdr_config - Configuration of a TDR raw test
802 *
803 * @first: Distance for first data collection point
804 * @last: Distance for last data collection point
805 * @step: Step between data collection points
806 * @pair: Bitmap of cable pairs to collect data for
807 *
808 * A structure containing possible configuration parameters
f2bc8ad3
AL
809 * for a TDR cable test. The driver does not need to implement
810 * all the parameters, but should report what is actually used.
4069a572 811 * All distances are in centimeters.
f2bc8ad3
AL
812 */
813struct phy_tdr_config {
814 u32 first;
815 u32 last;
816 u32 step;
817 s8 pair;
818};
819#define PHY_PAIR_ALL -1
820
8580e16c
PB
821/**
822 * struct phy_plca_cfg - Configuration of the PLCA (Physical Layer Collision
823 * Avoidance) Reconciliation Sublayer.
824 *
825 * @version: read-only PLCA register map version. -1 = not available. Ignored
826 * when setting the configuration. Format is the same as reported by the PLCA
827 * IDVER register (31.CA00). -1 = not available.
828 * @enabled: PLCA configured mode (enabled/disabled). -1 = not available / don't
829 * set. 0 = disabled, anything else = enabled.
830 * @node_id: the PLCA local node identifier. -1 = not available / don't set.
831 * Allowed values [0 .. 254]. 255 = node disabled.
832 * @node_cnt: the PLCA node count (maximum number of nodes having a TO). Only
833 * meaningful for the coordinator (node_id = 0). -1 = not available / don't
834 * set. Allowed values [1 .. 255].
835 * @to_tmr: The value of the PLCA to_timer in bit-times, which determines the
836 * PLCA transmit opportunity window opening. See IEEE802.3 Clause 148 for
837 * more details. The to_timer shall be set equal over all nodes.
838 * -1 = not available / don't set. Allowed values [0 .. 255].
839 * @burst_cnt: controls how many additional frames a node is allowed to send in
840 * single transmit opportunity (TO). The default value of 0 means that the
841 * node is allowed exactly one frame per TO. A value of 1 allows two frames
842 * per TO, and so on. -1 = not available / don't set.
843 * Allowed values [0 .. 255].
844 * @burst_tmr: controls how many bit times to wait for the MAC to send a new
845 * frame before interrupting the burst. This value should be set to a value
846 * greater than the MAC inter-packet gap (which is typically 96 bits).
847 * -1 = not available / don't set. Allowed values [0 .. 255].
848 *
849 * A structure containing configuration parameters for setting/getting the PLCA
850 * RS configuration. The driver does not need to implement all the parameters,
851 * but should report what is actually used.
852 */
853struct phy_plca_cfg {
854 int version;
855 int enabled;
856 int node_id;
857 int node_cnt;
858 int to_tmr;
859 int burst_cnt;
860 int burst_tmr;
861};
862
863/**
864 * struct phy_plca_status - Status of the PLCA (Physical Layer Collision
865 * Avoidance) Reconciliation Sublayer.
866 *
867 * @pst: The PLCA status as reported by the PST bit in the PLCA STATUS
868 * register(31.CA03), indicating BEACON activity.
869 *
870 * A structure containing status information of the PLCA RS configuration.
871 * The driver does not need to implement all the parameters, but should report
872 * what is actually used.
873 */
874struct phy_plca_status {
875 bool pst;
876};
877
7ae215ee
CM
878/* Modes for PHY LED configuration */
879enum phy_led_modes {
880 PHY_LED_ACTIVE_LOW = 0,
881 PHY_LED_INACTIVE_HIGH_IMPEDANCE = 1,
882
883 /* keep it last */
884 __PHY_LED_MODES_NUM,
885};
886
01e5b728
AL
887/**
888 * struct phy_led: An LED driven by the PHY
889 *
890 * @list: List of LEDs
68481818 891 * @phydev: PHY this LED is attached to
01e5b728
AL
892 * @led_cdev: Standard LED class structure
893 * @index: Number of the LED
894 */
895struct phy_led {
896 struct list_head list;
68481818 897 struct phy_device *phydev;
01e5b728
AL
898 struct led_classdev led_cdev;
899 u8 index;
900};
901
68481818
AL
902#define to_phy_led(d) container_of(d, struct phy_led, led_cdev)
903
4069a572
AL
904/**
905 * struct phy_driver - Driver structure for a particular PHY type
00db8189 906 *
4069a572
AL
907 * @mdiodrv: Data common to all MDIO devices
908 * @phy_id: The result of reading the UID registers of this PHY
00db8189
AF
909 * type, and ANDing them with the phy_id_mask. This driver
910 * only works for PHYs with IDs which match this field
4069a572
AL
911 * @name: The friendly name of this PHY type
912 * @phy_id_mask: Defines the important bits of the phy_id
913 * @features: A mandatory list of features (speed, duplex, etc)
3e64cf7a 914 * supported by this PHY
4069a572 915 * @flags: A bitfield defining certain other features this PHY
00db8189 916 * supports (like interrupts)
4069a572 917 * @driver_data: Static driver data
00db8189 918 *
00fde795
HK
919 * All functions are optional. If config_aneg or read_status
920 * are not implemented, the phy core uses the genphy versions.
921 * Note that none of these functions should be called from
922 * interrupt time. The goal is for the bus read/write functions
923 * to be able to block when the bus transaction is happening,
924 * and be freed up by an interrupt (The MPC85xx has this ability,
925 * though it is not currently supported in the driver).
00db8189
AF
926 */
927struct phy_driver {
a9049e0c 928 struct mdio_driver_common mdiodrv;
00db8189
AF
929 u32 phy_id;
930 char *name;
511e3036 931 u32 phy_id_mask;
719655a1 932 const unsigned long * const features;
00db8189 933 u32 flags;
860f6e9e 934 const void *driver_data;
00db8189 935
4069a572
AL
936 /**
937 * @soft_reset: Called to issue a PHY software reset
9df81dd7
FF
938 */
939 int (*soft_reset)(struct phy_device *phydev);
940
4069a572
AL
941 /**
942 * @config_init: Called to initialize the PHY,
c5e38a94
AF
943 * including after a reset
944 */
00db8189
AF
945 int (*config_init)(struct phy_device *phydev);
946
4069a572
AL
947 /**
948 * @probe: Called during discovery. Used to set
c5e38a94
AF
949 * up device-specific structures, if any
950 */
00db8189
AF
951 int (*probe)(struct phy_device *phydev);
952
4069a572
AL
953 /**
954 * @get_features: Probe the hardware to determine what
955 * abilities it has. Should only set phydev->supported.
efbdfdc2
AL
956 */
957 int (*get_features)(struct phy_device *phydev);
958
0c3e10cb
SA
959 /**
960 * @get_rate_matching: Get the supported type of rate matching for a
961 * particular phy interface. This is used by phy consumers to determine
962 * whether to advertise lower-speed modes for that interface. It is
963 * assumed that if a rate matching mode is supported on an interface,
964 * then that interface's rate can be adapted to all slower link speeds
6d4cfcf9 965 * supported by the phy. If the interface is not supported, this should
0c3e10cb
SA
966 * return %RATE_MATCH_NONE.
967 */
968 int (*get_rate_matching)(struct phy_device *phydev,
969 phy_interface_t iface);
970
00db8189 971 /* PHY Power Management */
4069a572 972 /** @suspend: Suspend the hardware, saving state if needed */
00db8189 973 int (*suspend)(struct phy_device *phydev);
4069a572 974 /** @resume: Resume the hardware, restoring state if needed */
00db8189
AF
975 int (*resume)(struct phy_device *phydev);
976
4069a572
AL
977 /**
978 * @config_aneg: Configures the advertisement and resets
00db8189
AF
979 * autonegotiation if phydev->autoneg is on,
980 * forces the speed to the current settings in phydev
c5e38a94
AF
981 * if phydev->autoneg is off
982 */
00db8189
AF
983 int (*config_aneg)(struct phy_device *phydev);
984
4069a572 985 /** @aneg_done: Determines the auto negotiation result */
76a423a3
FF
986 int (*aneg_done)(struct phy_device *phydev);
987
4069a572 988 /** @read_status: Determines the negotiated speed and duplex */
00db8189
AF
989 int (*read_status)(struct phy_device *phydev);
990
767143a1
JK
991 /**
992 * @config_intr: Enables or disables interrupts.
6527b938
IC
993 * It should also clear any pending interrupts prior to enabling the
994 * IRQs and after disabling them.
a8729eb3 995 */
6527b938 996 int (*config_intr)(struct phy_device *phydev);
a8729eb3 997
4069a572 998 /** @handle_interrupt: Override default interrupt handling */
9010f9de 999 irqreturn_t (*handle_interrupt)(struct phy_device *phydev);
49644e68 1000
4069a572 1001 /** @remove: Clears up any memory if needed */
00db8189
AF
1002 void (*remove)(struct phy_device *phydev);
1003
4069a572
AL
1004 /**
1005 * @match_phy_device: Returns true if this is a suitable
1006 * driver for the given phydev. If NULL, matching is based on
1007 * phy_id and phy_id_mask.
a30e2c18
DD
1008 */
1009 int (*match_phy_device)(struct phy_device *phydev);
1010
4069a572
AL
1011 /**
1012 * @set_wol: Some devices (e.g. qnap TS-119P II) require PHY
1013 * register changes to enable Wake on LAN, so set_wol is
1014 * provided to be called in the ethernet driver's set_wol
1015 * function.
1016 */
42e836eb
MS
1017 int (*set_wol)(struct phy_device *dev, struct ethtool_wolinfo *wol);
1018
4069a572
AL
1019 /**
1020 * @get_wol: See set_wol, but for checking whether Wake on LAN
1021 * is enabled.
1022 */
42e836eb
MS
1023 void (*get_wol)(struct phy_device *dev, struct ethtool_wolinfo *wol);
1024
4069a572
AL
1025 /**
1026 * @link_change_notify: Called to inform a PHY device driver
1027 * when the core is about to change the link state. This
1028 * callback is supposed to be used as fixup hook for drivers
1029 * that need to take action when the link state
1030 * changes. Drivers are by no means allowed to mess with the
2b8f2a28
DM
1031 * PHY device structure in their implementations.
1032 */
1033 void (*link_change_notify)(struct phy_device *dev);
1034
4069a572
AL
1035 /**
1036 * @read_mmd: PHY specific driver override for reading a MMD
1037 * register. This function is optional for PHY specific
1038 * drivers. When not provided, the default MMD read function
1039 * will be used by phy_read_mmd(), which will use either a
1040 * direct read for Clause 45 PHYs or an indirect read for
1041 * Clause 22 PHYs. devnum is the MMD device number within the
1042 * PHY device, regnum is the register within the selected MMD
1043 * device.
1ee6b9bc
RK
1044 */
1045 int (*read_mmd)(struct phy_device *dev, int devnum, u16 regnum);
1046
4069a572
AL
1047 /**
1048 * @write_mmd: PHY specific driver override for writing a MMD
1049 * register. This function is optional for PHY specific
1050 * drivers. When not provided, the default MMD write function
1051 * will be used by phy_write_mmd(), which will use either a
1052 * direct write for Clause 45 PHYs, or an indirect write for
1053 * Clause 22 PHYs. devnum is the MMD device number within the
1054 * PHY device, regnum is the register within the selected MMD
1055 * device. val is the value to be written.
1ee6b9bc
RK
1056 */
1057 int (*write_mmd)(struct phy_device *dev, int devnum, u16 regnum,
1058 u16 val);
1059
4069a572 1060 /** @read_page: Return the current PHY register page number */
78ffc4ac 1061 int (*read_page)(struct phy_device *dev);
4069a572 1062 /** @write_page: Set the current PHY register page number */
78ffc4ac
RK
1063 int (*write_page)(struct phy_device *dev, int page);
1064
4069a572
AL
1065 /**
1066 * @module_info: Get the size and type of the eeprom contained
1067 * within a plug-in module
1068 */
2f438366
ES
1069 int (*module_info)(struct phy_device *dev,
1070 struct ethtool_modinfo *modinfo);
1071
4069a572
AL
1072 /**
1073 * @module_eeprom: Get the eeprom information from the plug-in
1074 * module
1075 */
2f438366
ES
1076 int (*module_eeprom)(struct phy_device *dev,
1077 struct ethtool_eeprom *ee, u8 *data);
1078
4069a572 1079 /** @cable_test_start: Start a cable test */
a68a8138 1080 int (*cable_test_start)(struct phy_device *dev);
1a644de2 1081
4069a572 1082 /** @cable_test_tdr_start: Start a raw TDR cable test */
f2bc8ad3
AL
1083 int (*cable_test_tdr_start)(struct phy_device *dev,
1084 const struct phy_tdr_config *config);
1a644de2 1085
4069a572
AL
1086 /**
1087 * @cable_test_get_status: Once per second, or on interrupt,
1088 * request the status of the test.
a68a8138
AL
1089 */
1090 int (*cable_test_get_status)(struct phy_device *dev, bool *finished);
1091
4069a572
AL
1092 /* Get statistics from the PHY using ethtool */
1093 /** @get_sset_count: Number of statistic counters */
f3a40945 1094 int (*get_sset_count)(struct phy_device *dev);
4069a572 1095 /** @get_strings: Names of the statistic counters */
f3a40945 1096 void (*get_strings)(struct phy_device *dev, u8 *data);
4069a572 1097 /** @get_stats: Return the statistic counter values */
f3a40945
AL
1098 void (*get_stats)(struct phy_device *dev,
1099 struct ethtool_stats *stats, u64 *data);
968ad9da
RL
1100
1101 /* Get and Set PHY tunables */
4069a572 1102 /** @get_tunable: Return the value of a tunable */
968ad9da
RL
1103 int (*get_tunable)(struct phy_device *dev,
1104 struct ethtool_tunable *tuna, void *data);
4069a572 1105 /** @set_tunable: Set the value of a tunable */
968ad9da
RL
1106 int (*set_tunable)(struct phy_device *dev,
1107 struct ethtool_tunable *tuna,
1108 const void *data);
4069a572 1109 /** @set_loopback: Set the loopback mood of the PHY */
f0f9b4ed 1110 int (*set_loopback)(struct phy_device *dev, bool enable);
4069a572 1111 /** @get_sqi: Get the signal quality indication */
80660219 1112 int (*get_sqi)(struct phy_device *dev);
4069a572 1113 /** @get_sqi_max: Get the maximum signal quality indication */
80660219 1114 int (*get_sqi_max)(struct phy_device *dev);
16178c8e
PB
1115
1116 /* PLCA RS interface */
1117 /** @get_plca_cfg: Return the current PLCA configuration */
1118 int (*get_plca_cfg)(struct phy_device *dev,
1119 struct phy_plca_cfg *plca_cfg);
1120 /** @set_plca_cfg: Set the PLCA configuration */
1121 int (*set_plca_cfg)(struct phy_device *dev,
1122 const struct phy_plca_cfg *plca_cfg);
1123 /** @get_plca_status: Return the current PLCA status info */
1124 int (*get_plca_status)(struct phy_device *dev,
1125 struct phy_plca_status *plca_st);
68481818
AL
1126
1127 /**
1128 * @led_brightness_set: Set a PHY LED brightness. Index
1129 * indicates which of the PHYs led should be set. Value
1130 * follows the standard LED class meaning, e.g. LED_OFF,
1131 * LED_HALF, LED_FULL.
1132 */
1133 int (*led_brightness_set)(struct phy_device *dev,
1134 u8 index, enum led_brightness value);
4e901018
AL
1135
1136 /**
d3dcb084 1137 * @led_blink_set: Set a PHY LED blinking. Index indicates
4e901018
AL
1138 * which of the PHYs led should be configured to blink. Delays
1139 * are in milliseconds and if both are zero then a sensible
1140 * default should be chosen. The call should adjust the
1141 * timings in that case and if it can't match the values
1142 * specified exactly.
1143 */
1144 int (*led_blink_set)(struct phy_device *dev, u8 index,
1145 unsigned long *delay_on,
1146 unsigned long *delay_off);
1dcc03c9
AL
1147 /**
1148 * @led_hw_is_supported: Can the HW support the given rules.
1149 * @dev: PHY device which has the LED
1150 * @index: Which LED of the PHY device
1151 * @rules The core is interested in these rules
1152 *
1153 * Return 0 if yes, -EOPNOTSUPP if not, or an error code.
1154 */
1155 int (*led_hw_is_supported)(struct phy_device *dev, u8 index,
1156 unsigned long rules);
1157 /**
1158 * @led_hw_control_set: Set the HW to control the LED
1159 * @dev: PHY device which has the LED
1160 * @index: Which LED of the PHY device
1161 * @rules The rules used to control the LED
1162 *
1163 * Returns 0, or a an error code.
1164 */
1165 int (*led_hw_control_set)(struct phy_device *dev, u8 index,
1166 unsigned long rules);
1167 /**
1168 * @led_hw_control_get: Get how the HW is controlling the LED
1169 * @dev: PHY device which has the LED
1170 * @index: Which LED of the PHY device
1171 * @rules Pointer to the rules used to control the LED
1172 *
1173 * Set *@rules to how the HW is currently blinking. Returns 0
1174 * on success, or a error code if the current blinking cannot
1175 * be represented in rules, or some other error happens.
1176 */
1177 int (*led_hw_control_get)(struct phy_device *dev, u8 index,
1178 unsigned long *rules);
1179
7ae215ee
CM
1180 /**
1181 * @led_polarity_set: Set the LED polarity modes
1182 * @dev: PHY device which has the LED
1183 * @index: Which LED of the PHY device
1184 * @modes: bitmap of LED polarity modes
1185 *
1186 * Configure LED with all the required polarity modes in @modes
1187 * to make it correctly turn ON or OFF.
1188 *
1189 * Returns 0, or an error code.
1190 */
1191 int (*led_polarity_set)(struct phy_device *dev, int index,
1192 unsigned long modes);
00db8189 1193};
d69d8048 1194#define to_phy_driver(d) container_of_const(to_mdio_common_driver(d), \
a9049e0c 1195 struct phy_driver, mdiodrv)
00db8189 1196
f62220d3
AF
1197#define PHY_ANY_ID "MATCH ANY PHY"
1198#define PHY_ANY_UID 0xffffffff
1199
aa2af2eb
HK
1200#define PHY_ID_MATCH_EXACT(id) .phy_id = (id), .phy_id_mask = GENMASK(31, 0)
1201#define PHY_ID_MATCH_MODEL(id) .phy_id = (id), .phy_id_mask = GENMASK(31, 4)
1202#define PHY_ID_MATCH_VENDOR(id) .phy_id = (id), .phy_id_mask = GENMASK(31, 10)
1203
4b159f50
RK
1204/**
1205 * phy_id_compare - compare @id1 with @id2 taking account of @mask
1206 * @id1: first PHY ID
1207 * @id2: second PHY ID
1208 * @mask: the PHY ID mask, set bits are significant in matching
1209 *
1210 * Return true if the bits from @id1 and @id2 specified by @mask match.
1211 * This uses an equivalent test to (@id & @mask) == (@phy_id & @mask).
1212 */
1213static inline bool phy_id_compare(u32 id1, u32 id2, u32 mask)
1214{
1215 return !((id1 ^ id2) & mask);
1216}
1217
1218/**
1219 * phydev_id_compare - compare @id with the PHY's Clause 22 ID
1220 * @phydev: the PHY device
1221 * @id: the PHY ID to be matched
1222 *
1223 * Compare the @phydev clause 22 ID with the provided @id and return true or
1224 * false depending whether it matches, using the bound driver mask. The
1225 * @phydev must be bound to a driver.
1226 */
1227static inline bool phydev_id_compare(struct phy_device *phydev, u32 id)
1228{
1229 return phy_id_compare(id, phydev->phy_id, phydev->drv->phy_id_mask);
1230}
1231
f62220d3
AF
1232/* A Structure for boards to register fixups with the PHY Lib */
1233struct phy_fixup {
1234 struct list_head list;
4567d686 1235 char bus_id[MII_BUS_ID_SIZE + 3];
f62220d3
AF
1236 u32 phy_uid;
1237 u32 phy_uid_mask;
1238 int (*run)(struct phy_device *phydev);
1239};
1240
da4625ac
RK
1241const char *phy_speed_to_str(int speed);
1242const char *phy_duplex_to_str(unsigned int duplex);
0c3e10cb 1243const char *phy_rate_matching_to_str(int rate_matching);
da4625ac 1244
c04ade27
MC
1245int phy_interface_num_ports(phy_interface_t interface);
1246
0ccb4fc6
RK
1247/* A structure for mapping a particular speed and duplex
1248 * combination to a particular SUPPORTED and ADVERTISED value
1249 */
1250struct phy_setting {
1251 u32 speed;
1252 u8 duplex;
1253 u8 bit;
1254};
1255
1256const struct phy_setting *
1257phy_lookup_setting(int speed, int duplex, const unsigned long *mask,
3c1bcc86 1258 bool exact);
0ccb4fc6 1259size_t phy_speeds(unsigned int *speeds, size_t size,
3c1bcc86 1260 unsigned long *mask);
a4eaed9f 1261void of_set_phy_supported(struct phy_device *phydev);
3feb9b23 1262void of_set_phy_eee_broken(struct phy_device *phydev);
331c56ac 1263int phy_speed_down_core(struct phy_device *phydev);
0ccb4fc6 1264
2b3e88ea
HK
1265/**
1266 * phy_is_started - Convenience function to check whether PHY is started
1267 * @phydev: The phy_device struct
1268 */
1269static inline bool phy_is_started(struct phy_device *phydev)
1270{
a2fc9d7e 1271 return phydev->state >= PHY_UP;
2b3e88ea
HK
1272}
1273
2d880b87 1274void phy_resolve_aneg_pause(struct phy_device *phydev);
8c5e850c 1275void phy_resolve_aneg_linkmode(struct phy_device *phydev);
5eee3bb7 1276void phy_check_downshift(struct phy_device *phydev);
8c5e850c 1277
2e888103
LB
1278/**
1279 * phy_read - Convenience function for reading a given PHY register
1280 * @phydev: the phy_device struct
1281 * @regnum: register number to read
1282 *
1283 * NOTE: MUST NOT be called from interrupt context,
1284 * because the bus read/write functions may wait for an interrupt
1285 * to conclude the operation.
1286 */
abf35df2 1287static inline int phy_read(struct phy_device *phydev, u32 regnum)
2e888103 1288{
e5a03bfd 1289 return mdiobus_read(phydev->mdio.bus, phydev->mdio.addr, regnum);
2e888103
LB
1290}
1291
fcbd30d0
DZ
1292#define phy_read_poll_timeout(phydev, regnum, val, cond, sleep_us, \
1293 timeout_us, sleep_before_read) \
1294({ \
4ec73295
RKO
1295 int __ret, __val; \
1296 __ret = read_poll_timeout(__val = phy_read, val, \
1297 __val < 0 || (cond), \
fcbd30d0 1298 sleep_us, timeout_us, sleep_before_read, phydev, regnum); \
4ec73295
RKO
1299 if (__val < 0) \
1300 __ret = __val; \
fcbd30d0
DZ
1301 if (__ret) \
1302 phydev_err(phydev, "%s failed: %d\n", __func__, __ret); \
1303 __ret; \
1304})
1305
788f9933
RK
1306/**
1307 * __phy_read - convenience function for reading a given PHY register
1308 * @phydev: the phy_device struct
1309 * @regnum: register number to read
1310 *
1311 * The caller must have taken the MDIO bus lock.
1312 */
1313static inline int __phy_read(struct phy_device *phydev, u32 regnum)
1314{
1315 return __mdiobus_read(phydev->mdio.bus, phydev->mdio.addr, regnum);
1316}
1317
2e888103
LB
1318/**
1319 * phy_write - Convenience function for writing a given PHY register
1320 * @phydev: the phy_device struct
1321 * @regnum: register number to write
1322 * @val: value to write to @regnum
1323 *
1324 * NOTE: MUST NOT be called from interrupt context,
1325 * because the bus read/write functions may wait for an interrupt
1326 * to conclude the operation.
1327 */
abf35df2 1328static inline int phy_write(struct phy_device *phydev, u32 regnum, u16 val)
2e888103 1329{
e5a03bfd 1330 return mdiobus_write(phydev->mdio.bus, phydev->mdio.addr, regnum, val);
2e888103
LB
1331}
1332
788f9933
RK
1333/**
1334 * __phy_write - Convenience function for writing a given PHY register
1335 * @phydev: the phy_device struct
1336 * @regnum: register number to write
1337 * @val: value to write to @regnum
1338 *
1339 * The caller must have taken the MDIO bus lock.
1340 */
1341static inline int __phy_write(struct phy_device *phydev, u32 regnum, u16 val)
1342{
1343 return __mdiobus_write(phydev->mdio.bus, phydev->mdio.addr, regnum,
1344 val);
1345}
1346
6cc7cf81
RK
1347/**
1348 * __phy_modify_changed() - Convenience function for modifying a PHY register
1349 * @phydev: a pointer to a &struct phy_device
1350 * @regnum: register number
1351 * @mask: bit mask of bits to clear
1352 * @set: bit mask of bits to set
1353 *
1354 * Unlocked helper function which allows a PHY register to be modified as
1355 * new register value = (old register value & ~mask) | set
1356 *
1357 * Returns negative errno, 0 if there was no change, and 1 in case of change
1358 */
1359static inline int __phy_modify_changed(struct phy_device *phydev, u32 regnum,
1360 u16 mask, u16 set)
1361{
1362 return __mdiobus_modify_changed(phydev->mdio.bus, phydev->mdio.addr,
1363 regnum, mask, set);
1364}
1365
e86c6569 1366/*
1878f0dc
NY
1367 * phy_read_mmd - Convenience function for reading a register
1368 * from an MMD on a given PHY.
1878f0dc
NY
1369 */
1370int phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum);
1371
4069a572
AL
1372/**
1373 * phy_read_mmd_poll_timeout - Periodically poll a PHY register until a
1374 * condition is met or a timeout occurs
1375 *
1376 * @phydev: The phy_device struct
1377 * @devaddr: The MMD to read from
1378 * @regnum: The register on the MMD to read
1379 * @val: Variable to read the register into
1380 * @cond: Break condition (usually involving @val)
1381 * @sleep_us: Maximum time to sleep between reads in us (0
1382 * tight-loops). Should be less than ~20ms since usleep_range
1383 * is used (see Documentation/timers/timers-howto.rst).
1384 * @timeout_us: Timeout in us, 0 means never timeout
1385 * @sleep_before_read: if it is true, sleep @sleep_us before read.
1386 * Returns 0 on success and -ETIMEDOUT upon a timeout. In either
1387 * case, the last read value at @args is stored in @val. Must not
1388 * be called from atomic context if sleep_us or timeout_us are used.
1389 */
bd971ff0
DZ
1390#define phy_read_mmd_poll_timeout(phydev, devaddr, regnum, val, cond, \
1391 sleep_us, timeout_us, sleep_before_read) \
1392({ \
4ec73295
RKO
1393 int __ret, __val; \
1394 __ret = read_poll_timeout(__val = phy_read_mmd, val, \
1395 __val < 0 || (cond), \
bd971ff0
DZ
1396 sleep_us, timeout_us, sleep_before_read, \
1397 phydev, devaddr, regnum); \
4ec73295
RKO
1398 if (__val < 0) \
1399 __ret = __val; \
bd971ff0
DZ
1400 if (__ret) \
1401 phydev_err(phydev, "%s failed: %d\n", __func__, __ret); \
1402 __ret; \
1403})
1404
e86c6569 1405/*
1878f0dc
NY
1406 * __phy_read_mmd - Convenience function for reading a register
1407 * from an MMD on a given PHY.
1878f0dc
NY
1408 */
1409int __phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum);
1410
e86c6569 1411/*
1878f0dc
NY
1412 * phy_write_mmd - Convenience function for writing a register
1413 * on an MMD on a given PHY.
1878f0dc
NY
1414 */
1415int phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val);
1416
e86c6569 1417/*
1878f0dc
NY
1418 * __phy_write_mmd - Convenience function for writing a register
1419 * on an MMD on a given PHY.
1878f0dc
NY
1420 */
1421int __phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val);
1422
b8554d4f
HK
1423int __phy_modify_changed(struct phy_device *phydev, u32 regnum, u16 mask,
1424 u16 set);
1425int phy_modify_changed(struct phy_device *phydev, u32 regnum, u16 mask,
1426 u16 set);
788f9933 1427int __phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set);
2b74e5be 1428int phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set);
788f9933 1429
b8554d4f
HK
1430int __phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
1431 u16 mask, u16 set);
1432int phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
1433 u16 mask, u16 set);
1878f0dc 1434int __phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
b8554d4f 1435 u16 mask, u16 set);
1878f0dc 1436int phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
b8554d4f 1437 u16 mask, u16 set);
1878f0dc 1438
ac8322d8
HK
1439/**
1440 * __phy_set_bits - Convenience function for setting bits in a PHY register
1441 * @phydev: the phy_device struct
1442 * @regnum: register number to write
1443 * @val: bits to set
1444 *
1445 * The caller must have taken the MDIO bus lock.
1446 */
1447static inline int __phy_set_bits(struct phy_device *phydev, u32 regnum, u16 val)
1448{
1449 return __phy_modify(phydev, regnum, 0, val);
1450}
1451
1452/**
1453 * __phy_clear_bits - Convenience function for clearing bits in a PHY register
1454 * @phydev: the phy_device struct
1455 * @regnum: register number to write
1456 * @val: bits to clear
1457 *
1458 * The caller must have taken the MDIO bus lock.
1459 */
1460static inline int __phy_clear_bits(struct phy_device *phydev, u32 regnum,
1461 u16 val)
1462{
1463 return __phy_modify(phydev, regnum, val, 0);
1464}
1465
1466/**
1467 * phy_set_bits - Convenience function for setting bits in a PHY register
1468 * @phydev: the phy_device struct
1469 * @regnum: register number to write
1470 * @val: bits to set
1471 */
1472static inline int phy_set_bits(struct phy_device *phydev, u32 regnum, u16 val)
1473{
1474 return phy_modify(phydev, regnum, 0, val);
1475}
1476
1477/**
1478 * phy_clear_bits - Convenience function for clearing bits in a PHY register
1479 * @phydev: the phy_device struct
1480 * @regnum: register number to write
1481 * @val: bits to clear
1482 */
1483static inline int phy_clear_bits(struct phy_device *phydev, u32 regnum, u16 val)
1484{
1485 return phy_modify(phydev, regnum, val, 0);
1486}
1487
1878f0dc
NY
1488/**
1489 * __phy_set_bits_mmd - Convenience function for setting bits in a register
1490 * on MMD
1491 * @phydev: the phy_device struct
1492 * @devad: the MMD containing register to modify
1493 * @regnum: register number to modify
1494 * @val: bits to set
1495 *
1496 * The caller must have taken the MDIO bus lock.
1497 */
1498static inline int __phy_set_bits_mmd(struct phy_device *phydev, int devad,
1499 u32 regnum, u16 val)
1500{
1501 return __phy_modify_mmd(phydev, devad, regnum, 0, val);
1502}
1503
1504/**
1505 * __phy_clear_bits_mmd - Convenience function for clearing bits in a register
1506 * on MMD
1507 * @phydev: the phy_device struct
1508 * @devad: the MMD containing register to modify
1509 * @regnum: register number to modify
1510 * @val: bits to clear
1511 *
1512 * The caller must have taken the MDIO bus lock.
1513 */
1514static inline int __phy_clear_bits_mmd(struct phy_device *phydev, int devad,
1515 u32 regnum, u16 val)
1516{
1517 return __phy_modify_mmd(phydev, devad, regnum, val, 0);
1518}
1519
1520/**
1521 * phy_set_bits_mmd - Convenience function for setting bits in a register
1522 * on MMD
1523 * @phydev: the phy_device struct
1524 * @devad: the MMD containing register to modify
1525 * @regnum: register number to modify
1526 * @val: bits to set
1527 */
1528static inline int phy_set_bits_mmd(struct phy_device *phydev, int devad,
1529 u32 regnum, u16 val)
1530{
1531 return phy_modify_mmd(phydev, devad, regnum, 0, val);
1532}
1533
1534/**
1535 * phy_clear_bits_mmd - Convenience function for clearing bits in a register
1536 * on MMD
1537 * @phydev: the phy_device struct
1538 * @devad: the MMD containing register to modify
1539 * @regnum: register number to modify
1540 * @val: bits to clear
1541 */
1542static inline int phy_clear_bits_mmd(struct phy_device *phydev, int devad,
1543 u32 regnum, u16 val)
1544{
1545 return phy_modify_mmd(phydev, devad, regnum, val, 0);
1546}
1547
2c7b4921
FF
1548/**
1549 * phy_interrupt_is_valid - Convenience function for testing a given PHY irq
1550 * @phydev: the phy_device struct
1551 *
1552 * NOTE: must be kept in sync with addition/removal of PHY_POLL and
93e8990c 1553 * PHY_MAC_INTERRUPT
2c7b4921
FF
1554 */
1555static inline bool phy_interrupt_is_valid(struct phy_device *phydev)
1556{
93e8990c 1557 return phydev->irq != PHY_POLL && phydev->irq != PHY_MAC_INTERRUPT;
2c7b4921
FF
1558}
1559
3c507b8a
HK
1560/**
1561 * phy_polling_mode - Convenience function for testing whether polling is
1562 * used to detect PHY status changes
1563 * @phydev: the phy_device struct
1564 */
1565static inline bool phy_polling_mode(struct phy_device *phydev)
1566{
97c22438
AL
1567 if (phydev->state == PHY_CABLETEST)
1568 if (phydev->drv->flags & PHY_POLL_CABLE_TEST)
1569 return true;
1570
3c507b8a
HK
1571 return phydev->irq == PHY_POLL;
1572}
1573
0e5dafc8
RC
1574/**
1575 * phy_has_hwtstamp - Tests whether a PHY time stamp configuration.
1576 * @phydev: the phy_device struct
1577 */
1578static inline bool phy_has_hwtstamp(struct phy_device *phydev)
1579{
4715f65f 1580 return phydev && phydev->mii_ts && phydev->mii_ts->hwtstamp;
0e5dafc8
RC
1581}
1582
1583/**
1584 * phy_has_rxtstamp - Tests whether a PHY supports receive time stamping.
1585 * @phydev: the phy_device struct
1586 */
1587static inline bool phy_has_rxtstamp(struct phy_device *phydev)
1588{
4715f65f 1589 return phydev && phydev->mii_ts && phydev->mii_ts->rxtstamp;
0e5dafc8
RC
1590}
1591
1592/**
1593 * phy_has_tsinfo - Tests whether a PHY reports time stamping and/or
1594 * PTP hardware clock capabilities.
1595 * @phydev: the phy_device struct
1596 */
1597static inline bool phy_has_tsinfo(struct phy_device *phydev)
1598{
4715f65f 1599 return phydev && phydev->mii_ts && phydev->mii_ts->ts_info;
0e5dafc8
RC
1600}
1601
1602/**
1603 * phy_has_txtstamp - Tests whether a PHY supports transmit time stamping.
1604 * @phydev: the phy_device struct
1605 */
1606static inline bool phy_has_txtstamp(struct phy_device *phydev)
1607{
4715f65f 1608 return phydev && phydev->mii_ts && phydev->mii_ts->txtstamp;
0e5dafc8
RC
1609}
1610
446e2305
KM
1611static inline int phy_hwtstamp(struct phy_device *phydev,
1612 struct kernel_hwtstamp_config *cfg,
1613 struct netlink_ext_ack *extack)
0e5dafc8 1614{
446e2305 1615 return phydev->mii_ts->hwtstamp(phydev->mii_ts, cfg, extack);
0e5dafc8
RC
1616}
1617
1618static inline bool phy_rxtstamp(struct phy_device *phydev, struct sk_buff *skb,
1619 int type)
1620{
4715f65f 1621 return phydev->mii_ts->rxtstamp(phydev->mii_ts, skb, type);
0e5dafc8
RC
1622}
1623
1624static inline int phy_ts_info(struct phy_device *phydev,
2111375b 1625 struct kernel_ethtool_ts_info *tsinfo)
0e5dafc8 1626{
4715f65f 1627 return phydev->mii_ts->ts_info(phydev->mii_ts, tsinfo);
0e5dafc8
RC
1628}
1629
1630static inline void phy_txtstamp(struct phy_device *phydev, struct sk_buff *skb,
1631 int type)
1632{
4715f65f 1633 phydev->mii_ts->txtstamp(phydev->mii_ts, skb, type);
0e5dafc8
RC
1634}
1635
2dd35600
KM
1636/**
1637 * phy_is_default_hwtstamp - Is the PHY hwtstamp the default timestamp
1638 * @phydev: Pointer to phy_device
1639 *
1640 * This is used to get default timestamping device taking into account
1641 * the new API choice, which is selecting the timestamping from MAC by
1642 * default if the phydev does not have default_timestamp flag enabled.
1643 *
1644 * Return: True if phy is the default hw timestamp, false otherwise.
1645 */
1646static inline bool phy_is_default_hwtstamp(struct phy_device *phydev)
1647{
1648 return phy_has_hwtstamp(phydev) && phydev->default_timestamp;
1649}
1650
4284b6a5
FF
1651/**
1652 * phy_is_internal - Convenience function for testing if a PHY is internal
1653 * @phydev: the phy_device struct
1654 */
1655static inline bool phy_is_internal(struct phy_device *phydev)
1656{
1657 return phydev->is_internal;
1658}
1659
b834489b
RH
1660/**
1661 * phy_on_sfp - Convenience function for testing if a PHY is on an SFP module
1662 * @phydev: the phy_device struct
1663 */
1664static inline bool phy_on_sfp(struct phy_device *phydev)
1665{
1666 return phydev->is_on_sfp_module;
1667}
1668
32d0f783
IS
1669/**
1670 * phy_interface_mode_is_rgmii - Convenience function for testing if a
1671 * PHY interface mode is RGMII (all variants)
4069a572 1672 * @mode: the &phy_interface_t enum
32d0f783
IS
1673 */
1674static inline bool phy_interface_mode_is_rgmii(phy_interface_t mode)
1675{
1676 return mode >= PHY_INTERFACE_MODE_RGMII &&
1677 mode <= PHY_INTERFACE_MODE_RGMII_TXID;
1678};
1679
365c1e64 1680/**
4069a572 1681 * phy_interface_mode_is_8023z() - does the PHY interface mode use 802.3z
365c1e64
RK
1682 * negotiation
1683 * @mode: one of &enum phy_interface_t
1684 *
4069a572 1685 * Returns true if the PHY interface mode uses the 16-bit negotiation
365c1e64
RK
1686 * word as defined in 802.3z. (See 802.3-2015 37.2.1 Config_Reg encoding)
1687 */
1688static inline bool phy_interface_mode_is_8023z(phy_interface_t mode)
1689{
1690 return mode == PHY_INTERFACE_MODE_1000BASEX ||
1691 mode == PHY_INTERFACE_MODE_2500BASEX;
1692}
1693
e463d88c
FF
1694/**
1695 * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
1696 * is RGMII (all variants)
1697 * @phydev: the phy_device struct
1698 */
1699static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
1700{
32d0f783 1701 return phy_interface_mode_is_rgmii(phydev->interface);
5a11dd7d
FF
1702};
1703
4069a572 1704/**
5a11dd7d
FF
1705 * phy_is_pseudo_fixed_link - Convenience function for testing if this
1706 * PHY is the CPU port facing side of an Ethernet switch, or similar.
1707 * @phydev: the phy_device struct
1708 */
1709static inline bool phy_is_pseudo_fixed_link(struct phy_device *phydev)
1710{
1711 return phydev->is_pseudo_fixed_link;
e463d88c
FF
1712}
1713
78ffc4ac
RK
1714int phy_save_page(struct phy_device *phydev);
1715int phy_select_page(struct phy_device *phydev, int page);
1716int phy_restore_page(struct phy_device *phydev, int oldpage, int ret);
1717int phy_read_paged(struct phy_device *phydev, int page, u32 regnum);
1718int phy_write_paged(struct phy_device *phydev, int page, u32 regnum, u16 val);
bf22b343
HK
1719int phy_modify_paged_changed(struct phy_device *phydev, int page, u32 regnum,
1720 u16 mask, u16 set);
78ffc4ac
RK
1721int phy_modify_paged(struct phy_device *phydev, int page, u32 regnum,
1722 u16 mask, u16 set);
1723
7d49a32a 1724struct phy_device *phy_device_create(struct mii_bus *bus, int addr, u32 phy_id,
4017b4d3
SS
1725 bool is_c45,
1726 struct phy_c45_device_ids *c45_ids);
90eff909 1727#if IS_ENABLED(CONFIG_PHYLIB)
114dea60 1728int fwnode_get_phy_id(struct fwnode_handle *fwnode, u32 *phy_id);
0fb16976 1729struct mdio_device *fwnode_mdio_find_device(struct fwnode_handle *fwnode);
425775ed
CJ
1730struct phy_device *fwnode_phy_find_device(struct fwnode_handle *phy_fwnode);
1731struct phy_device *device_phy_find_device(struct device *dev);
4a0faa02 1732struct fwnode_handle *fwnode_get_phy_node(const struct fwnode_handle *fwnode);
ac28b9f8 1733struct phy_device *get_phy_device(struct mii_bus *bus, int addr, bool is_c45);
4dea547f 1734int phy_device_register(struct phy_device *phy);
90eff909
FF
1735void phy_device_free(struct phy_device *phydev);
1736#else
114dea60
CJ
1737static inline int fwnode_get_phy_id(struct fwnode_handle *fwnode, u32 *phy_id)
1738{
1739 return 0;
1740}
0fb16976
CJ
1741static inline
1742struct mdio_device *fwnode_mdio_find_device(struct fwnode_handle *fwnode)
1743{
1744 return 0;
1745}
1746
425775ed
CJ
1747static inline
1748struct phy_device *fwnode_phy_find_device(struct fwnode_handle *phy_fwnode)
1749{
1750 return NULL;
1751}
1752
1753static inline struct phy_device *device_phy_find_device(struct device *dev)
1754{
1755 return NULL;
1756}
1757
1758static inline
1759struct fwnode_handle *fwnode_get_phy_node(struct fwnode_handle *fwnode)
1760{
1761 return NULL;
1762}
1763
90eff909
FF
1764static inline
1765struct phy_device *get_phy_device(struct mii_bus *bus, int addr, bool is_c45)
1766{
1767 return NULL;
1768}
1769
1770static inline int phy_device_register(struct phy_device *phy)
1771{
1772 return 0;
1773}
1774
1775static inline void phy_device_free(struct phy_device *phydev) { }
1776#endif /* CONFIG_PHYLIB */
38737e49 1777void phy_device_remove(struct phy_device *phydev);
8b72b301 1778int phy_get_c45_ids(struct phy_device *phydev);
2f5cb434 1779int phy_init_hw(struct phy_device *phydev);
481b5d93
SH
1780int phy_suspend(struct phy_device *phydev);
1781int phy_resume(struct phy_device *phydev);
9c2c2e62 1782int __phy_resume(struct phy_device *phydev);
f0f9b4ed 1783int phy_loopback(struct phy_device *phydev, bool enable);
b2db6f4a
MC
1784int phy_sfp_connect_phy(void *upstream, struct phy_device *phy);
1785void phy_sfp_disconnect_phy(void *upstream, struct phy_device *phy);
298e54fa
RK
1786void phy_sfp_attach(void *upstream, struct sfp_bus *bus);
1787void phy_sfp_detach(void *upstream, struct sfp_bus *bus);
1788int phy_sfp_probe(struct phy_device *phydev,
1789 const struct sfp_upstream_ops *ops);
4017b4d3
SS
1790struct phy_device *phy_attach(struct net_device *dev, const char *bus_id,
1791 phy_interface_t interface);
f8f76db1 1792struct phy_device *phy_find_first(struct mii_bus *bus);
257184d7
AF
1793int phy_attach_direct(struct net_device *dev, struct phy_device *phydev,
1794 u32 flags, phy_interface_t interface);
fa94f6d9 1795int phy_connect_direct(struct net_device *dev, struct phy_device *phydev,
4017b4d3
SS
1796 void (*handler)(struct net_device *),
1797 phy_interface_t interface);
1798struct phy_device *phy_connect(struct net_device *dev, const char *bus_id,
1799 void (*handler)(struct net_device *),
1800 phy_interface_t interface);
e1393456
AF
1801void phy_disconnect(struct phy_device *phydev);
1802void phy_detach(struct phy_device *phydev);
1803void phy_start(struct phy_device *phydev);
1804void phy_stop(struct phy_device *phydev);
014068dc 1805int phy_config_aneg(struct phy_device *phydev);
6a23c555 1806int _phy_start_aneg(struct phy_device *phydev);
e1393456 1807int phy_start_aneg(struct phy_device *phydev);
372788f9 1808int phy_aneg_done(struct phy_device *phydev);
2b9672dd
HK
1809int phy_speed_down(struct phy_device *phydev, bool sync);
1810int phy_speed_up(struct phy_device *phydev);
cf9f6079 1811bool phy_check_valid(int speed, int duplex, unsigned long *features);
e1393456 1812
002ba705 1813int phy_restart_aneg(struct phy_device *phydev);
a9668491 1814int phy_reset_after_clk_enable(struct phy_device *phydev);
00db8189 1815
a68a8138
AL
1816#if IS_ENABLED(CONFIG_PHYLIB)
1817int phy_start_cable_test(struct phy_device *phydev,
1818 struct netlink_ext_ack *extack);
1a644de2 1819int phy_start_cable_test_tdr(struct phy_device *phydev,
f2bc8ad3
AL
1820 struct netlink_ext_ack *extack,
1821 const struct phy_tdr_config *config);
a68a8138
AL
1822#else
1823static inline
1824int phy_start_cable_test(struct phy_device *phydev,
1825 struct netlink_ext_ack *extack)
1826{
1827 NL_SET_ERR_MSG(extack, "Kernel not compiled with PHYLIB support");
1828 return -EOPNOTSUPP;
1829}
1a644de2
AL
1830static inline
1831int phy_start_cable_test_tdr(struct phy_device *phydev,
f2bc8ad3
AL
1832 struct netlink_ext_ack *extack,
1833 const struct phy_tdr_config *config)
1a644de2
AL
1834{
1835 NL_SET_ERR_MSG(extack, "Kernel not compiled with PHYLIB support");
1836 return -EOPNOTSUPP;
1837}
a68a8138
AL
1838#endif
1839
bafbdd52
SS
1840static inline void phy_device_reset(struct phy_device *phydev, int value)
1841{
1842 mdio_device_reset(&phydev->mdio, value);
1843}
1844
72ba48be 1845#define phydev_err(_phydev, format, args...) \
e5a03bfd 1846 dev_err(&_phydev->mdio.dev, format, ##args)
72ba48be 1847
a7936798
RV
1848#define phydev_err_probe(_phydev, err, format, args...) \
1849 dev_err_probe(&_phydev->mdio.dev, err, format, ##args)
1850
c4fabb8b
AL
1851#define phydev_info(_phydev, format, args...) \
1852 dev_info(&_phydev->mdio.dev, format, ##args)
1853
ab2a605f
AL
1854#define phydev_warn(_phydev, format, args...) \
1855 dev_warn(&_phydev->mdio.dev, format, ##args)
1856
72ba48be 1857#define phydev_dbg(_phydev, format, args...) \
2eaa38d9 1858 dev_dbg(&_phydev->mdio.dev, format, ##args)
72ba48be 1859
84eff6d1
AL
1860static inline const char *phydev_name(const struct phy_device *phydev)
1861{
e5a03bfd 1862 return dev_name(&phydev->mdio.dev);
84eff6d1
AL
1863}
1864
bec170e5
HK
1865static inline void phy_lock_mdio_bus(struct phy_device *phydev)
1866{
1867 mutex_lock(&phydev->mdio.bus->mdio_lock);
1868}
1869
1870static inline void phy_unlock_mdio_bus(struct phy_device *phydev)
1871{
1872 mutex_unlock(&phydev->mdio.bus->mdio_lock);
1873}
1874
2220943a
AL
1875void phy_attached_print(struct phy_device *phydev, const char *fmt, ...)
1876 __printf(2, 3);
e27f1787
FF
1877char *phy_attached_info_irq(struct phy_device *phydev)
1878 __malloc;
2220943a 1879void phy_attached_info(struct phy_device *phydev);
5acde34a
RK
1880
1881/* Clause 22 PHY */
045925e3 1882int genphy_read_abilities(struct phy_device *phydev);
3fb69bca 1883int genphy_setup_forced(struct phy_device *phydev);
00db8189 1884int genphy_restart_aneg(struct phy_device *phydev);
2a10ab04 1885int genphy_check_and_restart_aneg(struct phy_device *phydev, bool restart);
cd34499c 1886int genphy_config_eee_advert(struct phy_device *phydev);
f4069cd7 1887int __genphy_config_aneg(struct phy_device *phydev, bool changed);
a9fa6e6a 1888int genphy_aneg_done(struct phy_device *phydev);
00db8189 1889int genphy_update_link(struct phy_device *phydev);
8d3dc3ac 1890int genphy_read_lpa(struct phy_device *phydev);
0efc286a 1891int genphy_read_status_fixed(struct phy_device *phydev);
00db8189 1892int genphy_read_status(struct phy_device *phydev);
64807c23 1893int genphy_read_master_slave(struct phy_device *phydev);
0f0ca340
GC
1894int genphy_suspend(struct phy_device *phydev);
1895int genphy_resume(struct phy_device *phydev);
f0f9b4ed 1896int genphy_loopback(struct phy_device *phydev, bool enable);
797ac071 1897int genphy_soft_reset(struct phy_device *phydev);
87de1f05 1898irqreturn_t genphy_handle_interrupt_no_ack(struct phy_device *phydev);
f4069cd7
HK
1899
1900static inline int genphy_config_aneg(struct phy_device *phydev)
1901{
1902 return __genphy_config_aneg(phydev, false);
1903}
1904
4c8e0459
LW
1905static inline int genphy_no_config_intr(struct phy_device *phydev)
1906{
1907 return 0;
1908}
5df7af85
KH
1909int genphy_read_mmd_unsupported(struct phy_device *phdev, int devad,
1910 u16 regnum);
1911int genphy_write_mmd_unsupported(struct phy_device *phdev, int devnum,
1912 u16 regnum, u16 val);
5acde34a 1913
fa6e98ce
HK
1914/* Clause 37 */
1915int genphy_c37_config_aneg(struct phy_device *phydev);
9b1d5e05 1916int genphy_c37_read_status(struct phy_device *phydev, bool *changed);
fa6e98ce 1917
5acde34a
RK
1918/* Clause 45 PHY */
1919int genphy_c45_restart_aneg(struct phy_device *phydev);
1af9f168 1920int genphy_c45_check_and_restart_aneg(struct phy_device *phydev, bool restart);
5acde34a 1921int genphy_c45_aneg_done(struct phy_device *phydev);
998a8a83 1922int genphy_c45_read_link(struct phy_device *phydev);
5acde34a
RK
1923int genphy_c45_read_lpa(struct phy_device *phydev);
1924int genphy_c45_read_pma(struct phy_device *phydev);
1925int genphy_c45_pma_setup_forced(struct phy_device *phydev);
90532850 1926int genphy_c45_pma_baset1_setup_master_slave(struct phy_device *phydev);
9a5dc8af 1927int genphy_c45_an_config_aneg(struct phy_device *phydev);
5acde34a 1928int genphy_c45_an_disable_aneg(struct phy_device *phydev);
ea4efe25 1929int genphy_c45_read_mdix(struct phy_device *phydev);
ac3f5533 1930int genphy_c45_pma_read_abilities(struct phy_device *phydev);
0c476157 1931int genphy_c45_pma_read_ext_abilities(struct phy_device *phydev);
eba2e4c2 1932int genphy_c45_pma_baset1_read_abilities(struct phy_device *phydev);
14e47d1f 1933int genphy_c45_read_eee_abilities(struct phy_device *phydev);
b9a366f3 1934int genphy_c45_pma_baset1_read_master_slave(struct phy_device *phydev);
70fa3a96 1935int genphy_c45_read_status(struct phy_device *phydev);
2013ad88 1936int genphy_c45_baset1_read_status(struct phy_device *phydev);
94acaeb5 1937int genphy_c45_config_aneg(struct phy_device *phydev);
0ef25ed1 1938int genphy_c45_loopback(struct phy_device *phydev, bool enable);
da702f34
RPNO
1939int genphy_c45_pma_resume(struct phy_device *phydev);
1940int genphy_c45_pma_suspend(struct phy_device *phydev);
63c67f52 1941int genphy_c45_fast_retrain(struct phy_device *phydev, bool enable);
49332341
PB
1942int genphy_c45_plca_get_cfg(struct phy_device *phydev,
1943 struct phy_plca_cfg *plca_cfg);
1944int genphy_c45_plca_set_cfg(struct phy_device *phydev,
1945 const struct phy_plca_cfg *plca_cfg);
1946int genphy_c45_plca_get_status(struct phy_device *phydev,
1947 struct phy_plca_status *plca_st);
022c3f87
OR
1948int genphy_c45_eee_is_active(struct phy_device *phydev, unsigned long *adv,
1949 unsigned long *lp, bool *is_enabled);
1950int genphy_c45_ethtool_get_eee(struct phy_device *phydev,
d80a5233 1951 struct ethtool_keee *data);
022c3f87 1952int genphy_c45_ethtool_set_eee(struct phy_device *phydev,
d80a5233 1953 struct ethtool_keee *data);
022c3f87 1954int genphy_c45_write_eee_adv(struct phy_device *phydev, unsigned long *adv);
b6478b8c 1955int genphy_c45_an_config_eee_aneg(struct phy_device *phydev);
3eeca4e1 1956int genphy_c45_read_eee_adv(struct phy_device *phydev, unsigned long *adv);
5acde34a 1957
3970ed49
AL
1958/* Generic C45 PHY driver */
1959extern struct phy_driver genphy_c45_driver;
1960
e8a714e0
FF
1961/* The gen10g_* functions are the old Clause 45 stub */
1962int gen10g_config_aneg(struct phy_device *phydev);
e8a714e0 1963
00fde795
HK
1964static inline int phy_read_status(struct phy_device *phydev)
1965{
1966 if (!phydev->drv)
1967 return -EIO;
1968
1969 if (phydev->drv->read_status)
1970 return phydev->drv->read_status(phydev);
1971 else
1972 return genphy_read_status(phydev);
1973}
1974
00db8189 1975void phy_driver_unregister(struct phy_driver *drv);
d5bf9071 1976void phy_drivers_unregister(struct phy_driver *drv, int n);
be01da72
AL
1977int phy_driver_register(struct phy_driver *new_driver, struct module *owner);
1978int phy_drivers_register(struct phy_driver *new_driver, int n,
1979 struct module *owner);
293e9a3d 1980void phy_error(struct phy_device *phydev);
4f9c85a1 1981void phy_state_machine(struct work_struct *work);
97b33bdf 1982void phy_queue_state_machine(struct phy_device *phydev, unsigned long jiffies);
293e9a3d 1983void phy_trigger_machine(struct phy_device *phydev);
28b2e0d2 1984void phy_mac_interrupt(struct phy_device *phydev);
29935aeb 1985void phy_start_machine(struct phy_device *phydev);
00db8189 1986void phy_stop_machine(struct phy_device *phydev);
5514174f 1987void phy_ethtool_ksettings_get(struct phy_device *phydev,
1988 struct ethtool_link_ksettings *cmd);
2d55173e
PR
1989int phy_ethtool_ksettings_set(struct phy_device *phydev,
1990 const struct ethtool_link_ksettings *cmd);
4017b4d3 1991int phy_mii_ioctl(struct phy_device *phydev, struct ifreq *ifr, int cmd);
bbbf8430 1992int phy_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
3231e5d2 1993int phy_do_ioctl_running(struct net_device *dev, struct ifreq *ifr, int cmd);
3dd4ef1b 1994int phy_disable_interrupts(struct phy_device *phydev);
434a4315 1995void phy_request_interrupt(struct phy_device *phydev);
07b09289 1996void phy_free_interrupt(struct phy_device *phydev);
e1393456 1997void phy_print_status(struct phy_device *phydev);
0c3e10cb
SA
1998int phy_get_rate_matching(struct phy_device *phydev,
1999 phy_interface_t iface);
73c105ad 2000void phy_set_max_speed(struct phy_device *phydev, u32 max_speed);
41124fa6 2001void phy_remove_link_mode(struct phy_device *phydev, u32 link_mode);
22c0ef6b 2002void phy_advertise_supported(struct phy_device *phydev);
b6469127 2003void phy_advertise_eee_all(struct phy_device *phydev);
c306ad36 2004void phy_support_sym_pause(struct phy_device *phydev);
af8d9bb2 2005void phy_support_asym_pause(struct phy_device *phydev);
49168d19 2006void phy_support_eee(struct phy_device *phydev);
0c122405
AL
2007void phy_set_sym_pause(struct phy_device *phydev, bool rx, bool tx,
2008 bool autoneg);
70814e81 2009void phy_set_asym_pause(struct phy_device *phydev, bool rx, bool tx);
22b7d299
AL
2010bool phy_validate_pause(struct phy_device *phydev,
2011 struct ethtool_pauseparam *pp);
a87ae8a9 2012void phy_get_pause(struct phy_device *phydev, bool *tx_pause, bool *rx_pause);
92252eec
DM
2013
2014s32 phy_get_internal_delay(struct phy_device *phydev, struct device *dev,
2015 const int *delay_values, int size, bool is_rx);
2016
a87ae8a9
RK
2017void phy_resolve_pause(unsigned long *local_adv, unsigned long *partner_adv,
2018 bool *tx_pause, bool *rx_pause);
00db8189 2019
f62220d3 2020int phy_register_fixup(const char *bus_id, u32 phy_uid, u32 phy_uid_mask,
4017b4d3 2021 int (*run)(struct phy_device *));
f62220d3 2022int phy_register_fixup_for_id(const char *bus_id,
4017b4d3 2023 int (*run)(struct phy_device *));
f62220d3 2024int phy_register_fixup_for_uid(u32 phy_uid, u32 phy_uid_mask,
4017b4d3 2025 int (*run)(struct phy_device *));
f62220d3 2026
f38e7a32
WH
2027int phy_unregister_fixup(const char *bus_id, u32 phy_uid, u32 phy_uid_mask);
2028int phy_unregister_fixup_for_id(const char *bus_id);
2029int phy_unregister_fixup_for_uid(u32 phy_uid, u32 phy_uid_mask);
2030
a59a4d19
GC
2031int phy_init_eee(struct phy_device *phydev, bool clk_stop_enable);
2032int phy_get_eee_err(struct phy_device *phydev);
d80a5233
HK
2033int phy_ethtool_set_eee(struct phy_device *phydev, struct ethtool_keee *data);
2034int phy_ethtool_get_eee(struct phy_device *phydev, struct ethtool_keee *data);
42e836eb 2035int phy_ethtool_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol);
4017b4d3
SS
2036void phy_ethtool_get_wol(struct phy_device *phydev,
2037 struct ethtool_wolinfo *wol);
9d9a77ce
PR
2038int phy_ethtool_get_link_ksettings(struct net_device *ndev,
2039 struct ethtool_link_ksettings *cmd);
2040int phy_ethtool_set_link_ksettings(struct net_device *ndev,
2041 const struct ethtool_link_ksettings *cmd);
e86a8987 2042int phy_ethtool_nway_reset(struct net_device *ndev);
9eea577e 2043int phy_package_join(struct phy_device *phydev, int base_addr, size_t priv_size);
471e8fd3 2044int of_phy_package_join(struct phy_device *phydev, size_t priv_size);
63490847
MW
2045void phy_package_leave(struct phy_device *phydev);
2046int devm_phy_package_join(struct device *dev, struct phy_device *phydev,
9eea577e 2047 int base_addr, size_t priv_size);
471e8fd3
CM
2048int devm_of_phy_package_join(struct device *dev, struct phy_device *phydev,
2049 size_t priv_size);
a59a4d19 2050
9b9a8bfc
AF
2051int __init mdio_bus_init(void);
2052void mdio_bus_exit(void);
9e8d438e 2053
17809516
FF
2054int phy_ethtool_get_strings(struct phy_device *phydev, u8 *data);
2055int phy_ethtool_get_sset_count(struct phy_device *phydev);
2056int phy_ethtool_get_stats(struct phy_device *phydev,
2057 struct ethtool_stats *stats, u64 *data);
a23a1e57
PB
2058int phy_ethtool_get_plca_cfg(struct phy_device *phydev,
2059 struct phy_plca_cfg *plca_cfg);
2060int phy_ethtool_set_plca_cfg(struct phy_device *phydev,
2061 const struct phy_plca_cfg *plca_cfg,
2062 struct netlink_ext_ack *extack);
2063int phy_ethtool_get_plca_status(struct phy_device *phydev,
2064 struct phy_plca_status *plca_st);
9b9a8bfc 2065
60495b66
VO
2066int __phy_hwtstamp_get(struct phy_device *phydev,
2067 struct kernel_hwtstamp_config *config);
2068int __phy_hwtstamp_set(struct phy_device *phydev,
2069 struct kernel_hwtstamp_config *config,
2070 struct netlink_ext_ack *extack);
2071
9eea577e
CM
2072static inline int phy_package_address(struct phy_device *phydev,
2073 unsigned int addr_offset)
63490847
MW
2074{
2075 struct phy_package_shared *shared = phydev->shared;
9eea577e 2076 u8 base_addr = shared->base_addr;
63490847 2077
9eea577e 2078 if (addr_offset >= PHY_MAX_ADDR - base_addr)
63490847
MW
2079 return -EIO;
2080
9eea577e
CM
2081 /* we know that addr will be in the range 0..31 and thus the
2082 * implicit cast to a signed int is not a problem.
2083 */
2084 return base_addr + addr_offset;
63490847
MW
2085}
2086
9eea577e
CM
2087static inline int phy_package_read(struct phy_device *phydev,
2088 unsigned int addr_offset, u32 regnum)
63490847 2089{
9eea577e 2090 int addr = phy_package_address(phydev, addr_offset);
63490847 2091
9eea577e
CM
2092 if (addr < 0)
2093 return addr;
2094
2095 return mdiobus_read(phydev->mdio.bus, addr, regnum);
2096}
2097
2098static inline int __phy_package_read(struct phy_device *phydev,
2099 unsigned int addr_offset, u32 regnum)
2100{
2101 int addr = phy_package_address(phydev, addr_offset);
2102
2103 if (addr < 0)
2104 return addr;
63490847 2105
9eea577e 2106 return __mdiobus_read(phydev->mdio.bus, addr, regnum);
63490847
MW
2107}
2108
2109static inline int phy_package_write(struct phy_device *phydev,
9eea577e
CM
2110 unsigned int addr_offset, u32 regnum,
2111 u16 val)
63490847 2112{
9eea577e 2113 int addr = phy_package_address(phydev, addr_offset);
63490847 2114
9eea577e
CM
2115 if (addr < 0)
2116 return addr;
63490847 2117
9eea577e 2118 return mdiobus_write(phydev->mdio.bus, addr, regnum, val);
63490847
MW
2119}
2120
2121static inline int __phy_package_write(struct phy_device *phydev,
9eea577e
CM
2122 unsigned int addr_offset, u32 regnum,
2123 u16 val)
63490847 2124{
9eea577e 2125 int addr = phy_package_address(phydev, addr_offset);
63490847 2126
9eea577e
CM
2127 if (addr < 0)
2128 return addr;
63490847 2129
9eea577e 2130 return __mdiobus_write(phydev->mdio.bus, addr, regnum, val);
63490847
MW
2131}
2132
d63710fc
CM
2133int __phy_package_read_mmd(struct phy_device *phydev,
2134 unsigned int addr_offset, int devad,
2135 u32 regnum);
2136
2137int phy_package_read_mmd(struct phy_device *phydev,
2138 unsigned int addr_offset, int devad,
2139 u32 regnum);
2140
2141int __phy_package_write_mmd(struct phy_device *phydev,
2142 unsigned int addr_offset, int devad,
2143 u32 regnum, u16 val);
2144
2145int phy_package_write_mmd(struct phy_device *phydev,
2146 unsigned int addr_offset, int devad,
2147 u32 regnum, u16 val);
2148
0ef44e5c
AT
2149static inline bool __phy_package_set_once(struct phy_device *phydev,
2150 unsigned int b)
63490847
MW
2151{
2152 struct phy_package_shared *shared = phydev->shared;
2153
2154 if (!shared)
2155 return false;
2156
0ef44e5c
AT
2157 return !test_and_set_bit(b, &shared->flags);
2158}
2159
2160static inline bool phy_package_init_once(struct phy_device *phydev)
2161{
2162 return __phy_package_set_once(phydev, PHY_SHARED_F_INIT_DONE);
2163}
2164
2165static inline bool phy_package_probe_once(struct phy_device *phydev)
2166{
2167 return __phy_package_set_once(phydev, PHY_SHARED_F_PROBE_DONE);
63490847
MW
2168}
2169
81800aef 2170extern const struct bus_type mdio_bus_type;
c31accd1 2171
648ea013
FF
2172struct mdio_board_info {
2173 const char *bus_id;
2174 char modalias[MDIO_NAME_SIZE];
2175 int mdio_addr;
2176 const void *platform_data;
2177};
2178
90eff909 2179#if IS_ENABLED(CONFIG_MDIO_DEVICE)
648ea013
FF
2180int mdiobus_register_board_info(const struct mdio_board_info *info,
2181 unsigned int n);
2182#else
2183static inline int mdiobus_register_board_info(const struct mdio_board_info *i,
2184 unsigned int n)
2185{
2186 return 0;
2187}
2188#endif
2189
2190
c31accd1 2191/**
39097ab6 2192 * phy_module_driver() - Helper macro for registering PHY drivers
c31accd1 2193 * @__phy_drivers: array of PHY drivers to register
39097ab6 2194 * @__count: Numbers of members in array
c31accd1
JH
2195 *
2196 * Helper macro for PHY drivers which do not do anything special in module
2197 * init/exit. Each module may only use this macro once, and calling it
2198 * replaces module_init() and module_exit().
2199 */
2200#define phy_module_driver(__phy_drivers, __count) \
2201static int __init phy_module_init(void) \
2202{ \
be01da72 2203 return phy_drivers_register(__phy_drivers, __count, THIS_MODULE); \
c31accd1
JH
2204} \
2205module_init(phy_module_init); \
2206static void __exit phy_module_exit(void) \
2207{ \
2208 phy_drivers_unregister(__phy_drivers, __count); \
2209} \
2210module_exit(phy_module_exit)
2211
2212#define module_phy_driver(__phy_drivers) \
2213 phy_module_driver(__phy_drivers, ARRAY_SIZE(__phy_drivers))
2214
5db5ea99
FF
2215bool phy_driver_is_genphy(struct phy_device *phydev);
2216bool phy_driver_is_genphy_10g(struct phy_device *phydev);
2217
00db8189 2218#endif /* __PHY_H */