PCI: Introduce pci_dev_for_each_resource()
[linux-2.6-block.git] / include / linux / pci.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
7ce2e76a
KW
9 * PCI Express ASPM defines and function prototypes
10 * Copyright (c) 2007 Intel Corp.
11 * Zhang Yanmin (yanmin.zhang@intel.com)
12 * Shaohua Li (shaohua.li@intel.com)
13 *
1da177e4
LT
14 * For more information, please consult the following manuals (look at
15 * http://www.pcisig.com/ for how to get them):
16 *
17 * PCI BIOS Specification
18 * PCI Local Bus Specification
19 * PCI to PCI Bridge Specification
7ce2e76a 20 * PCI Express Specification
1da177e4
LT
21 * PCI System Design Guide
22 */
1da177e4
LT
23#ifndef LINUX_PCI_H
24#define LINUX_PCI_H
25
1da177e4 26
778382e0
DW
27#include <linux/mod_devicetable.h>
28
1da177e4 29#include <linux/types.h>
98db6f19 30#include <linux/init.h>
1da177e4
LT
31#include <linux/ioport.h>
32#include <linux/list.h>
4a7fb636 33#include <linux/compiler.h>
1da177e4 34#include <linux/errno.h>
f46753c5 35#include <linux/kobject.h>
60063497 36#include <linux/atomic.h>
1da177e4 37#include <linux/device.h>
704e8953 38#include <linux/interrupt.h>
1388cc96 39#include <linux/io.h>
14d76b68 40#include <linux/resource_ext.h>
34026364 41#include <linux/msi_api.h>
607ca46e 42#include <uapi/linux/pci.h>
1da177e4 43
7e7a43c3
AB
44#include <linux/pci_ids.h>
45
d6e055e8
HK
46#define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
47 PCI_STATUS_SIG_SYSTEM_ERROR | \
48 PCI_STATUS_REC_MASTER_ABORT | \
49 PCI_STATUS_REC_TARGET_ABORT | \
50 PCI_STATUS_SIG_TARGET_ABORT | \
51 PCI_STATUS_PARITY)
52
e20afa06 53/* Number of reset methods used in pci_reset_fn_methods array in pci.c */
6937b7dd 54#define PCI_NUM_RESET_METHODS 7
e20afa06 55
9bdc81ce
AN
56#define PCI_RESET_PROBE true
57#define PCI_RESET_DO_RESET false
58
85467136
SK
59/*
60 * The PCI interface treats multi-function devices as independent
61 * devices. The slot/function address of each device is encoded
62 * in a single byte as follows:
63 *
64 * 7:3 = slot
65 * 2:0 = function
f7625980
BH
66 *
67 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 68 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 69 * the following kernel-only defines are being added here.
85467136 70 */
0aa0f5d1 71#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
72/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
73#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
74
f46753c5
AC
75/* pci_slot represents a physical slot */
76struct pci_slot {
0aa0f5d1
BH
77 struct pci_bus *bus; /* Bus this slot is on */
78 struct list_head list; /* Node in list of slots */
79 struct hotplug_slot *hotplug; /* Hotplug info (move here) */
80 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
81 struct kobject kobj;
f46753c5
AC
82};
83
0ad772ec
AC
84static inline const char *pci_slot_name(const struct pci_slot *slot)
85{
86 return kobject_name(&slot->kobj);
87}
88
1da177e4
LT
89/* File state for mmap()s on /proc/bus/pci/X/Y */
90enum pci_mmap_state {
91 pci_mmap_io,
92 pci_mmap_mem
93};
94
0aa0f5d1 95/* For PCI devices, the region numbers are assigned this way: */
fde09c6d
YZ
96enum {
97 /* #0-5: standard PCI resources */
98 PCI_STD_RESOURCES,
c9c13ba4 99 PCI_STD_RESOURCE_END = PCI_STD_RESOURCES + PCI_STD_NUM_BARS - 1,
fde09c6d
YZ
100
101 /* #6: expansion ROM resource */
102 PCI_ROM_RESOURCE,
103
0aa0f5d1 104 /* Device-specific resources */
d1b054da
YZ
105#ifdef CONFIG_PCI_IOV
106 PCI_IOV_RESOURCES,
107 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
108#endif
109
6e0688db
KW
110/* PCI-to-PCI (P2P) bridge windows */
111#define PCI_BRIDGE_IO_WINDOW (PCI_BRIDGE_RESOURCES + 0)
112#define PCI_BRIDGE_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 1)
113#define PCI_BRIDGE_PREF_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 2)
114
115/* CardBus bridge windows */
116#define PCI_CB_BRIDGE_IO_0_WINDOW (PCI_BRIDGE_RESOURCES + 0)
117#define PCI_CB_BRIDGE_IO_1_WINDOW (PCI_BRIDGE_RESOURCES + 1)
118#define PCI_CB_BRIDGE_MEM_0_WINDOW (PCI_BRIDGE_RESOURCES + 2)
119#define PCI_CB_BRIDGE_MEM_1_WINDOW (PCI_BRIDGE_RESOURCES + 3)
120
121/* Total number of bridge resources for P2P and CardBus */
fde09c6d
YZ
122#define PCI_BRIDGE_RESOURCE_NUM 4
123
6e0688db 124 /* Resources assigned to buses behind the bridge */
fde09c6d
YZ
125 PCI_BRIDGE_RESOURCES,
126 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
127 PCI_BRIDGE_RESOURCE_NUM - 1,
128
0aa0f5d1 129 /* Total resources associated with a PCI device */
fde09c6d
YZ
130 PCI_NUM_RESOURCES,
131
0aa0f5d1 132 /* Preserve this for compatibility */
cda57bf9 133 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 134};
1da177e4 135
b352baf1
PB
136/**
137 * enum pci_interrupt_pin - PCI INTx interrupt values
138 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
139 * @PCI_INTERRUPT_INTA: PCI INTA pin
140 * @PCI_INTERRUPT_INTB: PCI INTB pin
141 * @PCI_INTERRUPT_INTC: PCI INTC pin
142 * @PCI_INTERRUPT_INTD: PCI INTD pin
143 *
144 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
145 * PCI_INTERRUPT_PIN register.
146 */
147enum pci_interrupt_pin {
148 PCI_INTERRUPT_UNKNOWN,
149 PCI_INTERRUPT_INTA,
150 PCI_INTERRUPT_INTB,
151 PCI_INTERRUPT_INTC,
152 PCI_INTERRUPT_INTD,
153};
154
155/* The number of legacy PCI INTx interrupts */
156#define PCI_NUM_INTX 4
157
57bdeef4
NN
158/*
159 * Reading from a device that doesn't respond typically returns ~0. A
160 * successful read from a device may also return ~0, so you need additional
161 * information to reliably identify errors.
162 */
163#define PCI_ERROR_RESPONSE (~0ULL)
164#define PCI_SET_ERROR_RESPONSE(val) (*(val) = ((typeof(*(val))) PCI_ERROR_RESPONSE))
165#define PCI_POSSIBLE_ERROR(val) ((val) == ((typeof(val)) PCI_ERROR_RESPONSE))
166
224abb67
BH
167/*
168 * pci_power_t values must match the bits in the Capabilities PME_Support
169 * and Control/Status PowerState fields in the Power Management capability.
170 */
1da177e4
LT
171typedef int __bitwise pci_power_t;
172
4352dfd5
GKH
173#define PCI_D0 ((pci_power_t __force) 0)
174#define PCI_D1 ((pci_power_t __force) 1)
175#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
176#define PCI_D3hot ((pci_power_t __force) 3)
177#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 178#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 179#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 180
00240c38
AS
181/* Remember to update this when the list above changes! */
182extern const char *pci_power_names[];
183
184static inline const char *pci_power_name(pci_power_t state)
185{
9661e783 186 return pci_power_names[1 + (__force int) state];
00240c38
AS
187}
188
0aa0f5d1 189/**
229b4e07
CD
190 * typedef pci_channel_state_t
191 *
0aa0f5d1
BH
192 * The pci_channel state describes connectivity between the CPU and
193 * the PCI device. If some PCI bus between here and the PCI device
194 * has crashed or locked up, this info is reflected here.
392a1ce7 195 */
196typedef unsigned int __bitwise pci_channel_state_t;
197
16d79cd4 198enum {
392a1ce7 199 /* I/O channel is in normal state */
200 pci_channel_io_normal = (__force pci_channel_state_t) 1,
201
202 /* I/O to channel is blocked */
203 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
204
205 /* PCI card is dead */
206 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
207};
208
f7bdd12d
BK
209typedef unsigned int __bitwise pcie_reset_state_t;
210
211enum pcie_reset_state {
212 /* Reset is NOT asserted (Use to deassert reset) */
213 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
214
f7625980 215 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
216 pcie_warm_reset = (__force pcie_reset_state_t) 2,
217
f7625980 218 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
219 pcie_hot_reset = (__force pcie_reset_state_t) 3
220};
221
ba698ad4
DM
222typedef unsigned short __bitwise pci_dev_flags_t;
223enum pci_dev_flags {
0aa0f5d1 224 /* INTX_DISABLE in PCI_COMMAND register disables MSI too */
6b121592 225 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 226 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 227 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 228 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 229 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 230 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 231 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
232 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
233 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
234 /* Do not use bus resets for device */
235 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
236 /* Do not use PM reset even if device advertises NoSoftRst- */
237 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
238 /* Get VPD from function 0 VPD */
239 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
0aa0f5d1 240 /* A non-root bridge where translation occurs, stop alias search here */
ffff8858 241 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
242 /* Do not use FLR even if device advertises PCI_AF_CAP */
243 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
a99b646a 244 /* Don't use Relaxed Ordering for TLPs directed at this device */
c2eac4d3 245 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
2226667a
MZ
246 /* Device does honor MSI masking despite saying otherwise */
247 PCI_DEV_FLAGS_HAS_MSI_MASKING = (__force pci_dev_flags_t) (1 << 12),
ba698ad4
DM
248};
249
e1d3a908
SA
250enum pci_irq_reroute_variant {
251 INTEL_IRQ_REROUTE_VARIANT = 1,
252 MAX_IRQ_REROUTE_VARIANTS = 3
253};
254
6e325a62
MT
255typedef unsigned short __bitwise pci_bus_flags_t;
256enum pci_bus_flags {
032c3d86
JD
257 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
258 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
259 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
17e8f0d4 260 PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8,
6e325a62
MT
261};
262
0aa0f5d1 263/* Values from Link Status register, PCIe r3.1, sec 7.8.8 */
59da381e
JK
264enum pcie_link_width {
265 PCIE_LNK_WIDTH_RESRV = 0x00,
266 PCIE_LNK_X1 = 0x01,
267 PCIE_LNK_X2 = 0x02,
268 PCIE_LNK_X4 = 0x04,
269 PCIE_LNK_X8 = 0x08,
0aa0f5d1 270 PCIE_LNK_X12 = 0x0c,
59da381e
JK
271 PCIE_LNK_X16 = 0x10,
272 PCIE_LNK_X32 = 0x20,
0aa0f5d1 273 PCIE_LNK_WIDTH_UNKNOWN = 0xff,
59da381e
JK
274};
275
e56faff5 276/* See matching string table in pci_speed_string() */
536c8cb4
MW
277enum pci_bus_speed {
278 PCI_SPEED_33MHz = 0x00,
279 PCI_SPEED_66MHz = 0x01,
280 PCI_SPEED_66MHz_PCIX = 0x02,
281 PCI_SPEED_100MHz_PCIX = 0x03,
282 PCI_SPEED_133MHz_PCIX = 0x04,
283 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
284 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
285 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
286 PCI_SPEED_66MHz_PCIX_266 = 0x09,
287 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
288 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
289 AGP_UNKNOWN = 0x0c,
290 AGP_1X = 0x0d,
291 AGP_2X = 0x0e,
292 AGP_4X = 0x0f,
293 AGP_8X = 0x10,
536c8cb4
MW
294 PCI_SPEED_66MHz_PCIX_533 = 0x11,
295 PCI_SPEED_100MHz_PCIX_533 = 0x12,
296 PCI_SPEED_133MHz_PCIX_533 = 0x13,
297 PCIE_SPEED_2_5GT = 0x14,
298 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 299 PCIE_SPEED_8_0GT = 0x16,
1acfb9b7 300 PCIE_SPEED_16_0GT = 0x17,
de76cda2 301 PCIE_SPEED_32_0GT = 0x18,
34191749 302 PCIE_SPEED_64_0GT = 0x19,
536c8cb4
MW
303 PCI_SPEED_UNKNOWN = 0xff,
304};
305
576c7218
AD
306enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
307enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
308
fd00faa3
HK
309struct pci_vpd {
310 struct mutex lock;
311 unsigned int len;
312 u8 cap;
24a4742f
AW
313};
314
402723ad 315struct irq_affinity;
7d715a6c 316struct pcie_link_state;
d1b054da 317struct pci_sriov;
52916982 318struct pci_p2pdma;
90655631 319struct rcec_ea;
ee69439c 320
0aa0f5d1 321/* The pci_dev structure describes PCI devices */
1da177e4 322struct pci_dev {
0aa0f5d1
BH
323 struct list_head bus_list; /* Node in per-bus list */
324 struct pci_bus *bus; /* Bus this device is on */
325 struct pci_bus *subordinate; /* Bus this device bridges to */
1da177e4 326
0aa0f5d1
BH
327 void *sysdata; /* Hook for sys-specific extension */
328 struct proc_dir_entry *procent; /* Device entry in /proc/bus/pci */
f46753c5 329 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4 330
0aa0f5d1 331 unsigned int devfn; /* Encoded device & function index */
1da177e4
LT
332 unsigned short vendor;
333 unsigned short device;
334 unsigned short subsystem_vendor;
335 unsigned short subsystem_device;
336 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 337 u8 revision; /* PCI revision, low byte of class word */
1da177e4 338 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
339#ifdef CONFIG_PCIEAER
340 u16 aer_cap; /* AER capability offset */
db89ccbe 341 struct aer_stats *aer_stats; /* AER stats for this device */
90655631
SK
342#endif
343#ifdef CONFIG_PCIEPORTBUS
344 struct rcec_ea *rcec_ea; /* RCEC cached endpoint association */
507b460f 345 struct pci_dev *rcec; /* Associated RCEC device */
66b80809 346#endif
69139244 347 u32 devcap; /* PCIe Device Capabilities */
f7625980 348 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
349 u8 msi_cap; /* MSI capability offset */
350 u8 msix_cap; /* MSI-X capability offset */
f7625980 351 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
0aa0f5d1
BH
352 u8 rom_base_reg; /* Config register controlling ROM */
353 u8 pin; /* Interrupt pin this device uses */
354 u16 pcie_flags_reg; /* Cached PCIe Capabilities Register */
355 unsigned long *dma_alias_mask;/* Mask of enabled devfn aliases */
1da177e4 356
68da4e0e 357 struct pci_driver *driver; /* Driver bound to this device */
1da177e4
LT
358 u64 dma_mask; /* Mask of the bits of bus address this
359 device implements. Normally this is
360 0xffffffff. You only need to change
361 this if your device has broken DMA
362 or supports 64-bit transfers. */
363
4d57cdfa
FT
364 struct device_dma_parameters dma_parms;
365
0aa0f5d1
BH
366 pci_power_t current_state; /* Current operating state. In ACPI,
367 this is D0-D3, D0 being fully
368 functional, and D3 being off. */
d6112f8d 369 unsigned int imm_ready:1; /* Supports Immediate Readiness */
703860ed 370 u8 pm_cap; /* PM capability offset */
337001b6
RW
371 unsigned int pme_support:5; /* Bitmask of states from which PME#
372 can be generated */
379021d5 373 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
374 unsigned int d1_support:1; /* Low power state D1 is supported */
375 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
376 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
377 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 378 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 379 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
0aa0f5d1
BH
380 unsigned int mmio_always_on:1; /* Disallow turning off io/mem
381 decoding during BAR sizing */
e80bb09d 382 unsigned int wakeup_prepared:1;
d491f2b7 383 unsigned int skip_bus_pm:1; /* Internal: Skip bus-level PM */
b440bde7 384 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
385 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
386 controlled exclusively by
387 user sysfs */
4ec73791
SM
388 unsigned int clear_retrain_link:1; /* Need to clear Retrain Link
389 bit manually */
3789af9a 390 unsigned int d3hot_delay; /* D3hot->D0 transition time in ms */
448bd857 391 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 392
7d715a6c 393#ifdef CONFIG_PCIEASPM
f7625980 394 struct pcie_link_state *link_state; /* ASPM link state */
c46fd358
BH
395 unsigned int ltr_path:1; /* Latency Tolerance Reporting
396 supported from root to here */
ee8b1c47 397 u16 l1ss; /* L1SS Capability pointer */
7d715a6c 398#endif
8c09e896 399 unsigned int pasid_no_tlp:1; /* PASID works without TLP Prefix */
7ce3f912 400 unsigned int eetlp_prefix_path:1; /* End-to-End TLP Prefix */
7d715a6c 401
0aa0f5d1
BH
402 pci_channel_state_t error_state; /* Current connectivity state */
403 struct device dev; /* Generic device interface */
1da177e4 404
0aa0f5d1 405 int cfg_size; /* Size of config space */
1da177e4
LT
406
407 /*
408 * Instead of touching interrupt line and base address registers
409 * directly, use the values stored here. They might be different!
410 */
411 unsigned int irq;
412 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
27829479 413 struct resource driver_exclusive_resource; /* driver exclusive resource ranges */
1da177e4 414
0aa0f5d1
BH
415 bool match_driver; /* Skip attaching driver */
416
417 unsigned int transparent:1; /* Subtractive decode bridge */
51c48b31
BH
418 unsigned int io_window:1; /* Bridge has I/O window */
419 unsigned int pref_window:1; /* Bridge has pref mem window */
420 unsigned int pref_64_window:1; /* Pref mem window is 64-bit */
0aa0f5d1
BH
421 unsigned int multifunction:1; /* Multi-function device */
422
0aa0f5d1
BH
423 unsigned int is_busmaster:1; /* Is busmaster */
424 unsigned int no_msi:1; /* May not use MSI */
f6b6aefe 425 unsigned int no_64bit_msi:1; /* May only use 32-bit MSIs */
0aa0f5d1
BH
426 unsigned int block_cfg_access:1; /* Config space access blocked */
427 unsigned int broken_parity_status:1; /* Generates false positive parity */
428 unsigned int irq_reroute_variant:2; /* Needs IRQ rerouting variant */
f7625980 429 unsigned int msi_enabled:1;
99dc804d 430 unsigned int msix_enabled:1;
0aa0f5d1
BH
431 unsigned int ari_enabled:1; /* ARI forwarding */
432 unsigned int ats_enabled:1; /* Address Translation Svc */
a4f4fa68
JPB
433 unsigned int pasid_enabled:1; /* Process Address Space ID */
434 unsigned int pri_enabled:1; /* Page Request Interface */
3f35d2cf
TG
435 unsigned int is_managed:1; /* Managed via devres */
436 unsigned int is_msi_managed:1; /* MSI release via devres installed */
0aa0f5d1 437 unsigned int needs_freset:1; /* Requires fundamental reset */
aa8c6c93 438 unsigned int state_saved:1;
d1b054da 439 unsigned int is_physfn:1;
dd7cc44d 440 unsigned int is_virtfn:1;
0aa0f5d1 441 unsigned int is_hotplug_bridge:1;
b03799b0 442 unsigned int shpc_managed:1; /* SHPC owned by shpchp */
0aa0f5d1 443 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
617654aa
MW
444 /*
445 * Devices marked being untrusted are the ones that can potentially
446 * execute DMA attacks and similar. They are typically connected
447 * through external ports such as Thunderbolt but not limited to
448 * that. When an IOMMU is enabled they should be getting full
449 * mappings to make sure they cannot access arbitrary memory.
450 */
451 unsigned int untrusted:1;
99b50be9
RJ
452 /*
453 * Info from the platform, e.g., ACPI or device tree, may mark a
454 * device as "external-facing". An external-facing device is
455 * itself internal but devices downstream from it are external.
456 */
457 unsigned int external_facing:1;
0aa0f5d1
BH
458 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
459 unsigned int io_window_1k:1; /* Intel bridge 1K I/O windows */
cffe0a2b 460 unsigned int irq_managed:1;
0aa0f5d1
BH
461 unsigned int non_compliant_bars:1; /* Broken BARs; ignore them */
462 unsigned int is_probed:1; /* Device probing in progress */
f0157160 463 unsigned int link_active_reporting:1;/* Device capable of reporting link active */
aff68a5a 464 unsigned int no_vf_scan:1; /* Don't scan for VFs after IOV enablement */
12856e7a 465 unsigned int no_command_memory:1; /* No PCI_COMMAND_MEMORY */
500b55b0 466 unsigned int rom_bar_overlap:1; /* ROM BAR disable broken */
ba698ad4 467 pci_dev_flags_t dev_flags;
bae94d02 468 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 469
0aa0f5d1 470 u32 saved_config_space[16]; /* Config space saved at suspend time */
41017f0c 471 struct hlist_head saved_cap_space;
0aa0f5d1 472 int rom_attr_enabled; /* Display of ROM attribute enabled? */
1da177e4 473 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 474 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c 475
d22b3621
BH
476#ifdef CONFIG_HOTPLUG_PCI_PCIE
477 unsigned int broken_cmd_compl:1; /* No compl for some cmds */
478#endif
9bb04a0c 479#ifdef CONFIG_PCIE_PTM
a47126ec 480 u16 ptm_cap; /* PTM Capability */
9bb04a0c
JY
481 unsigned int ptm_root:1;
482 unsigned int ptm_enabled:1;
8b2ec318 483 u8 ptm_granularity;
9bb04a0c 484#endif
ded86d8d 485#ifdef CONFIG_PCI_MSI
85aa607e 486 void __iomem *msix_base;
cd119b09 487 raw_spinlock_t msi_lock;
ded86d8d 488#endif
fd00faa3 489 struct pci_vpd vpd;
be06c1b4
BH
490#ifdef CONFIG_PCIE_DPC
491 u16 dpc_cap;
492 unsigned int dpc_rp_extensions:1;
493 u8 dpc_rp_log_size;
494#endif
466b3ddf 495#ifdef CONFIG_PCI_ATS
dd7cc44d 496 union {
0aa0f5d1
BH
497 struct pci_sriov *sriov; /* PF: SR-IOV info */
498 struct pci_dev *physfn; /* VF: related PF */
dd7cc44d 499 };
67930995
BH
500 u16 ats_cap; /* ATS Capability offset */
501 u8 ats_stu; /* ATS Smallest Translation Unit */
4ebeb1ec
CT
502#endif
503#ifdef CONFIG_PCI_PRI
c065190b 504 u16 pri_cap; /* PRI Capability offset */
4ebeb1ec 505 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
e5adf79a 506 unsigned int pasid_required:1; /* PRG Response PASID Required */
4ebeb1ec
CT
507#endif
508#ifdef CONFIG_PCI_PASID
751035b8 509 u16 pasid_cap; /* PASID Capability offset */
4ebeb1ec 510 u16 pasid_features;
52916982
LG
511#endif
512#ifdef CONFIG_PCI_P2PDMA
ae21f835 513 struct pci_p2pdma __rcu *p2pdma;
d1b054da 514#endif
52fbf5bd 515 u16 acs_cap; /* ACS Capability offset */
0aa0f5d1
BH
516 phys_addr_t rom; /* Physical address if not from BAR */
517 size_t romlen; /* Length if not from BAR */
23d99baf
KK
518 /*
519 * Driver name to force a match. Do not set directly, because core
520 * frees it. Use driver_set_override() to set or clear it.
521 */
522 const char *driver_override;
89ee9f76 523
0aa0f5d1 524 unsigned long priv_flags; /* Private flags for the PCI driver */
e20afa06
AN
525
526 /* These methods index pci_reset_fn_methods[] */
527 u8 reset_methods[PCI_NUM_RESET_METHODS]; /* In priority order */
1da177e4
LT
528};
529
dda56549
Y
530static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
531{
532#ifdef CONFIG_PCI_IOV
533 if (dev->is_virtfn)
534 dev = dev->physfn;
535#endif
dda56549
Y
536 return dev;
537}
538
3c6e6ae7 539struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 540
1da177e4
LT
541#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
542#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
543
a7369f1f
LV
544static inline int pci_channel_offline(struct pci_dev *pdev)
545{
546 return (pdev->error_state != pci_channel_io_normal);
547}
548
15d82ca2
BF
549/*
550 * Currently in ACPI spec, for each PCI host bridge, PCI Segment
551 * Group number is limited to a 16-bit value, therefore (int)-1 is
552 * not a valid PCI domain number, and can be used as a sentinel
553 * value indicating ->domain_nr is not set by the driver (and
554 * CONFIG_PCI_DOMAINS_GENERIC=y archs will set it with
555 * pci_bus_find_domain_nr()).
556 */
557#define PCI_DOMAIN_NR_NOT_SET (-1)
558
5a21d70d 559struct pci_host_bridge {
0aa0f5d1
BH
560 struct device dev;
561 struct pci_bus *bus; /* Root bus */
562 struct pci_ops *ops;
07e29295 563 struct pci_ops *child_ops;
0aa0f5d1
BH
564 void *sysdata;
565 int busnr;
15d82ca2 566 int domain_nr;
14d76b68 567 struct list_head windows; /* resource_entry */
e80a91ad 568 struct list_head dma_ranges; /* dma ranges resource list */
0aa0f5d1 569 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* Platform IRQ swizzler */
3aa8a41e 570 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a 571 void (*release_fn)(struct pci_host_bridge *);
0aa0f5d1 572 void *release_data;
0aa0f5d1
BH
573 unsigned int ignore_reset_delay:1; /* For entire hierarchy */
574 unsigned int no_ext_tags:1; /* No Extended Tags */
8b3517f8 575 unsigned int no_inc_mrrs:1; /* No Increase MRRS */
02bfeb48 576 unsigned int native_aer:1; /* OS may use PCIe AER */
9310f0dc 577 unsigned int native_pcie_hotplug:1; /* OS may use PCIe hotplug */
1df81a6d 578 unsigned int native_shpc_hotplug:1; /* OS may use SHPC hotplug */
02bfeb48 579 unsigned int native_pme:1; /* OS may use PCIe PME */
af8bb9f8 580 unsigned int native_ltr:1; /* OS may use PCIe LTR */
ac1c8e35 581 unsigned int native_dpc:1; /* OS may use PCIe DPC */
589c3357 582 unsigned int native_cxl_error:1; /* OS may use CXL RAS/Events */
a78cf965 583 unsigned int preserve_config:1; /* Preserve FW resource setup */
2c8d5a2d 584 unsigned int size_windows:1; /* Enable root bus sizing */
94e89b14 585 unsigned int msi_domain:1; /* Bridge wants MSI domain */
a78cf965 586
7c7a0e94
GP
587 /* Resource alignment requirements */
588 resource_size_t (*align_resource)(struct pci_dev *dev,
589 const struct resource *res,
590 resource_size_t start,
591 resource_size_t size,
592 resource_size_t align);
914a1951 593 unsigned long private[] ____cacheline_aligned;
5a21d70d 594};
41017f0c 595
7b543663 596#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 597
59094065
TR
598static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
599{
600 return (void *)bridge->private;
601}
602
603static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
604{
605 return container_of(priv, struct pci_host_bridge, private);
606}
607
a52d1443 608struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
609struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
610 size_t priv);
dff79b91 611void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
612struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
613
4fa2649a 614void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
0aa0f5d1
BH
615 void (*release_fn)(struct pci_host_bridge *),
616 void *release_data);
7b543663 617
6c0cc950
RW
618int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
619
2fe2abf8
BH
620/*
621 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
622 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
623 * buses below host bridges or subtractive decode bridges) go in the list.
624 * Use pci_bus_for_each_resource() to iterate through all the resources.
625 */
626
627/*
628 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
629 * and there's no way to program the bridge with the details of the window.
630 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
631 * decode bit set, because they are explicit and can be programmed with _SRS.
632 */
633#define PCI_SUBTRACTIVE_DECODE 0x1
634
635struct pci_bus_resource {
0aa0f5d1
BH
636 struct list_head list;
637 struct resource *res;
638 unsigned int flags;
2fe2abf8 639};
4352dfd5
GKH
640
641#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
642
643struct pci_bus {
0aa0f5d1
BH
644 struct list_head node; /* Node in list of buses */
645 struct pci_bus *parent; /* Parent bus this bridge is on */
646 struct list_head children; /* List of child buses */
647 struct list_head devices; /* List of devices on this bus */
648 struct pci_dev *self; /* Bridge device as seen by parent */
649 struct list_head slots; /* List of slots on this bus;
67546762 650 protected by pci_slot_mutex */
2fe2abf8 651 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
0aa0f5d1
BH
652 struct list_head resources; /* Address space routed to this bus */
653 struct resource busn_res; /* Bus numbers routed to this bus */
1da177e4 654
0aa0f5d1 655 struct pci_ops *ops; /* Configuration access functions */
0aa0f5d1
BH
656 void *sysdata; /* Hook for sys-specific extension */
657 struct proc_dir_entry *procdir; /* Directory entry in /proc/bus/pci */
1da177e4 658
0aa0f5d1
BH
659 unsigned char number; /* Bus number */
660 unsigned char primary; /* Number of primary bridge */
3749c51a
MW
661 unsigned char max_bus_speed; /* enum pci_bus_speed */
662 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
663#ifdef CONFIG_PCI_DOMAINS_GENERIC
664 int domain_nr;
665#endif
1da177e4
LT
666
667 char name[48];
668
0aa0f5d1
BH
669 unsigned short bridge_ctl; /* Manage NO_ISA/FBB/et al behaviors */
670 pci_bus_flags_t bus_flags; /* Inherited by child buses */
1da177e4 671 struct device *bridge;
fd7d1ced 672 struct device dev;
0aa0f5d1
BH
673 struct bin_attribute *legacy_io; /* Legacy I/O for this bus */
674 struct bin_attribute *legacy_mem; /* Legacy mem */
cc74d96f 675 unsigned int is_added:1;
92c45b63 676 unsigned int unsafe_warn:1; /* warned about RW1C config write */
1da177e4
LT
677};
678
fd7d1ced 679#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 680
4e544bac
HK
681static inline u16 pci_dev_id(struct pci_dev *dev)
682{
683 return PCI_DEVID(dev->bus->number, dev->devfn);
684}
685
79af72d7 686/*
f7625980 687 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 688 * false otherwise
77a0dfcd
BH
689 *
690 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
691 * This is incorrect because "virtual" buses added for SR-IOV (via
692 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
693 */
694static inline bool pci_is_root_bus(struct pci_bus *pbus)
695{
696 return !(pbus->parent);
697}
698
1c86438c
YW
699/**
700 * pci_is_bridge - check if the PCI device is a bridge
701 * @dev: PCI device
702 *
703 * Return true if the PCI device is bridge whether it has subordinate
704 * or not.
705 */
706static inline bool pci_is_bridge(struct pci_dev *dev)
707{
708 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
709 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
710}
711
24a0c654
AS
712#define for_each_pci_bridge(dev, bus) \
713 list_for_each_entry(dev, &bus->devices, bus_list) \
714 if (!pci_is_bridge(dev)) {} else
715
c6bde215
BH
716static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
717{
718 dev = pci_physfn(dev);
719 if (pci_is_root_bus(dev->bus))
720 return NULL;
721
722 return dev->bus->self;
723}
724
16cf0ebc
RW
725#ifdef CONFIG_PCI_MSI
726static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
727{
728 return pci_dev->msi_enabled || pci_dev->msix_enabled;
729}
730#else
731static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
732#endif
733
0aa0f5d1 734/* Error values that may be returned by PCI functions */
1da177e4
LT
735#define PCIBIOS_SUCCESSFUL 0x00
736#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
737#define PCIBIOS_BAD_VENDOR_ID 0x83
738#define PCIBIOS_DEVICE_NOT_FOUND 0x86
739#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
740#define PCIBIOS_SET_FAILED 0x88
741#define PCIBIOS_BUFFER_TOO_SMALL 0x89
742
0aa0f5d1 743/* Translate above to generic errno for passing back through non-PCI code */
a6961651
AW
744static inline int pcibios_err_to_errno(int err)
745{
746 if (err <= PCIBIOS_SUCCESSFUL)
747 return err; /* Assume already errno */
748
749 switch (err) {
750 case PCIBIOS_FUNC_NOT_SUPPORTED:
751 return -ENOENT;
752 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 753 return -ENOTTY;
a6961651
AW
754 case PCIBIOS_DEVICE_NOT_FOUND:
755 return -ENODEV;
756 case PCIBIOS_BAD_REGISTER_NUMBER:
757 return -EFAULT;
758 case PCIBIOS_SET_FAILED:
759 return -EIO;
760 case PCIBIOS_BUFFER_TOO_SMALL:
761 return -ENOSPC;
762 }
763
d97ffe23 764 return -ERANGE;
a6961651
AW
765}
766
1da177e4
LT
767/* Low-level architecture-dependent routines */
768
769struct pci_ops {
057bd2e0
TR
770 int (*add_bus)(struct pci_bus *bus);
771 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 772 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
773 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
774 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
775};
776
b6ce068a
MW
777/*
778 * ACPI needs to be able to access PCI config space before we've done a
779 * PCI bus scan and created pci_bus structures.
780 */
f39d5b72
BH
781int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
782 int reg, int len, u32 *val);
783int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
784 int reg, int len, u32 val);
1da177e4 785
8e639079 786#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3a9ad0b4
YL
787typedef u64 pci_bus_addr_t;
788#else
789typedef u32 pci_bus_addr_t;
790#endif
791
1da177e4 792struct pci_bus_region {
0aa0f5d1
BH
793 pci_bus_addr_t start;
794 pci_bus_addr_t end;
1da177e4
LT
795};
796
797struct pci_dynids {
0aa0f5d1
BH
798 spinlock_t lock; /* Protects list, index */
799 struct list_head list; /* For IDs added at runtime */
1da177e4
LT
800};
801
f7625980
BH
802
803/*
804 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
805 * a set of callbacks in struct pci_error_handlers, that device driver
806 * will be notified of PCI bus errors, and will be driven to recovery
807 * when an error occurs.
392a1ce7 808 */
809
810typedef unsigned int __bitwise pci_ers_result_t;
811
812enum pci_ers_result {
0aa0f5d1 813 /* No result/none/not supported in device driver */
392a1ce7 814 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
815
816 /* Device driver can recover without slot reset */
817 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
818
0aa0f5d1 819 /* Device driver wants slot to be reset */
392a1ce7 820 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
821
822 /* Device has completely failed, is unrecoverable */
823 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
824
825 /* Device driver is fully recovered and operational */
826 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
827
828 /* No AER capabilities registered for the driver */
829 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 830};
831
832/* PCI bus error event callbacks */
05cca6e5 833struct pci_error_handlers {
392a1ce7 834 /* PCI bus error detected on this device */
835 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
16d79cd4 836 pci_channel_state_t error);
392a1ce7 837
838 /* MMIO has been re-enabled, but not DMA */
839 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
840
392a1ce7 841 /* PCI slot has been reset */
842 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
843
3ebe7f9f 844 /* PCI function reset prepare or completed */
775755ed
CH
845 void (*reset_prepare)(struct pci_dev *dev);
846 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 847
392a1ce7 848 /* Device driver may resume normal operations */
849 void (*resume)(struct pci_dev *dev);
361187e0
DJ
850
851 /* Allow device driver to record more details of a correctable error */
852 void (*cor_error_detected)(struct pci_dev *dev);
392a1ce7 853};
854
392a1ce7 855
1da177e4 856struct module;
229b4e07
CD
857
858/**
859 * struct pci_driver - PCI driver structure
860 * @node: List of driver structures.
861 * @name: Driver name.
862 * @id_table: Pointer to table of device IDs the driver is
863 * interested in. Most drivers should export this
864 * table using MODULE_DEVICE_TABLE(pci,...).
865 * @probe: This probing function gets called (during execution
866 * of pci_register_driver() for already existing
867 * devices or later if a new device gets inserted) for
868 * all PCI devices which match the ID table and are not
869 * "owned" by the other drivers yet. This function gets
870 * passed a "struct pci_dev \*" for each device whose
871 * entry in the ID table matches the device. The probe
872 * function returns zero when the driver chooses to
873 * take "ownership" of the device or an error code
874 * (negative number) otherwise.
875 * The probe function always gets called from process
876 * context, so it can sleep.
877 * @remove: The remove() function gets called whenever a device
878 * being handled by this driver is removed (either during
879 * deregistration of the driver or when it's manually
880 * pulled out of a hot-pluggable slot).
881 * The remove function always gets called from process
882 * context, so it can sleep.
883 * @suspend: Put device into low power state.
229b4e07 884 * @resume: Wake device from low power state.
151f4e2b 885 * (Please see Documentation/power/pci.rst for descriptions
229b4e07
CD
886 * of PCI Power Management and the related functions.)
887 * @shutdown: Hook into reboot_notifier_list (kernel/sys.c).
888 * Intended to stop any idling DMA operations.
889 * Useful for enabling wake-on-lan (NIC) or changing
890 * the power state of a device before reboot.
891 * e.g. drivers/net/e100.c.
892 * @sriov_configure: Optional driver callback to allow configuration of
893 * number of VFs to enable via sysfs "sriov_numvfs" file.
c3d5c2d9
LR
894 * @sriov_set_msix_vec_count: PF Driver callback to change number of MSI-X
895 * vectors on a VF. Triggered via sysfs "sriov_vf_msix_count".
896 * This will change MSI-X Table Size in the VF Message Control
897 * registers.
898 * @sriov_get_vf_total_msix: PF driver callback to get the total number of
899 * MSI-X vectors available for distribution to the VFs.
229b4e07
CD
900 * @err_handler: See Documentation/PCI/pci-error-recovery.rst
901 * @groups: Sysfs attribute groups.
ded13b9c
AG
902 * @dev_groups: Attributes attached to the device that will be
903 * created once it is bound to the driver.
229b4e07
CD
904 * @driver: Driver model structure.
905 * @dynids: List of dynamically added device IDs.
512881ea
LB
906 * @driver_managed_dma: Device driver doesn't use kernel DMA API for DMA.
907 * For most device drivers, no need to care about this flag
908 * as long as all DMAs are handled through the kernel DMA API.
909 * For some special ones, for example VFIO drivers, they know
910 * how to manage the DMA themselves and set this flag so that
911 * the IOMMU layer will allow them to setup and manage their
912 * own I/O address space.
229b4e07 913 */
1da177e4 914struct pci_driver {
0aa0f5d1
BH
915 struct list_head node;
916 const char *name;
917 const struct pci_device_id *id_table; /* Must be non-NULL for probe to be called */
918 int (*probe)(struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
919 void (*remove)(struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
920 int (*suspend)(struct pci_dev *dev, pm_message_t state); /* Device suspended */
7cb30264
BY
921 int (*resume)(struct pci_dev *dev); /* Device woken up */
922 void (*shutdown)(struct pci_dev *dev);
923 int (*sriov_configure)(struct pci_dev *dev, int num_vfs); /* On PF */
c3d5c2d9
LR
924 int (*sriov_set_msix_vec_count)(struct pci_dev *vf, int msix_vec_count); /* On PF */
925 u32 (*sriov_get_vf_total_msix)(struct pci_dev *pf);
49453028 926 const struct pci_error_handlers *err_handler;
92d50fc1 927 const struct attribute_group **groups;
ded13b9c 928 const struct attribute_group **dev_groups;
1da177e4 929 struct device_driver driver;
0aa0f5d1 930 struct pci_dynids dynids;
512881ea 931 bool driver_managed_dma;
1da177e4
LT
932};
933
8e9028b3
BH
934static inline struct pci_driver *to_pci_driver(struct device_driver *drv)
935{
936 return drv ? container_of(drv, struct pci_driver, driver) : NULL;
937}
1da177e4
LT
938
939/**
0aa0f5d1 940 * PCI_DEVICE - macro used to describe a specific PCI device
1da177e4
LT
941 * @vend: the 16 bit PCI Vendor ID
942 * @dev: the 16 bit PCI Device ID
943 *
944 * This macro is used to create a struct pci_device_id that matches a
945 * specific device. The subvendor and subdevice fields will be set to
946 * PCI_ANY_ID.
947 */
948#define PCI_DEVICE(vend,dev) \
949 .vendor = (vend), .device = (dev), \
950 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
951
343b7258
MG
952/**
953 * PCI_DEVICE_DRIVER_OVERRIDE - macro used to describe a PCI device with
954 * override_only flags.
955 * @vend: the 16 bit PCI Vendor ID
956 * @dev: the 16 bit PCI Device ID
957 * @driver_override: the 32 bit PCI Device override_only
958 *
959 * This macro is used to create a struct pci_device_id that matches only a
960 * driver_override device. The subvendor and subdevice fields will be set to
961 * PCI_ANY_ID.
962 */
963#define PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, driver_override) \
964 .vendor = (vend), .device = (dev), .subvendor = PCI_ANY_ID, \
965 .subdevice = PCI_ANY_ID, .override_only = (driver_override)
966
cc6711b0
MG
967/**
968 * PCI_DRIVER_OVERRIDE_DEVICE_VFIO - macro used to describe a VFIO
969 * "driver_override" PCI device.
970 * @vend: the 16 bit PCI Vendor ID
971 * @dev: the 16 bit PCI Device ID
972 *
973 * This macro is used to create a struct pci_device_id that matches a
974 * specific device. The subvendor and subdevice fields will be set to
975 * PCI_ANY_ID and the driver_override will be set to
976 * PCI_ID_F_VFIO_DRIVER_OVERRIDE.
977 */
978#define PCI_DRIVER_OVERRIDE_DEVICE_VFIO(vend, dev) \
979 PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, PCI_ID_F_VFIO_DRIVER_OVERRIDE)
980
3d567e0e 981/**
0aa0f5d1 982 * PCI_DEVICE_SUB - macro used to describe a specific PCI device with subsystem
3d567e0e
NNS
983 * @vend: the 16 bit PCI Vendor ID
984 * @dev: the 16 bit PCI Device ID
985 * @subvend: the 16 bit PCI Subvendor ID
986 * @subdev: the 16 bit PCI Subdevice ID
987 *
988 * This macro is used to create a struct pci_device_id that matches a
989 * specific device with subsystem information.
990 */
991#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
992 .vendor = (vend), .device = (dev), \
993 .subvendor = (subvend), .subdevice = (subdev)
994
1da177e4 995/**
0aa0f5d1 996 * PCI_DEVICE_CLASS - macro used to describe a specific PCI device class
1da177e4
LT
997 * @dev_class: the class, subclass, prog-if triple for this device
998 * @dev_class_mask: the class mask for this device
999 *
1000 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 1001 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
1002 * fields will be set to PCI_ANY_ID.
1003 */
1004#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
1005 .class = (dev_class), .class_mask = (dev_class_mask), \
1006 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1007 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1008
1597cacb 1009/**
0aa0f5d1 1010 * PCI_VDEVICE - macro used to describe a specific PCI device in short form
c1309040
MR
1011 * @vend: the vendor name
1012 * @dev: the 16 bit PCI Device ID
1597cacb
AC
1013 *
1014 * This macro is used to create a struct pci_device_id that matches a
1015 * specific PCI device. The subvendor, and subdevice fields will be set
1016 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1017 * private data.
1018 */
c1309040
MR
1019#define PCI_VDEVICE(vend, dev) \
1020 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1021 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 1022
b72ae8ca
AS
1023/**
1024 * PCI_DEVICE_DATA - macro used to describe a specific PCI device in very short form
1025 * @vend: the vendor name (without PCI_VENDOR_ID_ prefix)
1026 * @dev: the device name (without PCI_DEVICE_ID_<vend>_ prefix)
1027 * @data: the driver data to be filled
1028 *
1029 * This macro is used to create a struct pci_device_id that matches a
1030 * specific PCI device. The subvendor, and subdevice fields will be set
1031 * to PCI_ANY_ID.
1032 */
1033#define PCI_DEVICE_DATA(vend, dev, data) \
1034 .vendor = PCI_VENDOR_ID_##vend, .device = PCI_DEVICE_ID_##vend##_##dev, \
1035 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0, \
1036 .driver_data = (kernel_ulong_t)(data)
1037
5bbe029f 1038enum {
0aa0f5d1
BH
1039 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* Ignore firmware setup */
1040 PCI_REASSIGN_ALL_BUS = 0x00000002, /* Reassign all bus numbers */
1041 PCI_PROBE_ONLY = 0x00000004, /* Use existing setup */
1042 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* Don't do ISA alignment */
1043 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* Enable domains in /proc */
5bbe029f 1044 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
0aa0f5d1 1045 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* Scan all, not just dev 0 */
5bbe029f
BH
1046};
1047
0d8006dd
HX
1048#define PCI_IRQ_LEGACY (1 << 0) /* Allow legacy interrupts */
1049#define PCI_IRQ_MSI (1 << 1) /* Allow MSI interrupts */
1050#define PCI_IRQ_MSIX (1 << 2) /* Allow MSI-X interrupts */
1051#define PCI_IRQ_AFFINITY (1 << 3) /* Auto-assign affinity */
1052
0aa0f5d1 1053/* These external functions are only available when PCI support is enabled */
1da177e4
LT
1054#ifdef CONFIG_PCI
1055
5bbe029f
BH
1056extern unsigned int pci_flags;
1057
1058static inline void pci_set_flags(int flags) { pci_flags = flags; }
1059static inline void pci_add_flags(int flags) { pci_flags |= flags; }
1060static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
1061static inline int pci_has_flag(int flag) { return pci_flags & flag; }
1062
a58674ff 1063void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
1064
1065enum pcie_bus_config_types {
0aa0f5d1
BH
1066 PCIE_BUS_TUNE_OFF, /* Don't touch MPS at all */
1067 PCIE_BUS_DEFAULT, /* Ensure MPS matches upstream bridge */
1068 PCIE_BUS_SAFE, /* Use largest MPS boot-time devices support */
1069 PCIE_BUS_PERFORMANCE, /* Use MPS and MRRS for best performance */
1070 PCIE_BUS_PEER2PEER, /* Set MPS = 128 for all devices */
b03e7495
JM
1071};
1072
1073extern enum pcie_bus_config_types pcie_bus_config;
1074
1da177e4
LT
1075extern struct bus_type pci_bus_type;
1076
f7625980
BH
1077/* Do NOT directly access these two variables, unless you are arch-specific PCI
1078 * code, or PCI core code. */
0aa0f5d1 1079extern struct list_head pci_root_buses; /* List of all known PCI buses */
f7625980 1080/* Some device drivers need know if PCI is initiated */
f39d5b72 1081int no_pci_devices(void);
1da177e4 1082
3c449ed0 1083void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 1084void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
1085void pcibios_add_bus(struct pci_bus *bus);
1086void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 1087void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 1088int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 1089/* Architecture-specific versions may override this (weak) */
05cca6e5 1090char *pcibios_setup(char *str);
1da177e4
LT
1091
1092/* Used only when drivers/pci/setup.c is used */
3b7a17fc 1093resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 1094 resource_size_t,
e31dd6e4 1095 resource_size_t);
1da177e4 1096
d1bbf38a 1097/* Weak but can be overridden by arch */
2d1c8618
BH
1098void pci_fixup_cardbus(struct pci_bus *);
1099
1da177e4
LT
1100/* Generic PCI functions used internally */
1101
fc279850 1102void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 1103 struct resource *res);
fc279850 1104void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 1105 struct pci_bus_region *region);
d1fd4fb6 1106void pcibios_scan_specific_bus(int busn);
f39d5b72 1107struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 1108void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 1109struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
1110struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1111 struct pci_ops *ops, void *sysdata,
1112 struct list_head *resources);
49b8e3f3 1113int pci_host_probe(struct pci_host_bridge *bridge);
98a35831
YL
1114int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
1115int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
1116void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 1117struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
0aa0f5d1
BH
1118 struct pci_ops *ops, void *sysdata,
1119 struct list_head *resources);
1228c4b6 1120int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
1121struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1122 int busnr);
f46753c5 1123struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
1124 const char *name,
1125 struct hotplug_slot *hotplug);
f46753c5 1126void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
1127#ifdef CONFIG_SYSFS
1128void pci_dev_assign_slot(struct pci_dev *dev);
1129#else
1130static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
1131#endif
1da177e4 1132int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 1133struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 1134void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 1135unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 1136void pci_bus_add_device(struct pci_dev *dev);
1da177e4 1137void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
1138struct resource *pci_find_parent_resource(const struct pci_dev *dev,
1139 struct resource *res);
3df425f3 1140u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 1141int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 1142u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
1143struct pci_dev *pci_dev_get(struct pci_dev *dev);
1144void pci_dev_put(struct pci_dev *dev);
1145void pci_remove_bus(struct pci_bus *b);
1146void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 1147void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
1148void pci_stop_root_bus(struct pci_bus *bus);
1149void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 1150void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 1151void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 1152void pci_sort_breadthfirst(void);
fb8a0d9d
WM
1153#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
1154#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
1155
1156/* Generic PCI functions exported to card drivers */
1157
f646c2a0
PM
1158u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1159u8 pci_find_capability(struct pci_dev *dev, int cap);
1160u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
1161u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
1162u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap);
ee8b1c47
BH
1163u16 pci_find_ext_capability(struct pci_dev *dev, int cap);
1164u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 pos, int cap);
29f3eb64 1165struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
c124fd9a 1166u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap);
ee122037 1167u16 pci_find_dvsec_capability(struct pci_dev *dev, u16 vendor, u16 dvsec);
1da177e4 1168
70c0923b
JK
1169u64 pci_get_dsn(struct pci_dev *dev);
1170
d42552c3 1171struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
0aa0f5d1 1172 struct pci_dev *from);
05cca6e5 1173struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
0aa0f5d1
BH
1174 unsigned int ss_vendor, unsigned int ss_device,
1175 struct pci_dev *from);
05cca6e5 1176struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
1177struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
1178 unsigned int devfn);
05cca6e5 1179struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
1180int pci_dev_present(const struct pci_device_id *ids);
1181
05cca6e5
GKH
1182int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
1183 int where, u8 *val);
1184int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
1185 int where, u16 *val);
1186int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
1187 int where, u32 *val);
1188int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
1189 int where, u8 val);
1190int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
1191 int where, u16 val);
1192int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
1193 int where, u32 val);
1f94a94f
RH
1194
1195int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
1196 int where, int size, u32 *val);
1197int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
1198 int where, int size, u32 val);
1199int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
1200 int where, int size, u32 *val);
1201int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
1202 int where, int size, u32 val);
1203
a72b46c3 1204struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 1205
d3881e50
KB
1206int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
1207int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
1208int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
1209int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
1210int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
1211int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 1212
8c0d3a02
JL
1213int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1214int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1215int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1216int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1217int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1218 u16 clear, u16 set);
1219int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1220 u32 clear, u32 set);
1221
1222static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1223 u16 set)
1224{
1225 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1226}
1227
1228static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1229 u32 set)
1230{
1231 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1232}
1233
1234static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1235 u16 clear)
1236{
1237 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1238}
1239
1240static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1241 u32 clear)
1242{
1243 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1244}
1245
0aa0f5d1 1246/* User-space driven config access */
c63587d7
AW
1247int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1248int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1249int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1250int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1251int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1252int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1253
4a7fb636 1254int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1255int __must_check pci_enable_device_io(struct pci_dev *dev);
1256int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1257int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1258int __must_check pcim_enable_device(struct pci_dev *pdev);
1259void pcim_pin_device(struct pci_dev *pdev);
1260
99b3c58f
PG
1261static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1262{
1263 /*
1264 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1265 * writable and no quirk has marked the feature broken.
1266 */
1267 return !pdev->broken_intx_masking;
1268}
1269
296ccb08
YS
1270static inline int pci_is_enabled(struct pci_dev *pdev)
1271{
1272 return (atomic_read(&pdev->enable_cnt) > 0);
1273}
1274
9ac7849e
TH
1275static inline int pci_is_managed(struct pci_dev *pdev)
1276{
1277 return pdev->is_managed;
1278}
1279
1da177e4 1280void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1281
1282extern unsigned int pcibios_max_latency;
1da177e4 1283void pci_set_master(struct pci_dev *dev);
6a479079 1284void pci_clear_master(struct pci_dev *dev);
96c55900 1285
f7bdd12d 1286int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1287int pci_set_cacheline_size(struct pci_dev *dev);
4a7fb636 1288int __must_check pci_set_mwi(struct pci_dev *dev);
fc0f9f4d 1289int __must_check pcim_set_mwi(struct pci_dev *dev);
694625c0 1290int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1291void pci_clear_mwi(struct pci_dev *dev);
1fd3dde5 1292void pci_disable_parity(struct pci_dev *dev);
a04ce0ff 1293void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1294bool pci_check_and_mask_intx(struct pci_dev *dev);
1295bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1296int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1297int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1298int pcix_get_max_mmrbc(struct pci_dev *dev);
1299int pcix_get_mmrbc(struct pci_dev *dev);
1300int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1301int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1302int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1303int pcie_get_mps(struct pci_dev *dev);
1304int pcie_set_mps(struct pci_dev *dev, int mps);
6db79a88
TG
1305u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
1306 enum pci_bus_speed *speed,
1307 enum pcie_link_width *width);
9e506a7b 1308void pcie_print_link_status(struct pci_dev *dev);
9bdc81ce 1309int pcie_reset_flr(struct pci_dev *dev, bool probe);
91295d79 1310int pcie_flr(struct pci_dev *dev);
a96d627a 1311int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1312int pci_reset_function(struct pci_dev *dev);
a477b9cd 1313int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1314int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1315int pci_probe_reset_slot(struct pci_slot *slot);
9a3d2b9b 1316int pci_probe_reset_bus(struct pci_bus *bus);
c6a44ba9 1317int pci_reset_bus(struct pci_dev *dev);
9e33002f
GS
1318void pci_reset_secondary_bus(struct pci_dev *dev);
1319void pcibios_reset_secondary_bus(struct pci_dev *dev);
14add80b 1320void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1321int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1322int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
8bb705e3 1323void pci_release_resource(struct pci_dev *dev, int resno);
192f1bf7
ND
1324static inline int pci_rebar_bytes_to_size(u64 bytes)
1325{
1326 bytes = roundup_pow_of_two(bytes);
1327
1328 /* Return BAR size as defined in the resizable BAR specification */
1329 return max(ilog2(bytes), 20) - 20;
1330}
1331
8fbdbb66 1332u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
8bb705e3 1333int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
c87deff7 1334int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1335bool pci_device_is_present(struct pci_dev *pdev);
08249651 1336void pci_ignore_hotplug(struct pci_dev *dev);
2856ba60 1337struct pci_dev *pci_real_dma_dev(struct pci_dev *dev);
ec5d9e87 1338int pci_status_get_and_clear_errors(struct pci_dev *pdev);
1da177e4 1339
704e8953
CH
1340int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1341 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1342 const char *fmt, ...);
1343void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1344
1da177e4 1345/* ROM control related routines */
e416de5e
AC
1346int pci_enable_rom(struct pci_dev *pdev);
1347void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1348void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1349void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1da177e4
LT
1350
1351/* Power management related routines */
1352int pci_save_state(struct pci_dev *dev);
1d3c16a8 1353void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1354struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1355int pci_load_saved_state(struct pci_dev *dev,
1356 struct pci_saved_state *state);
ffbdd3f7
AW
1357int pci_load_and_free_saved_state(struct pci_dev *dev,
1358 struct pci_saved_state **state);
d6aa37cd 1359int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1360int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1361pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1362bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1363void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1364int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1365int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1366int pci_prepare_to_sleep(struct pci_dev *dev);
1367int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1368bool pci_dev_run_wake(struct pci_dev *dev);
9d26d3a8
MW
1369void pci_d3cold_enable(struct pci_dev *dev);
1370void pci_d3cold_disable(struct pci_dev *dev);
a99b646a 1371bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
99efde6c 1372void pci_resume_bus(struct pci_bus *bus);
2a4d2c42 1373void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state);
1da177e4 1374
bb209c82
BH
1375/* For use by arch with custom probe code */
1376void set_pcie_port_type(struct pci_dev *pdev);
1377void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1378
ce5ccdef 1379/* Functions for PCI Hotplug drivers to use */
2f320521 1380unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1381unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1382void pci_lock_rescan_remove(void);
1383void pci_unlock_rescan_remove(void);
ce5ccdef 1384
0aa0f5d1 1385/* Vital Product Data routines */
287d19ce
SH
1386ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1387ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
bf2928c7
HK
1388ssize_t pci_read_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1389ssize_t pci_write_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
287d19ce 1390
1da177e4 1391/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1392resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1393void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1394void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1395void pci_bus_size_bridges(struct pci_bus *bus);
1396int pci_claim_resource(struct pci_dev *, int);
8505e729 1397int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1398void pci_assign_unassigned_resources(void);
6841ec68 1399void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1400void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1401void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
8bb705e3 1402int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1da177e4 1403void pdev_enable_device(struct pci_dev *);
842de40d 1404int pci_enable_resources(struct pci_dev *, int mask);
47a650f2 1405void pci_assign_irq(struct pci_dev *dev);
afd29f90 1406struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1407#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1408int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1409int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1410void pci_release_regions(struct pci_dev *);
4a7fb636 1411int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 1412void pci_release_region(struct pci_dev *, int);
c87deff7 1413int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1414int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1415void pci_release_selected_regions(struct pci_dev *, int);
1da177e4 1416
27829479
IW
1417static inline __must_check struct resource *
1418pci_request_config_region_exclusive(struct pci_dev *pdev, unsigned int offset,
1419 unsigned int len, const char *name)
1420{
1421 return __request_region(&pdev->driver_exclusive_resource, offset, len,
1422 name, IORESOURCE_EXCLUSIVE);
1423}
1424
1425static inline void pci_release_config_region(struct pci_dev *pdev,
1426 unsigned int offset,
1427 unsigned int len)
1428{
1429 __release_region(&pdev->driver_exclusive_resource, offset, len);
1430}
1431
1da177e4 1432/* drivers/pci/bus.c */
45ca9e97 1433void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1434void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1435 resource_size_t offset);
45ca9e97 1436void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1437void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1438 unsigned int flags);
2fe2abf8
BH
1439struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1440void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1441int devm_request_pci_bus_resources(struct device *dev,
1442 struct list_head *resources);
2fe2abf8 1443
bfc45606
DD
1444/* Temporary until new and working PCI SBR API in place */
1445int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
1446
89a74ecc 1447#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1448 for (i = 0; \
1449 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1450 i++)
89a74ecc 1451
4a7fb636
AM
1452int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1453 struct resource *res, resource_size_t size,
1454 resource_size_t align, resource_size_t min,
664c2848 1455 unsigned long type_mask,
3b7a17fc
DB
1456 resource_size_t (*alignf)(void *,
1457 const struct resource *,
b26b2d49
DB
1458 resource_size_t,
1459 resource_size_t),
4a7fb636 1460 void *alignf_data);
1da177e4 1461
8b921acf 1462
fcfaab30
GP
1463int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1464 resource_size_t size);
c5076cfe
TN
1465unsigned long pci_address_to_pio(phys_addr_t addr);
1466phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1467int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
a5fb9fb0
SS
1468int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
1469 phys_addr_t phys_addr);
4d3f1384 1470void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1471void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1472 resource_size_t offset,
1473 resource_size_t size);
1474void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1475 struct resource *res);
8b921acf 1476
3a9ad0b4 1477static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1478{
1479 struct pci_bus_region region;
1480
1481 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1482 return region.start;
1483}
1484
863b18f4 1485/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1486int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1487 const char *mod_name);
bba81165 1488
0aa0f5d1 1489/* pci_register_driver() must be a macro so KBUILD_MODNAME can be expanded */
bba81165
AM
1490#define pci_register_driver(driver) \
1491 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1492
05cca6e5 1493void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1494
1495/**
1496 * module_pci_driver() - Helper macro for registering a PCI driver
1497 * @__pci_driver: pci_driver struct
1498 *
1499 * Helper macro for PCI drivers which do not do anything special in module
1500 * init/exit. This eliminates a lot of boilerplate. Each module may only
1501 * use this macro once, and calling it replaces module_init() and module_exit()
1502 */
1503#define module_pci_driver(__pci_driver) \
0aa0f5d1 1504 module_driver(__pci_driver, pci_register_driver, pci_unregister_driver)
aad4f400 1505
b4eb6cdb
PG
1506/**
1507 * builtin_pci_driver() - Helper macro for registering a PCI driver
1508 * @__pci_driver: pci_driver struct
1509 *
1510 * Helper macro for PCI drivers which do not do anything special in their
1511 * init code. This eliminates a lot of boilerplate. Each driver may only
1512 * use this macro once, and calling it replaces device_initcall(...)
1513 */
1514#define builtin_pci_driver(__pci_driver) \
1515 builtin_driver(__pci_driver, pci_register_driver)
1516
05cca6e5 1517struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1518int pci_add_dynid(struct pci_driver *drv,
1519 unsigned int vendor, unsigned int device,
1520 unsigned int subvendor, unsigned int subdevice,
1521 unsigned int class, unsigned int class_mask,
1522 unsigned long driver_data);
05cca6e5
GKH
1523const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1524 struct pci_dev *dev);
1525int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1526 int pass);
1da177e4 1527
70298c6e 1528void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1529 void *userdata);
ac7dc65a 1530int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1531unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1532void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1533resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1534 unsigned long type);
cecf4864 1535
3448a19d
DA
1536#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1537#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1538
deb2d2ec 1539int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1540 unsigned int command_bits, u32 flags);
fe537670 1541
d7cc609f
LG
1542/*
1543 * Virtual interrupts allow for more interrupts to be allocated
1544 * than the device has interrupts for. These are not programmed
1545 * into the device's MSI-X table and must be handled by some
1546 * other driver means.
1547 */
1548#define PCI_IRQ_VIRTUAL (1 << 4)
1549
4fe0d154
CH
1550#define PCI_IRQ_ALL_TYPES \
1551 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1552
1da177e4
LT
1553#include <linux/dmapool.h>
1554
1da177e4 1555struct msix_entry {
0aa0f5d1
BH
1556 u32 vector; /* Kernel uses to write allocated vector */
1557 u16 entry; /* Driver uses to specify entry, OS writes */
1da177e4
LT
1558};
1559
4c859804
BH
1560#ifdef CONFIG_PCI_MSI
1561int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1562void pci_disable_msi(struct pci_dev *dev);
4c859804 1563int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1564void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1565void pci_restore_msi_state(struct pci_dev *dev);
1566int pci_msi_enabled(void);
4fe03955 1567int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1568int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1569 int minvec, int maxvec);
f7fc32cb
AG
1570static inline int pci_enable_msix_exact(struct pci_dev *dev,
1571 struct msix_entry *entries, int nvec)
1572{
1573 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1574 if (rc < 0)
1575 return rc;
1576 return 0;
1577}
5c0997dc
AD
1578int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1579 unsigned int max_vecs, unsigned int flags);
402723ad
CH
1580int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1581 unsigned int max_vecs, unsigned int flags,
c66d4bd1 1582 struct irq_affinity *affd);
402723ad 1583
34026364
TG
1584bool pci_msix_can_alloc_dyn(struct pci_dev *dev);
1585struct msi_map pci_msix_alloc_irq_at(struct pci_dev *dev, unsigned int index,
1586 const struct irq_affinity_desc *affdesc);
1587void pci_msix_free_irq(struct pci_dev *pdev, struct msi_map map);
1588
aff17164
CH
1589void pci_free_irq_vectors(struct pci_dev *dev);
1590int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1591const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
aff17164 1592
4c859804 1593#else
2ee546c4 1594static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1595static inline void pci_disable_msi(struct pci_dev *dev) { }
1596static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1597static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1598static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1599static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1600static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1601{ return -ENOSYS; }
302a2523 1602static inline int pci_enable_msix_range(struct pci_dev *dev,
0aa0f5d1 1603 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1604{ return -ENOSYS; }
f7fc32cb 1605static inline int pci_enable_msix_exact(struct pci_dev *dev,
0aa0f5d1 1606 struct msix_entry *entries, int nvec)
f7fc32cb 1607{ return -ENOSYS; }
402723ad
CH
1608
1609static inline int
1610pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1611 unsigned int max_vecs, unsigned int flags,
c66d4bd1 1612 struct irq_affinity *aff_desc)
aff17164 1613{
83b4605b
CH
1614 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1615 return 1;
1616 return -ENOSPC;
aff17164 1617}
5c0997dc
AD
1618static inline int
1619pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1620 unsigned int max_vecs, unsigned int flags)
1621{
1622 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs,
1623 flags, NULL);
1624}
402723ad 1625
2b129f0b
RC
1626static inline struct msi_map pci_msix_alloc_irq_at(struct pci_dev *dev, unsigned int index,
1627 const struct irq_affinity_desc *affdesc)
1628{
1629 struct msi_map map = { .index = -ENOSYS, };
1630
1631 return map;
1632}
1633
1634static inline void pci_msix_free_irq(struct pci_dev *pdev, struct msi_map map)
1635{
1636}
1637
aff17164
CH
1638static inline void pci_free_irq_vectors(struct pci_dev *dev)
1639{
1640}
1641
1642static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1643{
1644 if (WARN_ON_ONCE(nr > 0))
1645 return -EINVAL;
1646 return dev->irq;
1647}
ee8d41e5
TG
1648static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1649 int vec)
1650{
1651 return cpu_possible_mask;
1652}
1da177e4
LT
1653#endif
1654
0d58e6c1
PB
1655/**
1656 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1657 * @d: the INTx IRQ domain
1658 * @node: the DT node for the device whose interrupt we're translating
1659 * @intspec: the interrupt specifier data from the DT
1660 * @intsize: the number of entries in @intspec
1661 * @out_hwirq: pointer at which to write the hwirq number
1662 * @out_type: pointer at which to write the interrupt type
1663 *
1664 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1665 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1666 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1667 * INTx value to obtain the hwirq number.
1668 *
1669 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1670 */
1671static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1672 struct device_node *node,
1673 const u32 *intspec,
1674 unsigned int intsize,
1675 unsigned long *out_hwirq,
1676 unsigned int *out_type)
1677{
1678 const u32 intx = intspec[0];
1679
1680 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1681 return -EINVAL;
1682
1683 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1684 return 0;
1685}
1686
ab0724ff 1687#ifdef CONFIG_PCIEPORTBUS
415e12b2 1688extern bool pcie_ports_disabled;
5352a44a 1689extern bool pcie_ports_native;
ab0724ff
MT
1690#else
1691#define pcie_ports_disabled true
5352a44a 1692#define pcie_ports_native false
ab0724ff 1693#endif
415e12b2 1694
aff5d055
HK
1695#define PCIE_LINK_STATE_L0S BIT(0)
1696#define PCIE_LINK_STATE_L1 BIT(1)
1697#define PCIE_LINK_STATE_CLKPM BIT(2)
1698#define PCIE_LINK_STATE_L1_1 BIT(3)
1699#define PCIE_LINK_STATE_L1_2 BIT(4)
1700#define PCIE_LINK_STATE_L1_1_PCIPM BIT(5)
1701#define PCIE_LINK_STATE_L1_2_PCIPM BIT(6)
de82f60f
MB
1702#define PCIE_LINK_STATE_ALL (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |\
1703 PCIE_LINK_STATE_CLKPM | PCIE_LINK_STATE_L1_1 |\
1704 PCIE_LINK_STATE_L1_2 | PCIE_LINK_STATE_L1_1_PCIPM |\
1705 PCIE_LINK_STATE_L1_2_PCIPM)
7ce2e76a 1706
4c859804 1707#ifdef CONFIG_PCIEASPM
7ce2e76a
KW
1708int pci_disable_link_state(struct pci_dev *pdev, int state);
1709int pci_disable_link_state_locked(struct pci_dev *pdev, int state);
de82f60f 1710int pci_enable_link_state(struct pci_dev *pdev, int state);
7ce2e76a 1711void pcie_no_aspm(void);
f39d5b72 1712bool pcie_aspm_support_enabled(void);
accd2dd7 1713bool pcie_aspm_enabled(struct pci_dev *pdev);
4c859804 1714#else
7ce2e76a
KW
1715static inline int pci_disable_link_state(struct pci_dev *pdev, int state)
1716{ return 0; }
1717static inline int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1718{ return 0; }
de82f60f
MB
1719static inline int pci_enable_link_state(struct pci_dev *pdev, int state)
1720{ return 0; }
7ce2e76a 1721static inline void pcie_no_aspm(void) { }
4c859804 1722static inline bool pcie_aspm_support_enabled(void) { return false; }
accd2dd7 1723static inline bool pcie_aspm_enabled(struct pci_dev *pdev) { return false; }
3e1b1600
AP
1724#endif
1725
415e12b2 1726#ifdef CONFIG_PCIEAER
415e12b2
RW
1727bool pci_aer_available(void);
1728#else
415e12b2
RW
1729static inline bool pci_aer_available(void) { return false; }
1730#endif
1731
cef74409
GK
1732bool pci_ats_disabled(void);
1733
1d71eb53
VCG
1734#ifdef CONFIG_PCIE_PTM
1735int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
e8bdc5ea 1736void pci_disable_ptm(struct pci_dev *dev);
014408cd 1737bool pcie_ptm_enabled(struct pci_dev *dev);
1d71eb53
VCG
1738#else
1739static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1740{ return -EINVAL; }
e8bdc5ea 1741static inline void pci_disable_ptm(struct pci_dev *dev) { }
014408cd
VCG
1742static inline bool pcie_ptm_enabled(struct pci_dev *dev)
1743{ return false; }
1d71eb53
VCG
1744#endif
1745
f39d5b72
BH
1746void pci_cfg_access_lock(struct pci_dev *dev);
1747bool pci_cfg_access_trylock(struct pci_dev *dev);
1748void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1749
dfd5bb23 1750void pci_dev_lock(struct pci_dev *dev);
e3a9b121
LC
1751int pci_dev_trylock(struct pci_dev *dev);
1752void pci_dev_unlock(struct pci_dev *dev);
1753
4352dfd5
GKH
1754/*
1755 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1756 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1757 * configuration space.
1758 */
32a2eea7
JG
1759#ifdef CONFIG_PCI_DOMAINS
1760extern int pci_domains_supported;
1761#else
1762enum { pci_domains_supported = 0 };
2ee546c4
BH
1763static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1764static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1765#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1766
670ba0c8
CM
1767/*
1768 * Generic implementation for PCI domain support. If your
1769 * architecture does not need custom management of PCI
1770 * domains then this implementation will be used
1771 */
1772#ifdef CONFIG_PCI_DOMAINS_GENERIC
1773static inline int pci_domain_nr(struct pci_bus *bus)
1774{
1775 return bus->domain_nr;
1776}
2ab51dde
TN
1777#ifdef CONFIG_ACPI
1778int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1779#else
2ab51dde
TN
1780static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1781{ return 0; }
1782#endif
9c7cb891 1783int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
c14f7ccc 1784void pci_bus_release_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1785#endif
1786
0aa0f5d1 1787/* Some architectures require additional setup to direct VGA traffic */
95a8b6ef 1788typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
0aa0f5d1 1789 unsigned int command_bits, u32 flags);
f39d5b72 1790void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1791
be9d2e89
JT
1792static inline int
1793pci_request_io_regions(struct pci_dev *pdev, const char *name)
1794{
1795 return pci_request_selected_regions(pdev,
1796 pci_select_bars(pdev, IORESOURCE_IO), name);
1797}
1798
1799static inline void
1800pci_release_io_regions(struct pci_dev *pdev)
1801{
1802 return pci_release_selected_regions(pdev,
1803 pci_select_bars(pdev, IORESOURCE_IO));
1804}
1805
1806static inline int
1807pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1808{
1809 return pci_request_selected_regions(pdev,
1810 pci_select_bars(pdev, IORESOURCE_MEM), name);
1811}
1812
1813static inline void
1814pci_release_mem_regions(struct pci_dev *pdev)
1815{
1816 return pci_release_selected_regions(pdev,
1817 pci_select_bars(pdev, IORESOURCE_MEM));
1818}
1819
4352dfd5 1820#else /* CONFIG_PCI is not enabled */
1da177e4 1821
5bbe029f
BH
1822static inline void pci_set_flags(int flags) { }
1823static inline void pci_add_flags(int flags) { }
1824static inline void pci_clear_flags(int flags) { }
1825static inline int pci_has_flag(int flag) { return 0; }
1826
1da177e4 1827/*
0aa0f5d1
BH
1828 * If the system does not have PCI, clearly these return errors. Define
1829 * these as simple inline functions to avoid hair in drivers.
1da177e4 1830 */
05cca6e5
GKH
1831#define _PCI_NOP(o, s, t) \
1832 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1833 int where, t val) \
1da177e4 1834 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1835
1836#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1837 _PCI_NOP(o, word, u16 x) \
1838 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1839_PCI_NOP_ALL(read, *)
1840_PCI_NOP_ALL(write,)
1841
d42552c3 1842static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1843 unsigned int device,
1844 struct pci_dev *from)
2ee546c4 1845{ return NULL; }
d42552c3 1846
05cca6e5
GKH
1847static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1848 unsigned int device,
1849 unsigned int ss_vendor,
1850 unsigned int ss_device,
b08508c4 1851 struct pci_dev *from)
2ee546c4 1852{ return NULL; }
1da177e4 1853
05cca6e5
GKH
1854static inline struct pci_dev *pci_get_class(unsigned int class,
1855 struct pci_dev *from)
2ee546c4 1856{ return NULL; }
1da177e4 1857
877fee2a
HG
1858
1859static inline int pci_dev_present(const struct pci_device_id *ids)
1860{ return 0; }
1861
ed4aaadb 1862#define no_pci_devices() (1)
1da177e4
LT
1863#define pci_dev_put(dev) do { } while (0)
1864
2ee546c4
BH
1865static inline void pci_set_master(struct pci_dev *dev) { }
1866static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1867static inline void pci_disable_device(struct pci_dev *dev) { }
977da073 1868static inline int pcim_enable_device(struct pci_dev *pdev) { return -EIO; }
05cca6e5 1869static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1870{ return -EBUSY; }
817f9916
AS
1871static inline int __must_check __pci_register_driver(struct pci_driver *drv,
1872 struct module *owner,
1873 const char *mod_name)
2ee546c4 1874{ return 0; }
05cca6e5 1875static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1876{ return 0; }
1877static inline void pci_unregister_driver(struct pci_driver *drv) { }
f646c2a0 1878static inline u8 pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1879{ return 0; }
05cca6e5
GKH
1880static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1881 int cap)
2ee546c4 1882{ return 0; }
05cca6e5 1883static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1884{ return 0; }
05cca6e5 1885
70c0923b
JK
1886static inline u64 pci_get_dsn(struct pci_dev *dev)
1887{ return 0; }
1888
1da177e4 1889/* Power management related routines */
2ee546c4
BH
1890static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1891static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1892static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1893{ return 0; }
3449248c 1894static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1895{ return 0; }
05cca6e5
GKH
1896static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1897 pm_message_t state)
2ee546c4 1898{ return PCI_D0; }
05cca6e5
GKH
1899static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1900 int enable)
2ee546c4 1901{ return 0; }
48a92a81 1902
afd29f90
MW
1903static inline struct resource *pci_find_resource(struct pci_dev *dev,
1904 struct resource *res)
1905{ return NULL; }
05cca6e5 1906static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1907{ return -EIO; }
1908static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1909
00dcc7cf
RH
1910static inline int pci_register_io_range(struct fwnode_handle *fwnode,
1911 phys_addr_t addr, resource_size_t size)
1912{ return -EINVAL; }
1913
c5076cfe
TN
1914static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1915
d80d0217
RD
1916static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1917{ return NULL; }
d80d0217
RD
1918static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1919 unsigned int devfn)
1920{ return NULL; }
7912af5c
RD
1921static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1922 unsigned int bus, unsigned int devfn)
1923{ return NULL; }
d80d0217 1924
2ee546c4
BH
1925static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1926static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1927
fb8a0d9d
WM
1928#define dev_is_pci(d) (false)
1929#define dev_is_pf(d) (false)
fe594932
GU
1930static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1931{ return false; }
80db6f08
NC
1932static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1933 struct device_node *node,
1934 const u32 *intspec,
1935 unsigned int intsize,
1936 unsigned long *out_hwirq,
1937 unsigned int *out_type)
1938{ return -EINVAL; }
9c212009
LR
1939
1940static inline const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1941 struct pci_dev *dev)
1942{ return NULL; }
b9ae16d8 1943static inline bool pci_ats_disabled(void) { return true; }
0d8006dd
HX
1944
1945static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1946{
1947 return -EINVAL;
1948}
1949
1950static inline int
1951pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1952 unsigned int max_vecs, unsigned int flags,
1953 struct irq_affinity *aff_desc)
1954{
1955 return -ENOSPC;
1956}
0d8006dd
HX
1957static inline int
1958pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1959 unsigned int max_vecs, unsigned int flags)
1960{
5c0997dc 1961 return -ENOSPC;
0d8006dd 1962}
5c0997dc 1963#endif /* CONFIG_PCI */
0d8006dd 1964
4352dfd5
GKH
1965/* Include architecture-dependent settings and functions */
1966
1967#include <asm/pci.h>
1da177e4 1968
0ad722f1 1969/*
f7195824
DW
1970 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1971 * is expected to be an offset within that region.
1972 *
f7195824
DW
1973 */
1974int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1975 struct vm_area_struct *vma,
1976 enum pci_mmap_state mmap_state, int write_combine);
11df1954 1977
ae749c7a
DW
1978#ifndef arch_can_pci_mmap_wc
1979#define arch_can_pci_mmap_wc() 0
1980#endif
2bea36fd 1981
e854d8b2
DW
1982#ifndef arch_can_pci_mmap_io
1983#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1984#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1985#else
1986int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1987#endif
ae749c7a 1988
92016ba5
JO
1989#ifndef pci_root_bus_fwnode
1990#define pci_root_bus_fwnode(bus) NULL
1991#endif
1992
0aa0f5d1
BH
1993/*
1994 * These helpers provide future and backwards compatibility
1995 * for accessing popular PCI BAR info
1996 */
144d204d
AS
1997#define pci_resource_n(dev, bar) (&(dev)->resource[(bar)])
1998#define pci_resource_start(dev, bar) (pci_resource_n(dev, bar)->start)
1999#define pci_resource_end(dev, bar) (pci_resource_n(dev, bar)->end)
2000#define pci_resource_flags(dev, bar) (pci_resource_n(dev, bar)->flags)
2001#define pci_resource_len(dev,bar) \
2002 (pci_resource_end((dev), (bar)) ? \
2003 resource_size(pci_resource_n((dev), (bar))) : 0)
1da177e4 2004
09cc9006
MW
2005#define __pci_dev_for_each_res0(dev, res, ...) \
2006 for (unsigned int __b = 0; \
2007 res = pci_resource_n(dev, __b), __b < PCI_NUM_RESOURCES; \
2008 __b++)
2009
2010#define __pci_dev_for_each_res1(dev, res, __b) \
2011 for (__b = 0; \
2012 res = pci_resource_n(dev, __b), __b < PCI_NUM_RESOURCES; \
2013 __b++)
2014
2015#define pci_dev_for_each_resource(dev, res, ...) \
2016 CONCATENATE(__pci_dev_for_each_res, COUNT_ARGS(__VA_ARGS__)) \
2017 (dev, res, __VA_ARGS__)
2018
0aa0f5d1
BH
2019/*
2020 * Similar to the helpers above, these manipulate per-pci_dev
1da177e4
LT
2021 * driver-specific data. They are really just a wrapper around
2022 * the generic device structure functions of these calls.
2023 */
05cca6e5 2024static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
2025{
2026 return dev_get_drvdata(&pdev->dev);
2027}
2028
05cca6e5 2029static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
2030{
2031 dev_set_drvdata(&pdev->dev, data);
2032}
2033
2fc90f61 2034static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 2035{
c6c4f070 2036 return dev_name(&pdev->dev);
1da177e4
LT
2037}
2038
8221a013
BH
2039void pci_resource_to_user(const struct pci_dev *dev, int bar,
2040 const struct resource *rsrc,
2041 resource_size_t *start, resource_size_t *end);
2311b1f2 2042
1da177e4 2043/*
0aa0f5d1
BH
2044 * The world is not perfect and supplies us with broken PCI devices.
2045 * For at least a part of these bugs we need a work-around, so both
2046 * generic (drivers/pci/quirks.c) and per-architecture code can define
2047 * fixup hooks to be called for particular buggy devices.
1da177e4
LT
2048 */
2049
2050struct pci_fixup {
0aa0f5d1
BH
2051 u16 vendor; /* Or PCI_ANY_ID */
2052 u16 device; /* Or PCI_ANY_ID */
2053 u32 class; /* Or PCI_ANY_ID */
f4ca5c6a 2054 unsigned int class_shift; /* should be 0, 8, 16 */
c9d8b55f
AB
2055#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
2056 int hook_offset;
2057#else
1da177e4 2058 void (*hook)(struct pci_dev *dev);
c9d8b55f 2059#endif
1da177e4
LT
2060};
2061
2062enum pci_fixup_pass {
2063 pci_fixup_early, /* Before probing BARs */
2064 pci_fixup_header, /* After reading configuration header */
2065 pci_fixup_final, /* Final phase of device fixups */
2066 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 2067 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 2068 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 2069 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 2070 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
2071};
2072
c9d8b55f 2073#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
09a4e4d9 2074#define ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
c9d8b55f
AB
2075 class_shift, hook) \
2076 __ADDRESSABLE(hook) \
2077 asm(".section " #sec ", \"a\" \n" \
2078 ".balign 16 \n" \
2079 ".short " #vendor ", " #device " \n" \
2080 ".long " #class ", " #class_shift " \n" \
2081 ".long " #hook " - . \n" \
2082 ".previous \n");
09a4e4d9
ST
2083
2084/*
2085 * Clang's LTO may rename static functions in C, but has no way to
2086 * handle such renamings when referenced from inline asm. To work
2087 * around this, create global C stubs for these cases.
2088 */
2089#ifdef CONFIG_LTO_CLANG
2090#define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2091 class_shift, hook, stub) \
5659b598
ST
2092 void stub(struct pci_dev *dev); \
2093 void stub(struct pci_dev *dev) \
09a4e4d9
ST
2094 { \
2095 hook(dev); \
2096 } \
2097 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2098 class_shift, stub)
2099#else
2100#define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2101 class_shift, hook, stub) \
2102 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2103 class_shift, hook)
2104#endif
2105
c9d8b55f
AB
2106#define DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2107 class_shift, hook) \
2108 __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
09a4e4d9 2109 class_shift, hook, __UNIQUE_ID(hook))
c9d8b55f 2110#else
1da177e4 2111/* Anonymous variables would be nice... */
f4ca5c6a
YL
2112#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
2113 class_shift, hook) \
ecf61c78 2114 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
2115 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
2116 = { vendor, device, class, class_shift, hook };
c9d8b55f 2117#endif
f4ca5c6a
YL
2118
2119#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
2120 class_shift, hook) \
2121 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 2122 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2123#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
2124 class_shift, hook) \
2125 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 2126 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2127#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
2128 class_shift, hook) \
2129 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 2130 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2131#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
2132 class_shift, hook) \
2133 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 2134 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2135#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
2136 class_shift, hook) \
2137 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
0aa0f5d1 2138 resume##hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2139#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
2140 class_shift, hook) \
2141 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
0aa0f5d1 2142 resume_early##hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2143#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
2144 class_shift, hook) \
2145 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
0aa0f5d1 2146 suspend##hook, vendor, device, class, class_shift, hook)
7d2a01b8
AN
2147#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
2148 class_shift, hook) \
2149 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
0aa0f5d1 2150 suspend_late##hook, vendor, device, class, class_shift, hook)
f4ca5c6a 2151
1da177e4
LT
2152#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
2153 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 2154 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2155#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
2156 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 2157 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2158#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
2159 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 2160 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2161#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
2162 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 2163 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
2164#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
2165 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
0aa0f5d1 2166 resume##hook, vendor, device, PCI_ANY_ID, 0, hook)
e1a2a51e
RW
2167#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
2168 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
0aa0f5d1 2169 resume_early##hook, vendor, device, PCI_ANY_ID, 0, hook)
e1a2a51e
RW
2170#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
2171 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
0aa0f5d1 2172 suspend##hook, vendor, device, PCI_ANY_ID, 0, hook)
7d2a01b8
AN
2173#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
2174 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
0aa0f5d1 2175 suspend_late##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4 2176
93177a74 2177#ifdef CONFIG_PCI_QUIRKS
1da177e4 2178void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
2179#else
2180static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 2181 struct pci_dev *dev) { }
93177a74 2182#endif
1da177e4 2183
05cca6e5 2184void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 2185void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 2186void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
2187int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
2188int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 2189 const char *name);
fb7ebfe4 2190void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 2191
1da177e4 2192extern int pci_pci_problems;
236561e5 2193#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
2194#define PCIPCI_TRITON 2
2195#define PCIPCI_NATOMA 4
2196#define PCIPCI_VIAETBF 8
2197#define PCIPCI_VSFX 16
236561e5
AC
2198#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
2199#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 2200
4516a618
AN
2201extern unsigned long pci_cardbus_io_size;
2202extern unsigned long pci_cardbus_mem_size;
15856ad5 2203extern u8 pci_dfl_cache_line_size;
ac1aa47b 2204extern u8 pci_cache_line_size;
4516a618 2205
f7625980 2206/* Architecture-specific versions may override these (weak) */
19792a08 2207void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 2208void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
2209int pcibios_set_pcie_reset_state(struct pci_dev *dev,
2210 enum pcie_reset_state state);
06dc660e 2211int pcibios_device_add(struct pci_dev *dev);
6ae32c53 2212void pcibios_release_device(struct pci_dev *dev);
5d32a665 2213#ifdef CONFIG_PCI
a43ae58c 2214void pcibios_penalize_isa_irq(int irq, int active);
5d32a665
SK
2215#else
2216static inline void pcibios_penalize_isa_irq(int irq, int active) {}
2217#endif
890e4847
JL
2218int pcibios_alloc_irq(struct pci_dev *dev);
2219void pcibios_free_irq(struct pci_dev *dev);
619e6f34 2220resource_size_t pcibios_default_alignment(void);
575e3348 2221
935c760e 2222#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
2223void __init pci_mmcfg_early_init(void);
2224void __init pci_mmcfg_late_init(void);
7752d5cf 2225#else
bb63b421 2226static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
2227static inline void pci_mmcfg_late_init(void) { }
2228#endif
2229
642c92da 2230int pci_ext_cfg_avail(void);
0ef5f8f6 2231
1684f5dd 2232void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 2233void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 2234
dd7cc44d 2235#ifdef CONFIG_PCI_IOV
b07579c0
WY
2236int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
2237int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
21ca9fb6 2238int pci_iov_vf_id(struct pci_dev *dev);
a7e9f240 2239void *pci_iov_get_pf_drvdata(struct pci_dev *dev, struct pci_driver *pf_driver);
f39d5b72
BH
2240int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
2241void pci_disable_sriov(struct pci_dev *dev);
a1ceea67
NS
2242
2243int pci_iov_sysfs_link(struct pci_dev *dev, struct pci_dev *virtfn, int id);
753f6124
JS
2244int pci_iov_add_virtfn(struct pci_dev *dev, int id);
2245void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
f39d5b72 2246int pci_num_vf(struct pci_dev *dev);
5a8eb242 2247int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
2248int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
2249int pci_sriov_get_totalvfs(struct pci_dev *dev);
8effc395 2250int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn);
0e6c9122 2251resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
608c0d88 2252void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe);
619e6f34
MM
2253
2254/* Arch may override these (weak) */
2255int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs);
2256int pcibios_sriov_disable(struct pci_dev *pdev);
2257resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
dd7cc44d 2258#else
b07579c0
WY
2259static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
2260{
2261 return -ENOSYS;
2262}
2263static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
2264{
2265 return -ENOSYS;
2266}
21ca9fb6
JG
2267
2268static inline int pci_iov_vf_id(struct pci_dev *dev)
2269{
2270 return -ENOSYS;
2271}
2272
a7e9f240
JG
2273static inline void *pci_iov_get_pf_drvdata(struct pci_dev *dev,
2274 struct pci_driver *pf_driver)
2275{
2276 return ERR_PTR(-EINVAL);
2277}
2278
dd7cc44d 2279static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 2280{ return -ENODEV; }
a1ceea67
NS
2281
2282static inline int pci_iov_sysfs_link(struct pci_dev *dev,
2283 struct pci_dev *virtfn, int id)
2284{
2285 return -ENODEV;
2286}
753f6124 2287static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
c194f7ea
WY
2288{
2289 return -ENOSYS;
2290}
2291static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
753f6124 2292 int id) { }
2ee546c4 2293static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 2294static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 2295static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 2296{ return 0; }
bff73156 2297static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 2298{ return 0; }
bff73156 2299static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 2300{ return 0; }
8effc395 2301#define pci_sriov_configure_simple NULL
0e6c9122
WY
2302static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2303{ return 0; }
608c0d88 2304static inline void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe) { }
dd7cc44d
YZ
2305#endif
2306
c825bc94 2307#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
2308void pci_hp_create_module_link(struct pci_slot *pci_slot);
2309void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
2310#endif
2311
d7b7e605
KK
2312/**
2313 * pci_pcie_cap - get the saved PCIe capability offset
2314 * @dev: PCI device
2315 *
2316 * PCIe capability offset is calculated at PCI device initialization
2317 * time and saved in the data structure. This function returns saved
2318 * PCIe capability offset. Using this instead of pci_find_capability()
2319 * reduces unnecessary search in the PCI configuration space. If you
2320 * need to calculate PCIe capability offset from raw device for some
2321 * reasons, please use pci_find_capability() instead.
2322 */
2323static inline int pci_pcie_cap(struct pci_dev *dev)
2324{
2325 return dev->pcie_cap;
2326}
2327
7eb776c4
KK
2328/**
2329 * pci_is_pcie - check if the PCI device is PCI Express capable
2330 * @dev: PCI device
2331 *
a895c28a 2332 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
2333 */
2334static inline bool pci_is_pcie(struct pci_dev *dev)
2335{
a895c28a 2336 return pci_pcie_cap(dev);
7eb776c4
KK
2337}
2338
7c9c003c
MS
2339/**
2340 * pcie_caps_reg - get the PCIe Capabilities Register
2341 * @dev: PCI device
2342 */
2343static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2344{
2345 return dev->pcie_flags_reg;
2346}
2347
786e2288
YW
2348/**
2349 * pci_pcie_type - get the PCIe device/port type
2350 * @dev: PCI device
2351 */
2352static inline int pci_pcie_type(const struct pci_dev *dev)
2353{
1c531d82 2354 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
2355}
2356
6ae72bfa
YY
2357/**
2358 * pcie_find_root_port - Get the PCIe root port device
2359 * @dev: PCI device
2360 *
2361 * Traverse up the parent chain and return the PCIe Root Port PCI Device
2362 * for a given PCI/PCIe Device.
2363 */
e784930b
JT
2364static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2365{
5396956c
MW
2366 while (dev) {
2367 if (pci_is_pcie(dev) &&
2368 pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2369 return dev;
2370 dev = pci_upstream_bridge(dev);
e784930b 2371 }
6ae72bfa 2372
e784930b
JT
2373 return NULL;
2374}
2375
5d990b62 2376void pci_request_acs(void);
ad805758
AW
2377bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2378bool pci_acs_path_enabled(struct pci_dev *start,
2379 struct pci_dev *end, u16 acs_flags);
430a2368 2380int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask);
a2ce7662 2381
7ad506fa 2382#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2383#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2384
2385/* Large Resource Data Type Tag Item Names */
2386#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2387#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2388#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2389
2390#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2391#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2392#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2393
4067a854 2394#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
16efafa3 2395#define PCI_VPD_RO_KEYWORD_SERIALNO "SN"
4067a854
MC
2396#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2397#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2398#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2399
a2ce7662 2400/**
76f3c032
HK
2401 * pci_vpd_alloc - Allocate buffer and read VPD into it
2402 * @dev: PCI device
2403 * @size: pointer to field where VPD length is returned
9eb45d5c 2404 *
76f3c032 2405 * Returns pointer to allocated buffer or an ERR_PTR in case of failure
9eb45d5c 2406 */
76f3c032 2407void *pci_vpd_alloc(struct pci_dev *dev, unsigned int *size);
9eb45d5c 2408
e1d5bdab 2409/**
acfbb1b8
HK
2410 * pci_vpd_find_id_string - Locate id string in VPD
2411 * @buf: Pointer to buffered VPD data
2412 * @len: The length of the buffer area in which to search
2413 * @size: Pointer to field where length of id string is returned
e1d5bdab 2414 *
acfbb1b8 2415 * Returns the index of the id string or -ENOENT if not found.
e1d5bdab 2416 */
acfbb1b8 2417int pci_vpd_find_id_string(const u8 *buf, unsigned int len, unsigned int *size);
e1d5bdab 2418
b55ac1b2 2419/**
9e515c9f
HK
2420 * pci_vpd_find_ro_info_keyword - Locate info field keyword in VPD RO section
2421 * @buf: Pointer to buffered VPD data
2422 * @len: The length of the buffer area in which to search
2423 * @kw: The keyword to search for
2424 * @size: Pointer to field where length of found keyword data is returned
b55ac1b2 2425 *
9e515c9f
HK
2426 * Returns the index of the information field keyword data or -ENOENT if
2427 * not found.
b55ac1b2 2428 */
9e515c9f
HK
2429int pci_vpd_find_ro_info_keyword(const void *buf, unsigned int len,
2430 const char *kw, unsigned int *size);
b55ac1b2 2431
4067a854 2432/**
6107e5cb
HK
2433 * pci_vpd_check_csum - Check VPD checksum
2434 * @buf: Pointer to buffered VPD data
2435 * @len: VPD size
4067a854 2436 *
6107e5cb 2437 * Returns 1 if VPD has no checksum, otherwise 0 or an errno
4067a854 2438 */
6107e5cb 2439int pci_vpd_check_csum(const void *buf, unsigned int len);
4067a854 2440
98d9f30c
BH
2441/* PCI <-> OF binding helpers */
2442#ifdef CONFIG_OF
2443struct device_node;
b165e2b6 2444struct irq_domain;
b165e2b6 2445struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
85aabbd7 2446bool pci_host_of_has_msi_map(struct device *dev);
98d9f30c
BH
2447
2448/* Arch may override this (weak) */
723ec4d0 2449struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2450
0aa0f5d1 2451#else /* CONFIG_OF */
b165e2b6
MZ
2452static inline struct irq_domain *
2453pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
85aabbd7 2454static inline bool pci_host_of_has_msi_map(struct device *dev) { return false; }
98d9f30c
BH
2455#endif /* CONFIG_OF */
2456
ad32eb2d
BM
2457static inline struct device_node *
2458pci_device_to_OF_node(const struct pci_dev *pdev)
2459{
2460 return pdev ? pdev->dev.of_node : NULL;
2461}
2462
2463static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2464{
2465 return bus ? bus->dev.of_node : NULL;
2466}
2467
471036b2
SS
2468#ifdef CONFIG_ACPI
2469struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2470
2471void
2472pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
52525b7a 2473bool pci_pr3_present(struct pci_dev *pdev);
471036b2
SS
2474#else
2475static inline struct irq_domain *
2476pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
46b4bff6 2477static inline bool pci_pr3_present(struct pci_dev *pdev) { return false; }
471036b2
SS
2478#endif
2479
eb740b5f
GS
2480#ifdef CONFIG_EEH
2481static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2482{
2483 return pdev->dev.archdata.edev;
2484}
2485#endif
2486
09298542 2487void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns);
338c3149 2488bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2489int pci_for_each_dma_alias(struct pci_dev *pdev,
2490 int (*fn)(struct pci_dev *pdev,
2491 u16 alias, void *data), void *data);
2492
0aa0f5d1 2493/* Helper functions for operation of device flag */
ce052984
EZ
2494static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2495{
2496 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2497}
2498static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2499{
2500 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2501}
2502static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2503{
2504 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2505}
19bdb6e4
AW
2506
2507/**
2508 * pci_ari_enabled - query ARI forwarding status
2509 * @bus: the PCI bus
2510 *
2511 * Returns true if ARI forwarding is enabled.
2512 */
2513static inline bool pci_ari_enabled(struct pci_bus *bus)
2514{
2515 return bus->self && bus->self->ari_enabled;
2516}
bc4b024a 2517
8531e283
LW
2518/**
2519 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2520 * @pdev: PCI device to check
2521 *
2522 * Walk upwards from @pdev and check for each encountered bridge if it's part
2523 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2524 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2525 */
2526static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2527{
2528 struct pci_dev *parent = pdev;
2529
2530 if (pdev->is_thunderbolt)
2531 return true;
2532
2533 while ((parent = pci_upstream_bridge(parent)))
2534 if (parent->is_thunderbolt)
2535 return true;
2536
2537 return false;
2538}
2539
2e28bc84 2540#if defined(CONFIG_PCIEPORTBUS) || defined(CONFIG_EEH)
3ecac020
ME
2541void pci_uevent_ers(struct pci_dev *pdev, enum pci_ers_result err_type);
2542#endif
856e1eb9 2543
0194425a
TG
2544struct msi_domain_template;
2545
2546bool pci_create_ims_domain(struct pci_dev *pdev, const struct msi_domain_template *template,
2547 unsigned int hwsize, void *data);
c9e5bea2
TG
2548struct msi_map pci_ims_alloc_irq(struct pci_dev *pdev, union msi_instance_cookie *icookie,
2549 const struct irq_affinity_desc *affdesc);
2550void pci_ims_free_irq(struct pci_dev *pdev, struct msi_map map);
0194425a 2551
79687789 2552#include <linux/dma-mapping.h>
bc4b024a 2553
7506dc79
FL
2554#define pci_printk(level, pdev, fmt, arg...) \
2555 dev_printk(level, &(pdev)->dev, fmt, ##arg)
2556
2557#define pci_emerg(pdev, fmt, arg...) dev_emerg(&(pdev)->dev, fmt, ##arg)
2558#define pci_alert(pdev, fmt, arg...) dev_alert(&(pdev)->dev, fmt, ##arg)
2559#define pci_crit(pdev, fmt, arg...) dev_crit(&(pdev)->dev, fmt, ##arg)
2560#define pci_err(pdev, fmt, arg...) dev_err(&(pdev)->dev, fmt, ##arg)
2561#define pci_warn(pdev, fmt, arg...) dev_warn(&(pdev)->dev, fmt, ##arg)
27829479 2562#define pci_warn_once(pdev, fmt, arg...) dev_warn_once(&(pdev)->dev, fmt, ##arg)
7506dc79
FL
2563#define pci_notice(pdev, fmt, arg...) dev_notice(&(pdev)->dev, fmt, ##arg)
2564#define pci_info(pdev, fmt, arg...) dev_info(&(pdev)->dev, fmt, ##arg)
2565#define pci_dbg(pdev, fmt, arg...) dev_dbg(&(pdev)->dev, fmt, ##arg)
2566
a88a7b3e
BH
2567#define pci_notice_ratelimited(pdev, fmt, arg...) \
2568 dev_notice_ratelimited(&(pdev)->dev, fmt, ##arg)
2569
7f1c62c4
KW
2570#define pci_info_ratelimited(pdev, fmt, arg...) \
2571 dev_info_ratelimited(&(pdev)->dev, fmt, ##arg)
2572
12bcae44
BH
2573#define pci_WARN(pdev, condition, fmt, arg...) \
2574 WARN(condition, "%s %s: " fmt, \
2575 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2576
2577#define pci_WARN_ONCE(pdev, condition, fmt, arg...) \
2578 WARN_ONCE(condition, "%s %s: " fmt, \
2579 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2580
1da177e4 2581#endif /* LINUX_PCI_H */