Merge tag '5.19-rc-ksmbd-server-fixes' of git://git.samba.org/ksmbd
[linux-2.6-block.git] / include / linux / pci.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
1da177e4
LT
2/*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
7ce2e76a
KW
9 * PCI Express ASPM defines and function prototypes
10 * Copyright (c) 2007 Intel Corp.
11 * Zhang Yanmin (yanmin.zhang@intel.com)
12 * Shaohua Li (shaohua.li@intel.com)
13 *
1da177e4
LT
14 * For more information, please consult the following manuals (look at
15 * http://www.pcisig.com/ for how to get them):
16 *
17 * PCI BIOS Specification
18 * PCI Local Bus Specification
19 * PCI to PCI Bridge Specification
7ce2e76a 20 * PCI Express Specification
1da177e4
LT
21 * PCI System Design Guide
22 */
1da177e4
LT
23#ifndef LINUX_PCI_H
24#define LINUX_PCI_H
25
1da177e4 26
778382e0
DW
27#include <linux/mod_devicetable.h>
28
1da177e4 29#include <linux/types.h>
98db6f19 30#include <linux/init.h>
1da177e4
LT
31#include <linux/ioport.h>
32#include <linux/list.h>
4a7fb636 33#include <linux/compiler.h>
1da177e4 34#include <linux/errno.h>
f46753c5 35#include <linux/kobject.h>
60063497 36#include <linux/atomic.h>
1da177e4 37#include <linux/device.h>
704e8953 38#include <linux/interrupt.h>
1388cc96 39#include <linux/io.h>
14d76b68 40#include <linux/resource_ext.h>
607ca46e 41#include <uapi/linux/pci.h>
1da177e4 42
7e7a43c3
AB
43#include <linux/pci_ids.h>
44
d6e055e8
HK
45#define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
46 PCI_STATUS_SIG_SYSTEM_ERROR | \
47 PCI_STATUS_REC_MASTER_ABORT | \
48 PCI_STATUS_REC_TARGET_ABORT | \
49 PCI_STATUS_SIG_TARGET_ABORT | \
50 PCI_STATUS_PARITY)
51
e20afa06 52/* Number of reset methods used in pci_reset_fn_methods array in pci.c */
6937b7dd 53#define PCI_NUM_RESET_METHODS 7
e20afa06 54
9bdc81ce
AN
55#define PCI_RESET_PROBE true
56#define PCI_RESET_DO_RESET false
57
85467136
SK
58/*
59 * The PCI interface treats multi-function devices as independent
60 * devices. The slot/function address of each device is encoded
61 * in a single byte as follows:
62 *
63 * 7:3 = slot
64 * 2:0 = function
f7625980
BH
65 *
66 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 67 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 68 * the following kernel-only defines are being added here.
85467136 69 */
0aa0f5d1 70#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
71/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
72#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
73
f46753c5
AC
74/* pci_slot represents a physical slot */
75struct pci_slot {
0aa0f5d1
BH
76 struct pci_bus *bus; /* Bus this slot is on */
77 struct list_head list; /* Node in list of slots */
78 struct hotplug_slot *hotplug; /* Hotplug info (move here) */
79 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
80 struct kobject kobj;
f46753c5
AC
81};
82
0ad772ec
AC
83static inline const char *pci_slot_name(const struct pci_slot *slot)
84{
85 return kobject_name(&slot->kobj);
86}
87
1da177e4
LT
88/* File state for mmap()s on /proc/bus/pci/X/Y */
89enum pci_mmap_state {
90 pci_mmap_io,
91 pci_mmap_mem
92};
93
0aa0f5d1 94/* For PCI devices, the region numbers are assigned this way: */
fde09c6d
YZ
95enum {
96 /* #0-5: standard PCI resources */
97 PCI_STD_RESOURCES,
c9c13ba4 98 PCI_STD_RESOURCE_END = PCI_STD_RESOURCES + PCI_STD_NUM_BARS - 1,
fde09c6d
YZ
99
100 /* #6: expansion ROM resource */
101 PCI_ROM_RESOURCE,
102
0aa0f5d1 103 /* Device-specific resources */
d1b054da
YZ
104#ifdef CONFIG_PCI_IOV
105 PCI_IOV_RESOURCES,
106 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
107#endif
108
6e0688db
KW
109/* PCI-to-PCI (P2P) bridge windows */
110#define PCI_BRIDGE_IO_WINDOW (PCI_BRIDGE_RESOURCES + 0)
111#define PCI_BRIDGE_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 1)
112#define PCI_BRIDGE_PREF_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 2)
113
114/* CardBus bridge windows */
115#define PCI_CB_BRIDGE_IO_0_WINDOW (PCI_BRIDGE_RESOURCES + 0)
116#define PCI_CB_BRIDGE_IO_1_WINDOW (PCI_BRIDGE_RESOURCES + 1)
117#define PCI_CB_BRIDGE_MEM_0_WINDOW (PCI_BRIDGE_RESOURCES + 2)
118#define PCI_CB_BRIDGE_MEM_1_WINDOW (PCI_BRIDGE_RESOURCES + 3)
119
120/* Total number of bridge resources for P2P and CardBus */
fde09c6d
YZ
121#define PCI_BRIDGE_RESOURCE_NUM 4
122
6e0688db 123 /* Resources assigned to buses behind the bridge */
fde09c6d
YZ
124 PCI_BRIDGE_RESOURCES,
125 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
126 PCI_BRIDGE_RESOURCE_NUM - 1,
127
0aa0f5d1 128 /* Total resources associated with a PCI device */
fde09c6d
YZ
129 PCI_NUM_RESOURCES,
130
0aa0f5d1 131 /* Preserve this for compatibility */
cda57bf9 132 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 133};
1da177e4 134
b352baf1
PB
135/**
136 * enum pci_interrupt_pin - PCI INTx interrupt values
137 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
138 * @PCI_INTERRUPT_INTA: PCI INTA pin
139 * @PCI_INTERRUPT_INTB: PCI INTB pin
140 * @PCI_INTERRUPT_INTC: PCI INTC pin
141 * @PCI_INTERRUPT_INTD: PCI INTD pin
142 *
143 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
144 * PCI_INTERRUPT_PIN register.
145 */
146enum pci_interrupt_pin {
147 PCI_INTERRUPT_UNKNOWN,
148 PCI_INTERRUPT_INTA,
149 PCI_INTERRUPT_INTB,
150 PCI_INTERRUPT_INTC,
151 PCI_INTERRUPT_INTD,
152};
153
154/* The number of legacy PCI INTx interrupts */
155#define PCI_NUM_INTX 4
156
57bdeef4
NN
157/*
158 * Reading from a device that doesn't respond typically returns ~0. A
159 * successful read from a device may also return ~0, so you need additional
160 * information to reliably identify errors.
161 */
162#define PCI_ERROR_RESPONSE (~0ULL)
163#define PCI_SET_ERROR_RESPONSE(val) (*(val) = ((typeof(*(val))) PCI_ERROR_RESPONSE))
164#define PCI_POSSIBLE_ERROR(val) ((val) == ((typeof(val)) PCI_ERROR_RESPONSE))
165
224abb67
BH
166/*
167 * pci_power_t values must match the bits in the Capabilities PME_Support
168 * and Control/Status PowerState fields in the Power Management capability.
169 */
1da177e4
LT
170typedef int __bitwise pci_power_t;
171
4352dfd5
GKH
172#define PCI_D0 ((pci_power_t __force) 0)
173#define PCI_D1 ((pci_power_t __force) 1)
174#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
175#define PCI_D3hot ((pci_power_t __force) 3)
176#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 177#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 178#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 179
00240c38
AS
180/* Remember to update this when the list above changes! */
181extern const char *pci_power_names[];
182
183static inline const char *pci_power_name(pci_power_t state)
184{
9661e783 185 return pci_power_names[1 + (__force int) state];
00240c38
AS
186}
187
0aa0f5d1 188/**
229b4e07
CD
189 * typedef pci_channel_state_t
190 *
0aa0f5d1
BH
191 * The pci_channel state describes connectivity between the CPU and
192 * the PCI device. If some PCI bus between here and the PCI device
193 * has crashed or locked up, this info is reflected here.
392a1ce7 194 */
195typedef unsigned int __bitwise pci_channel_state_t;
196
16d79cd4 197enum {
392a1ce7 198 /* I/O channel is in normal state */
199 pci_channel_io_normal = (__force pci_channel_state_t) 1,
200
201 /* I/O to channel is blocked */
202 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
203
204 /* PCI card is dead */
205 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
206};
207
f7bdd12d
BK
208typedef unsigned int __bitwise pcie_reset_state_t;
209
210enum pcie_reset_state {
211 /* Reset is NOT asserted (Use to deassert reset) */
212 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
213
f7625980 214 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
215 pcie_warm_reset = (__force pcie_reset_state_t) 2,
216
f7625980 217 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
218 pcie_hot_reset = (__force pcie_reset_state_t) 3
219};
220
ba698ad4
DM
221typedef unsigned short __bitwise pci_dev_flags_t;
222enum pci_dev_flags {
0aa0f5d1 223 /* INTX_DISABLE in PCI_COMMAND register disables MSI too */
6b121592 224 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 225 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 226 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 227 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 228 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 229 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 230 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
231 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
232 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
233 /* Do not use bus resets for device */
234 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
235 /* Do not use PM reset even if device advertises NoSoftRst- */
236 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
237 /* Get VPD from function 0 VPD */
238 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
0aa0f5d1 239 /* A non-root bridge where translation occurs, stop alias search here */
ffff8858 240 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
f65fd1aa
SN
241 /* Do not use FLR even if device advertises PCI_AF_CAP */
242 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
a99b646a 243 /* Don't use Relaxed Ordering for TLPs directed at this device */
c2eac4d3 244 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
2226667a
MZ
245 /* Device does honor MSI masking despite saying otherwise */
246 PCI_DEV_FLAGS_HAS_MSI_MASKING = (__force pci_dev_flags_t) (1 << 12),
ba698ad4
DM
247};
248
e1d3a908
SA
249enum pci_irq_reroute_variant {
250 INTEL_IRQ_REROUTE_VARIANT = 1,
251 MAX_IRQ_REROUTE_VARIANTS = 3
252};
253
6e325a62
MT
254typedef unsigned short __bitwise pci_bus_flags_t;
255enum pci_bus_flags {
032c3d86
JD
256 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
257 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
258 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
17e8f0d4 259 PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8,
6e325a62
MT
260};
261
0aa0f5d1 262/* Values from Link Status register, PCIe r3.1, sec 7.8.8 */
59da381e
JK
263enum pcie_link_width {
264 PCIE_LNK_WIDTH_RESRV = 0x00,
265 PCIE_LNK_X1 = 0x01,
266 PCIE_LNK_X2 = 0x02,
267 PCIE_LNK_X4 = 0x04,
268 PCIE_LNK_X8 = 0x08,
0aa0f5d1 269 PCIE_LNK_X12 = 0x0c,
59da381e
JK
270 PCIE_LNK_X16 = 0x10,
271 PCIE_LNK_X32 = 0x20,
0aa0f5d1 272 PCIE_LNK_WIDTH_UNKNOWN = 0xff,
59da381e
JK
273};
274
e56faff5 275/* See matching string table in pci_speed_string() */
536c8cb4
MW
276enum pci_bus_speed {
277 PCI_SPEED_33MHz = 0x00,
278 PCI_SPEED_66MHz = 0x01,
279 PCI_SPEED_66MHz_PCIX = 0x02,
280 PCI_SPEED_100MHz_PCIX = 0x03,
281 PCI_SPEED_133MHz_PCIX = 0x04,
282 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
283 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
284 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
285 PCI_SPEED_66MHz_PCIX_266 = 0x09,
286 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
287 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
288 AGP_UNKNOWN = 0x0c,
289 AGP_1X = 0x0d,
290 AGP_2X = 0x0e,
291 AGP_4X = 0x0f,
292 AGP_8X = 0x10,
536c8cb4
MW
293 PCI_SPEED_66MHz_PCIX_533 = 0x11,
294 PCI_SPEED_100MHz_PCIX_533 = 0x12,
295 PCI_SPEED_133MHz_PCIX_533 = 0x13,
296 PCIE_SPEED_2_5GT = 0x14,
297 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 298 PCIE_SPEED_8_0GT = 0x16,
1acfb9b7 299 PCIE_SPEED_16_0GT = 0x17,
de76cda2 300 PCIE_SPEED_32_0GT = 0x18,
34191749 301 PCIE_SPEED_64_0GT = 0x19,
536c8cb4
MW
302 PCI_SPEED_UNKNOWN = 0xff,
303};
304
576c7218
AD
305enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
306enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
307
fd00faa3
HK
308struct pci_vpd {
309 struct mutex lock;
310 unsigned int len;
311 u8 cap;
24a4742f
AW
312};
313
402723ad 314struct irq_affinity;
7d715a6c 315struct pcie_link_state;
d1b054da 316struct pci_sriov;
52916982 317struct pci_p2pdma;
90655631 318struct rcec_ea;
ee69439c 319
0aa0f5d1 320/* The pci_dev structure describes PCI devices */
1da177e4 321struct pci_dev {
0aa0f5d1
BH
322 struct list_head bus_list; /* Node in per-bus list */
323 struct pci_bus *bus; /* Bus this device is on */
324 struct pci_bus *subordinate; /* Bus this device bridges to */
1da177e4 325
0aa0f5d1
BH
326 void *sysdata; /* Hook for sys-specific extension */
327 struct proc_dir_entry *procent; /* Device entry in /proc/bus/pci */
f46753c5 328 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4 329
0aa0f5d1 330 unsigned int devfn; /* Encoded device & function index */
1da177e4
LT
331 unsigned short vendor;
332 unsigned short device;
333 unsigned short subsystem_vendor;
334 unsigned short subsystem_device;
335 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 336 u8 revision; /* PCI revision, low byte of class word */
1da177e4 337 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
338#ifdef CONFIG_PCIEAER
339 u16 aer_cap; /* AER capability offset */
db89ccbe 340 struct aer_stats *aer_stats; /* AER stats for this device */
90655631
SK
341#endif
342#ifdef CONFIG_PCIEPORTBUS
343 struct rcec_ea *rcec_ea; /* RCEC cached endpoint association */
507b460f 344 struct pci_dev *rcec; /* Associated RCEC device */
66b80809 345#endif
69139244 346 u32 devcap; /* PCIe Device Capabilities */
f7625980 347 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
348 u8 msi_cap; /* MSI capability offset */
349 u8 msix_cap; /* MSI-X capability offset */
f7625980 350 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
0aa0f5d1
BH
351 u8 rom_base_reg; /* Config register controlling ROM */
352 u8 pin; /* Interrupt pin this device uses */
353 u16 pcie_flags_reg; /* Cached PCIe Capabilities Register */
354 unsigned long *dma_alias_mask;/* Mask of enabled devfn aliases */
1da177e4 355
68da4e0e 356 struct pci_driver *driver; /* Driver bound to this device */
1da177e4
LT
357 u64 dma_mask; /* Mask of the bits of bus address this
358 device implements. Normally this is
359 0xffffffff. You only need to change
360 this if your device has broken DMA
361 or supports 64-bit transfers. */
362
4d57cdfa
FT
363 struct device_dma_parameters dma_parms;
364
0aa0f5d1
BH
365 pci_power_t current_state; /* Current operating state. In ACPI,
366 this is D0-D3, D0 being fully
367 functional, and D3 being off. */
d6112f8d 368 unsigned int imm_ready:1; /* Supports Immediate Readiness */
703860ed 369 u8 pm_cap; /* PM capability offset */
337001b6
RW
370 unsigned int pme_support:5; /* Bitmask of states from which PME#
371 can be generated */
379021d5 372 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
373 unsigned int d1_support:1; /* Low power state D1 is supported */
374 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
375 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
376 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 377 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 378 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
0aa0f5d1
BH
379 unsigned int mmio_always_on:1; /* Disallow turning off io/mem
380 decoding during BAR sizing */
e80bb09d 381 unsigned int wakeup_prepared:1;
d491f2b7 382 unsigned int skip_bus_pm:1; /* Internal: Skip bus-level PM */
b440bde7 383 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
384 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
385 controlled exclusively by
386 user sysfs */
4ec73791
SM
387 unsigned int clear_retrain_link:1; /* Need to clear Retrain Link
388 bit manually */
3789af9a 389 unsigned int d3hot_delay; /* D3hot->D0 transition time in ms */
448bd857 390 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 391
7d715a6c 392#ifdef CONFIG_PCIEASPM
f7625980 393 struct pcie_link_state *link_state; /* ASPM link state */
c46fd358
BH
394 unsigned int ltr_path:1; /* Latency Tolerance Reporting
395 supported from root to here */
ee8b1c47 396 u16 l1ss; /* L1SS Capability pointer */
7d715a6c 397#endif
8c09e896 398 unsigned int pasid_no_tlp:1; /* PASID works without TLP Prefix */
7ce3f912 399 unsigned int eetlp_prefix_path:1; /* End-to-End TLP Prefix */
7d715a6c 400
0aa0f5d1
BH
401 pci_channel_state_t error_state; /* Current connectivity state */
402 struct device dev; /* Generic device interface */
1da177e4 403
0aa0f5d1 404 int cfg_size; /* Size of config space */
1da177e4
LT
405
406 /*
407 * Instead of touching interrupt line and base address registers
408 * directly, use the values stored here. They might be different!
409 */
410 unsigned int irq;
411 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
412
0aa0f5d1
BH
413 bool match_driver; /* Skip attaching driver */
414
415 unsigned int transparent:1; /* Subtractive decode bridge */
51c48b31
BH
416 unsigned int io_window:1; /* Bridge has I/O window */
417 unsigned int pref_window:1; /* Bridge has pref mem window */
418 unsigned int pref_64_window:1; /* Pref mem window is 64-bit */
0aa0f5d1
BH
419 unsigned int multifunction:1; /* Multi-function device */
420
0aa0f5d1
BH
421 unsigned int is_busmaster:1; /* Is busmaster */
422 unsigned int no_msi:1; /* May not use MSI */
f6b6aefe 423 unsigned int no_64bit_msi:1; /* May only use 32-bit MSIs */
0aa0f5d1
BH
424 unsigned int block_cfg_access:1; /* Config space access blocked */
425 unsigned int broken_parity_status:1; /* Generates false positive parity */
426 unsigned int irq_reroute_variant:2; /* Needs IRQ rerouting variant */
f7625980 427 unsigned int msi_enabled:1;
99dc804d 428 unsigned int msix_enabled:1;
0aa0f5d1
BH
429 unsigned int ari_enabled:1; /* ARI forwarding */
430 unsigned int ats_enabled:1; /* Address Translation Svc */
a4f4fa68
JPB
431 unsigned int pasid_enabled:1; /* Process Address Space ID */
432 unsigned int pri_enabled:1; /* Page Request Interface */
3f35d2cf
TG
433 unsigned int is_managed:1; /* Managed via devres */
434 unsigned int is_msi_managed:1; /* MSI release via devres installed */
0aa0f5d1 435 unsigned int needs_freset:1; /* Requires fundamental reset */
aa8c6c93 436 unsigned int state_saved:1;
d1b054da 437 unsigned int is_physfn:1;
dd7cc44d 438 unsigned int is_virtfn:1;
0aa0f5d1 439 unsigned int is_hotplug_bridge:1;
b03799b0 440 unsigned int shpc_managed:1; /* SHPC owned by shpchp */
0aa0f5d1 441 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
617654aa
MW
442 /*
443 * Devices marked being untrusted are the ones that can potentially
444 * execute DMA attacks and similar. They are typically connected
445 * through external ports such as Thunderbolt but not limited to
446 * that. When an IOMMU is enabled they should be getting full
447 * mappings to make sure they cannot access arbitrary memory.
448 */
449 unsigned int untrusted:1;
99b50be9
RJ
450 /*
451 * Info from the platform, e.g., ACPI or device tree, may mark a
452 * device as "external-facing". An external-facing device is
453 * itself internal but devices downstream from it are external.
454 */
455 unsigned int external_facing:1;
0aa0f5d1
BH
456 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
457 unsigned int io_window_1k:1; /* Intel bridge 1K I/O windows */
cffe0a2b 458 unsigned int irq_managed:1;
0aa0f5d1
BH
459 unsigned int non_compliant_bars:1; /* Broken BARs; ignore them */
460 unsigned int is_probed:1; /* Device probing in progress */
f0157160 461 unsigned int link_active_reporting:1;/* Device capable of reporting link active */
aff68a5a 462 unsigned int no_vf_scan:1; /* Don't scan for VFs after IOV enablement */
12856e7a 463 unsigned int no_command_memory:1; /* No PCI_COMMAND_MEMORY */
500b55b0 464 unsigned int rom_bar_overlap:1; /* ROM BAR disable broken */
ba698ad4 465 pci_dev_flags_t dev_flags;
bae94d02 466 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 467
0aa0f5d1 468 u32 saved_config_space[16]; /* Config space saved at suspend time */
41017f0c 469 struct hlist_head saved_cap_space;
0aa0f5d1 470 int rom_attr_enabled; /* Display of ROM attribute enabled? */
1da177e4 471 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 472 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c 473
d22b3621
BH
474#ifdef CONFIG_HOTPLUG_PCI_PCIE
475 unsigned int broken_cmd_compl:1; /* No compl for some cmds */
476#endif
9bb04a0c
JY
477#ifdef CONFIG_PCIE_PTM
478 unsigned int ptm_root:1;
479 unsigned int ptm_enabled:1;
8b2ec318 480 u8 ptm_granularity;
9bb04a0c 481#endif
ded86d8d 482#ifdef CONFIG_PCI_MSI
85aa607e 483 void __iomem *msix_base;
cd119b09 484 raw_spinlock_t msi_lock;
ded86d8d 485#endif
fd00faa3 486 struct pci_vpd vpd;
be06c1b4
BH
487#ifdef CONFIG_PCIE_DPC
488 u16 dpc_cap;
489 unsigned int dpc_rp_extensions:1;
490 u8 dpc_rp_log_size;
491#endif
466b3ddf 492#ifdef CONFIG_PCI_ATS
dd7cc44d 493 union {
0aa0f5d1
BH
494 struct pci_sriov *sriov; /* PF: SR-IOV info */
495 struct pci_dev *physfn; /* VF: related PF */
dd7cc44d 496 };
67930995
BH
497 u16 ats_cap; /* ATS Capability offset */
498 u8 ats_stu; /* ATS Smallest Translation Unit */
4ebeb1ec
CT
499#endif
500#ifdef CONFIG_PCI_PRI
c065190b 501 u16 pri_cap; /* PRI Capability offset */
4ebeb1ec 502 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
e5adf79a 503 unsigned int pasid_required:1; /* PRG Response PASID Required */
4ebeb1ec
CT
504#endif
505#ifdef CONFIG_PCI_PASID
751035b8 506 u16 pasid_cap; /* PASID Capability offset */
4ebeb1ec 507 u16 pasid_features;
52916982
LG
508#endif
509#ifdef CONFIG_PCI_P2PDMA
ae21f835 510 struct pci_p2pdma __rcu *p2pdma;
d1b054da 511#endif
52fbf5bd 512 u16 acs_cap; /* ACS Capability offset */
0aa0f5d1
BH
513 phys_addr_t rom; /* Physical address if not from BAR */
514 size_t romlen; /* Length if not from BAR */
515 char *driver_override; /* Driver name to force a match */
89ee9f76 516
0aa0f5d1 517 unsigned long priv_flags; /* Private flags for the PCI driver */
e20afa06
AN
518
519 /* These methods index pci_reset_fn_methods[] */
520 u8 reset_methods[PCI_NUM_RESET_METHODS]; /* In priority order */
1da177e4
LT
521};
522
dda56549
Y
523static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
524{
525#ifdef CONFIG_PCI_IOV
526 if (dev->is_virtfn)
527 dev = dev->physfn;
528#endif
dda56549
Y
529 return dev;
530}
531
3c6e6ae7 532struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 533
1da177e4
LT
534#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
535#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
536
a7369f1f
LV
537static inline int pci_channel_offline(struct pci_dev *pdev)
538{
539 return (pdev->error_state != pci_channel_io_normal);
540}
541
15d82ca2
BF
542/*
543 * Currently in ACPI spec, for each PCI host bridge, PCI Segment
544 * Group number is limited to a 16-bit value, therefore (int)-1 is
545 * not a valid PCI domain number, and can be used as a sentinel
546 * value indicating ->domain_nr is not set by the driver (and
547 * CONFIG_PCI_DOMAINS_GENERIC=y archs will set it with
548 * pci_bus_find_domain_nr()).
549 */
550#define PCI_DOMAIN_NR_NOT_SET (-1)
551
5a21d70d 552struct pci_host_bridge {
0aa0f5d1
BH
553 struct device dev;
554 struct pci_bus *bus; /* Root bus */
555 struct pci_ops *ops;
07e29295 556 struct pci_ops *child_ops;
0aa0f5d1
BH
557 void *sysdata;
558 int busnr;
15d82ca2 559 int domain_nr;
14d76b68 560 struct list_head windows; /* resource_entry */
e80a91ad 561 struct list_head dma_ranges; /* dma ranges resource list */
0aa0f5d1 562 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* Platform IRQ swizzler */
3aa8a41e 563 int (*map_irq)(const struct pci_dev *, u8, u8);
4fa2649a 564 void (*release_fn)(struct pci_host_bridge *);
0aa0f5d1 565 void *release_data;
0aa0f5d1
BH
566 unsigned int ignore_reset_delay:1; /* For entire hierarchy */
567 unsigned int no_ext_tags:1; /* No Extended Tags */
02bfeb48 568 unsigned int native_aer:1; /* OS may use PCIe AER */
9310f0dc 569 unsigned int native_pcie_hotplug:1; /* OS may use PCIe hotplug */
1df81a6d 570 unsigned int native_shpc_hotplug:1; /* OS may use SHPC hotplug */
02bfeb48 571 unsigned int native_pme:1; /* OS may use PCIe PME */
af8bb9f8 572 unsigned int native_ltr:1; /* OS may use PCIe LTR */
ac1c8e35 573 unsigned int native_dpc:1; /* OS may use PCIe DPC */
a78cf965 574 unsigned int preserve_config:1; /* Preserve FW resource setup */
2c8d5a2d 575 unsigned int size_windows:1; /* Enable root bus sizing */
94e89b14 576 unsigned int msi_domain:1; /* Bridge wants MSI domain */
a78cf965 577
7c7a0e94
GP
578 /* Resource alignment requirements */
579 resource_size_t (*align_resource)(struct pci_dev *dev,
580 const struct resource *res,
581 resource_size_t start,
582 resource_size_t size,
583 resource_size_t align);
914a1951 584 unsigned long private[] ____cacheline_aligned;
5a21d70d 585};
41017f0c 586
7b543663 587#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 588
59094065
TR
589static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
590{
591 return (void *)bridge->private;
592}
593
594static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
595{
596 return container_of(priv, struct pci_host_bridge, private);
597}
598
a52d1443 599struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
5c3f18cc
LP
600struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
601 size_t priv);
dff79b91 602void pci_free_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
603struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
604
4fa2649a 605void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
0aa0f5d1
BH
606 void (*release_fn)(struct pci_host_bridge *),
607 void *release_data);
7b543663 608
6c0cc950
RW
609int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
610
2fe2abf8
BH
611/*
612 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
613 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
614 * buses below host bridges or subtractive decode bridges) go in the list.
615 * Use pci_bus_for_each_resource() to iterate through all the resources.
616 */
617
618/*
619 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
620 * and there's no way to program the bridge with the details of the window.
621 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
622 * decode bit set, because they are explicit and can be programmed with _SRS.
623 */
624#define PCI_SUBTRACTIVE_DECODE 0x1
625
626struct pci_bus_resource {
0aa0f5d1
BH
627 struct list_head list;
628 struct resource *res;
629 unsigned int flags;
2fe2abf8 630};
4352dfd5
GKH
631
632#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
633
634struct pci_bus {
0aa0f5d1
BH
635 struct list_head node; /* Node in list of buses */
636 struct pci_bus *parent; /* Parent bus this bridge is on */
637 struct list_head children; /* List of child buses */
638 struct list_head devices; /* List of devices on this bus */
639 struct pci_dev *self; /* Bridge device as seen by parent */
640 struct list_head slots; /* List of slots on this bus;
67546762 641 protected by pci_slot_mutex */
2fe2abf8 642 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
0aa0f5d1
BH
643 struct list_head resources; /* Address space routed to this bus */
644 struct resource busn_res; /* Bus numbers routed to this bus */
1da177e4 645
0aa0f5d1 646 struct pci_ops *ops; /* Configuration access functions */
0aa0f5d1
BH
647 void *sysdata; /* Hook for sys-specific extension */
648 struct proc_dir_entry *procdir; /* Directory entry in /proc/bus/pci */
1da177e4 649
0aa0f5d1
BH
650 unsigned char number; /* Bus number */
651 unsigned char primary; /* Number of primary bridge */
3749c51a
MW
652 unsigned char max_bus_speed; /* enum pci_bus_speed */
653 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
654#ifdef CONFIG_PCI_DOMAINS_GENERIC
655 int domain_nr;
656#endif
1da177e4
LT
657
658 char name[48];
659
0aa0f5d1
BH
660 unsigned short bridge_ctl; /* Manage NO_ISA/FBB/et al behaviors */
661 pci_bus_flags_t bus_flags; /* Inherited by child buses */
1da177e4 662 struct device *bridge;
fd7d1ced 663 struct device dev;
0aa0f5d1
BH
664 struct bin_attribute *legacy_io; /* Legacy I/O for this bus */
665 struct bin_attribute *legacy_mem; /* Legacy mem */
cc74d96f 666 unsigned int is_added:1;
92c45b63 667 unsigned int unsafe_warn:1; /* warned about RW1C config write */
1da177e4
LT
668};
669
fd7d1ced 670#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 671
4e544bac
HK
672static inline u16 pci_dev_id(struct pci_dev *dev)
673{
674 return PCI_DEVID(dev->bus->number, dev->devfn);
675}
676
79af72d7 677/*
f7625980 678 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 679 * false otherwise
77a0dfcd
BH
680 *
681 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
682 * This is incorrect because "virtual" buses added for SR-IOV (via
683 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
684 */
685static inline bool pci_is_root_bus(struct pci_bus *pbus)
686{
687 return !(pbus->parent);
688}
689
1c86438c
YW
690/**
691 * pci_is_bridge - check if the PCI device is a bridge
692 * @dev: PCI device
693 *
694 * Return true if the PCI device is bridge whether it has subordinate
695 * or not.
696 */
697static inline bool pci_is_bridge(struct pci_dev *dev)
698{
699 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
700 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
701}
702
24a0c654
AS
703#define for_each_pci_bridge(dev, bus) \
704 list_for_each_entry(dev, &bus->devices, bus_list) \
705 if (!pci_is_bridge(dev)) {} else
706
c6bde215
BH
707static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
708{
709 dev = pci_physfn(dev);
710 if (pci_is_root_bus(dev->bus))
711 return NULL;
712
713 return dev->bus->self;
714}
715
16cf0ebc
RW
716#ifdef CONFIG_PCI_MSI
717static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
718{
719 return pci_dev->msi_enabled || pci_dev->msix_enabled;
720}
721#else
722static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
723#endif
724
0aa0f5d1 725/* Error values that may be returned by PCI functions */
1da177e4
LT
726#define PCIBIOS_SUCCESSFUL 0x00
727#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
728#define PCIBIOS_BAD_VENDOR_ID 0x83
729#define PCIBIOS_DEVICE_NOT_FOUND 0x86
730#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
731#define PCIBIOS_SET_FAILED 0x88
732#define PCIBIOS_BUFFER_TOO_SMALL 0x89
733
0aa0f5d1 734/* Translate above to generic errno for passing back through non-PCI code */
a6961651
AW
735static inline int pcibios_err_to_errno(int err)
736{
737 if (err <= PCIBIOS_SUCCESSFUL)
738 return err; /* Assume already errno */
739
740 switch (err) {
741 case PCIBIOS_FUNC_NOT_SUPPORTED:
742 return -ENOENT;
743 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 744 return -ENOTTY;
a6961651
AW
745 case PCIBIOS_DEVICE_NOT_FOUND:
746 return -ENODEV;
747 case PCIBIOS_BAD_REGISTER_NUMBER:
748 return -EFAULT;
749 case PCIBIOS_SET_FAILED:
750 return -EIO;
751 case PCIBIOS_BUFFER_TOO_SMALL:
752 return -ENOSPC;
753 }
754
d97ffe23 755 return -ERANGE;
a6961651
AW
756}
757
1da177e4
LT
758/* Low-level architecture-dependent routines */
759
760struct pci_ops {
057bd2e0
TR
761 int (*add_bus)(struct pci_bus *bus);
762 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 763 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
764 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
765 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
766};
767
b6ce068a
MW
768/*
769 * ACPI needs to be able to access PCI config space before we've done a
770 * PCI bus scan and created pci_bus structures.
771 */
f39d5b72
BH
772int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
773 int reg, int len, u32 *val);
774int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
775 int reg, int len, u32 val);
1da177e4 776
8e639079 777#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3a9ad0b4
YL
778typedef u64 pci_bus_addr_t;
779#else
780typedef u32 pci_bus_addr_t;
781#endif
782
1da177e4 783struct pci_bus_region {
0aa0f5d1
BH
784 pci_bus_addr_t start;
785 pci_bus_addr_t end;
1da177e4
LT
786};
787
788struct pci_dynids {
0aa0f5d1
BH
789 spinlock_t lock; /* Protects list, index */
790 struct list_head list; /* For IDs added at runtime */
1da177e4
LT
791};
792
f7625980
BH
793
794/*
795 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
796 * a set of callbacks in struct pci_error_handlers, that device driver
797 * will be notified of PCI bus errors, and will be driven to recovery
798 * when an error occurs.
392a1ce7 799 */
800
801typedef unsigned int __bitwise pci_ers_result_t;
802
803enum pci_ers_result {
0aa0f5d1 804 /* No result/none/not supported in device driver */
392a1ce7 805 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
806
807 /* Device driver can recover without slot reset */
808 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
809
0aa0f5d1 810 /* Device driver wants slot to be reset */
392a1ce7 811 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
812
813 /* Device has completely failed, is unrecoverable */
814 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
815
816 /* Device driver is fully recovered and operational */
817 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
818
819 /* No AER capabilities registered for the driver */
820 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 821};
822
823/* PCI bus error event callbacks */
05cca6e5 824struct pci_error_handlers {
392a1ce7 825 /* PCI bus error detected on this device */
826 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
16d79cd4 827 pci_channel_state_t error);
392a1ce7 828
829 /* MMIO has been re-enabled, but not DMA */
830 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
831
392a1ce7 832 /* PCI slot has been reset */
833 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
834
3ebe7f9f 835 /* PCI function reset prepare or completed */
775755ed
CH
836 void (*reset_prepare)(struct pci_dev *dev);
837 void (*reset_done)(struct pci_dev *dev);
3ebe7f9f 838
392a1ce7 839 /* Device driver may resume normal operations */
840 void (*resume)(struct pci_dev *dev);
841};
842
392a1ce7 843
1da177e4 844struct module;
229b4e07
CD
845
846/**
847 * struct pci_driver - PCI driver structure
848 * @node: List of driver structures.
849 * @name: Driver name.
850 * @id_table: Pointer to table of device IDs the driver is
851 * interested in. Most drivers should export this
852 * table using MODULE_DEVICE_TABLE(pci,...).
853 * @probe: This probing function gets called (during execution
854 * of pci_register_driver() for already existing
855 * devices or later if a new device gets inserted) for
856 * all PCI devices which match the ID table and are not
857 * "owned" by the other drivers yet. This function gets
858 * passed a "struct pci_dev \*" for each device whose
859 * entry in the ID table matches the device. The probe
860 * function returns zero when the driver chooses to
861 * take "ownership" of the device or an error code
862 * (negative number) otherwise.
863 * The probe function always gets called from process
864 * context, so it can sleep.
865 * @remove: The remove() function gets called whenever a device
866 * being handled by this driver is removed (either during
867 * deregistration of the driver or when it's manually
868 * pulled out of a hot-pluggable slot).
869 * The remove function always gets called from process
870 * context, so it can sleep.
871 * @suspend: Put device into low power state.
229b4e07 872 * @resume: Wake device from low power state.
151f4e2b 873 * (Please see Documentation/power/pci.rst for descriptions
229b4e07
CD
874 * of PCI Power Management and the related functions.)
875 * @shutdown: Hook into reboot_notifier_list (kernel/sys.c).
876 * Intended to stop any idling DMA operations.
877 * Useful for enabling wake-on-lan (NIC) or changing
878 * the power state of a device before reboot.
879 * e.g. drivers/net/e100.c.
880 * @sriov_configure: Optional driver callback to allow configuration of
881 * number of VFs to enable via sysfs "sriov_numvfs" file.
c3d5c2d9
LR
882 * @sriov_set_msix_vec_count: PF Driver callback to change number of MSI-X
883 * vectors on a VF. Triggered via sysfs "sriov_vf_msix_count".
884 * This will change MSI-X Table Size in the VF Message Control
885 * registers.
886 * @sriov_get_vf_total_msix: PF driver callback to get the total number of
887 * MSI-X vectors available for distribution to the VFs.
229b4e07
CD
888 * @err_handler: See Documentation/PCI/pci-error-recovery.rst
889 * @groups: Sysfs attribute groups.
ded13b9c
AG
890 * @dev_groups: Attributes attached to the device that will be
891 * created once it is bound to the driver.
229b4e07
CD
892 * @driver: Driver model structure.
893 * @dynids: List of dynamically added device IDs.
512881ea
LB
894 * @driver_managed_dma: Device driver doesn't use kernel DMA API for DMA.
895 * For most device drivers, no need to care about this flag
896 * as long as all DMAs are handled through the kernel DMA API.
897 * For some special ones, for example VFIO drivers, they know
898 * how to manage the DMA themselves and set this flag so that
899 * the IOMMU layer will allow them to setup and manage their
900 * own I/O address space.
229b4e07 901 */
1da177e4 902struct pci_driver {
0aa0f5d1
BH
903 struct list_head node;
904 const char *name;
905 const struct pci_device_id *id_table; /* Must be non-NULL for probe to be called */
906 int (*probe)(struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
907 void (*remove)(struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
908 int (*suspend)(struct pci_dev *dev, pm_message_t state); /* Device suspended */
7cb30264
BY
909 int (*resume)(struct pci_dev *dev); /* Device woken up */
910 void (*shutdown)(struct pci_dev *dev);
911 int (*sriov_configure)(struct pci_dev *dev, int num_vfs); /* On PF */
c3d5c2d9
LR
912 int (*sriov_set_msix_vec_count)(struct pci_dev *vf, int msix_vec_count); /* On PF */
913 u32 (*sriov_get_vf_total_msix)(struct pci_dev *pf);
49453028 914 const struct pci_error_handlers *err_handler;
92d50fc1 915 const struct attribute_group **groups;
ded13b9c 916 const struct attribute_group **dev_groups;
1da177e4 917 struct device_driver driver;
0aa0f5d1 918 struct pci_dynids dynids;
512881ea 919 bool driver_managed_dma;
1da177e4
LT
920};
921
8e9028b3
BH
922static inline struct pci_driver *to_pci_driver(struct device_driver *drv)
923{
924 return drv ? container_of(drv, struct pci_driver, driver) : NULL;
925}
1da177e4
LT
926
927/**
0aa0f5d1 928 * PCI_DEVICE - macro used to describe a specific PCI device
1da177e4
LT
929 * @vend: the 16 bit PCI Vendor ID
930 * @dev: the 16 bit PCI Device ID
931 *
932 * This macro is used to create a struct pci_device_id that matches a
933 * specific device. The subvendor and subdevice fields will be set to
934 * PCI_ANY_ID.
935 */
936#define PCI_DEVICE(vend,dev) \
937 .vendor = (vend), .device = (dev), \
938 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
939
343b7258
MG
940/**
941 * PCI_DEVICE_DRIVER_OVERRIDE - macro used to describe a PCI device with
942 * override_only flags.
943 * @vend: the 16 bit PCI Vendor ID
944 * @dev: the 16 bit PCI Device ID
945 * @driver_override: the 32 bit PCI Device override_only
946 *
947 * This macro is used to create a struct pci_device_id that matches only a
948 * driver_override device. The subvendor and subdevice fields will be set to
949 * PCI_ANY_ID.
950 */
951#define PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, driver_override) \
952 .vendor = (vend), .device = (dev), .subvendor = PCI_ANY_ID, \
953 .subdevice = PCI_ANY_ID, .override_only = (driver_override)
954
cc6711b0
MG
955/**
956 * PCI_DRIVER_OVERRIDE_DEVICE_VFIO - macro used to describe a VFIO
957 * "driver_override" PCI device.
958 * @vend: the 16 bit PCI Vendor ID
959 * @dev: the 16 bit PCI Device ID
960 *
961 * This macro is used to create a struct pci_device_id that matches a
962 * specific device. The subvendor and subdevice fields will be set to
963 * PCI_ANY_ID and the driver_override will be set to
964 * PCI_ID_F_VFIO_DRIVER_OVERRIDE.
965 */
966#define PCI_DRIVER_OVERRIDE_DEVICE_VFIO(vend, dev) \
967 PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, PCI_ID_F_VFIO_DRIVER_OVERRIDE)
968
3d567e0e 969/**
0aa0f5d1 970 * PCI_DEVICE_SUB - macro used to describe a specific PCI device with subsystem
3d567e0e
NNS
971 * @vend: the 16 bit PCI Vendor ID
972 * @dev: the 16 bit PCI Device ID
973 * @subvend: the 16 bit PCI Subvendor ID
974 * @subdev: the 16 bit PCI Subdevice ID
975 *
976 * This macro is used to create a struct pci_device_id that matches a
977 * specific device with subsystem information.
978 */
979#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
980 .vendor = (vend), .device = (dev), \
981 .subvendor = (subvend), .subdevice = (subdev)
982
1da177e4 983/**
0aa0f5d1 984 * PCI_DEVICE_CLASS - macro used to describe a specific PCI device class
1da177e4
LT
985 * @dev_class: the class, subclass, prog-if triple for this device
986 * @dev_class_mask: the class mask for this device
987 *
988 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 989 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
990 * fields will be set to PCI_ANY_ID.
991 */
992#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
993 .class = (dev_class), .class_mask = (dev_class_mask), \
994 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
995 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
996
1597cacb 997/**
0aa0f5d1 998 * PCI_VDEVICE - macro used to describe a specific PCI device in short form
c1309040
MR
999 * @vend: the vendor name
1000 * @dev: the 16 bit PCI Device ID
1597cacb
AC
1001 *
1002 * This macro is used to create a struct pci_device_id that matches a
1003 * specific PCI device. The subvendor, and subdevice fields will be set
1004 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1005 * private data.
1006 */
c1309040
MR
1007#define PCI_VDEVICE(vend, dev) \
1008 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1009 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 1010
b72ae8ca
AS
1011/**
1012 * PCI_DEVICE_DATA - macro used to describe a specific PCI device in very short form
1013 * @vend: the vendor name (without PCI_VENDOR_ID_ prefix)
1014 * @dev: the device name (without PCI_DEVICE_ID_<vend>_ prefix)
1015 * @data: the driver data to be filled
1016 *
1017 * This macro is used to create a struct pci_device_id that matches a
1018 * specific PCI device. The subvendor, and subdevice fields will be set
1019 * to PCI_ANY_ID.
1020 */
1021#define PCI_DEVICE_DATA(vend, dev, data) \
1022 .vendor = PCI_VENDOR_ID_##vend, .device = PCI_DEVICE_ID_##vend##_##dev, \
1023 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0, \
1024 .driver_data = (kernel_ulong_t)(data)
1025
5bbe029f 1026enum {
0aa0f5d1
BH
1027 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* Ignore firmware setup */
1028 PCI_REASSIGN_ALL_BUS = 0x00000002, /* Reassign all bus numbers */
1029 PCI_PROBE_ONLY = 0x00000004, /* Use existing setup */
1030 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* Don't do ISA alignment */
1031 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* Enable domains in /proc */
5bbe029f 1032 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
0aa0f5d1 1033 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* Scan all, not just dev 0 */
5bbe029f
BH
1034};
1035
0d8006dd
HX
1036#define PCI_IRQ_LEGACY (1 << 0) /* Allow legacy interrupts */
1037#define PCI_IRQ_MSI (1 << 1) /* Allow MSI interrupts */
1038#define PCI_IRQ_MSIX (1 << 2) /* Allow MSI-X interrupts */
1039#define PCI_IRQ_AFFINITY (1 << 3) /* Auto-assign affinity */
1040
0aa0f5d1 1041/* These external functions are only available when PCI support is enabled */
1da177e4
LT
1042#ifdef CONFIG_PCI
1043
5bbe029f
BH
1044extern unsigned int pci_flags;
1045
1046static inline void pci_set_flags(int flags) { pci_flags = flags; }
1047static inline void pci_add_flags(int flags) { pci_flags |= flags; }
1048static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
1049static inline int pci_has_flag(int flag) { return pci_flags & flag; }
1050
a58674ff 1051void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
1052
1053enum pcie_bus_config_types {
0aa0f5d1
BH
1054 PCIE_BUS_TUNE_OFF, /* Don't touch MPS at all */
1055 PCIE_BUS_DEFAULT, /* Ensure MPS matches upstream bridge */
1056 PCIE_BUS_SAFE, /* Use largest MPS boot-time devices support */
1057 PCIE_BUS_PERFORMANCE, /* Use MPS and MRRS for best performance */
1058 PCIE_BUS_PEER2PEER, /* Set MPS = 128 for all devices */
b03e7495
JM
1059};
1060
1061extern enum pcie_bus_config_types pcie_bus_config;
1062
1da177e4
LT
1063extern struct bus_type pci_bus_type;
1064
f7625980
BH
1065/* Do NOT directly access these two variables, unless you are arch-specific PCI
1066 * code, or PCI core code. */
0aa0f5d1 1067extern struct list_head pci_root_buses; /* List of all known PCI buses */
f7625980 1068/* Some device drivers need know if PCI is initiated */
f39d5b72 1069int no_pci_devices(void);
1da177e4 1070
3c449ed0 1071void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 1072void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
1073void pcibios_add_bus(struct pci_bus *bus);
1074void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 1075void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 1076int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 1077/* Architecture-specific versions may override this (weak) */
05cca6e5 1078char *pcibios_setup(char *str);
1da177e4
LT
1079
1080/* Used only when drivers/pci/setup.c is used */
3b7a17fc 1081resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 1082 resource_size_t,
e31dd6e4 1083 resource_size_t);
1da177e4 1084
d1bbf38a 1085/* Weak but can be overridden by arch */
2d1c8618
BH
1086void pci_fixup_cardbus(struct pci_bus *);
1087
1da177e4
LT
1088/* Generic PCI functions used internally */
1089
fc279850 1090void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 1091 struct resource *res);
fc279850 1092void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 1093 struct pci_bus_region *region);
d1fd4fb6 1094void pcibios_scan_specific_bus(int busn);
f39d5b72 1095struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 1096void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 1097struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
1098struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1099 struct pci_ops *ops, void *sysdata,
1100 struct list_head *resources);
49b8e3f3 1101int pci_host_probe(struct pci_host_bridge *bridge);
98a35831
YL
1102int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
1103int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
1104void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 1105struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
0aa0f5d1
BH
1106 struct pci_ops *ops, void *sysdata,
1107 struct list_head *resources);
1228c4b6 1108int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
05cca6e5
GKH
1109struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1110 int busnr);
f46753c5 1111struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
1112 const char *name,
1113 struct hotplug_slot *hotplug);
f46753c5 1114void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
1115#ifdef CONFIG_SYSFS
1116void pci_dev_assign_slot(struct pci_dev *dev);
1117#else
1118static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
1119#endif
1da177e4 1120int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 1121struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 1122void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 1123unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 1124void pci_bus_add_device(struct pci_dev *dev);
1da177e4 1125void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
1126struct resource *pci_find_parent_resource(const struct pci_dev *dev,
1127 struct resource *res);
3df425f3 1128u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 1129int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 1130u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
1131struct pci_dev *pci_dev_get(struct pci_dev *dev);
1132void pci_dev_put(struct pci_dev *dev);
1133void pci_remove_bus(struct pci_bus *b);
1134void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 1135void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
1136void pci_stop_root_bus(struct pci_bus *bus);
1137void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 1138void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 1139void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 1140void pci_sort_breadthfirst(void);
fb8a0d9d
WM
1141#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
1142#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
1143
1144/* Generic PCI functions exported to card drivers */
1145
f646c2a0
PM
1146u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1147u8 pci_find_capability(struct pci_dev *dev, int cap);
1148u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
1149u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
1150u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap);
ee8b1c47
BH
1151u16 pci_find_ext_capability(struct pci_dev *dev, int cap);
1152u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 pos, int cap);
29f3eb64 1153struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
c124fd9a 1154u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap);
ee122037 1155u16 pci_find_dvsec_capability(struct pci_dev *dev, u16 vendor, u16 dvsec);
1da177e4 1156
70c0923b
JK
1157u64 pci_get_dsn(struct pci_dev *dev);
1158
d42552c3 1159struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
0aa0f5d1 1160 struct pci_dev *from);
05cca6e5 1161struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
0aa0f5d1
BH
1162 unsigned int ss_vendor, unsigned int ss_device,
1163 struct pci_dev *from);
05cca6e5 1164struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
1165struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
1166 unsigned int devfn);
05cca6e5 1167struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
1168int pci_dev_present(const struct pci_device_id *ids);
1169
05cca6e5
GKH
1170int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
1171 int where, u8 *val);
1172int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
1173 int where, u16 *val);
1174int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
1175 int where, u32 *val);
1176int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
1177 int where, u8 val);
1178int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
1179 int where, u16 val);
1180int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
1181 int where, u32 val);
1f94a94f
RH
1182
1183int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
1184 int where, int size, u32 *val);
1185int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
1186 int where, int size, u32 val);
1187int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
1188 int where, int size, u32 *val);
1189int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
1190 int where, int size, u32 val);
1191
a72b46c3 1192struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 1193
d3881e50
KB
1194int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
1195int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
1196int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
1197int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
1198int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
1199int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1da177e4 1200
8c0d3a02
JL
1201int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1202int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1203int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1204int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1205int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1206 u16 clear, u16 set);
1207int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1208 u32 clear, u32 set);
1209
1210static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1211 u16 set)
1212{
1213 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1214}
1215
1216static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1217 u32 set)
1218{
1219 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1220}
1221
1222static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1223 u16 clear)
1224{
1225 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1226}
1227
1228static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1229 u32 clear)
1230{
1231 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1232}
1233
0aa0f5d1 1234/* User-space driven config access */
c63587d7
AW
1235int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1236int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1237int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1238int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1239int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1240int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1241
4a7fb636 1242int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1243int __must_check pci_enable_device_io(struct pci_dev *dev);
1244int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1245int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1246int __must_check pcim_enable_device(struct pci_dev *pdev);
1247void pcim_pin_device(struct pci_dev *pdev);
1248
99b3c58f
PG
1249static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1250{
1251 /*
1252 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1253 * writable and no quirk has marked the feature broken.
1254 */
1255 return !pdev->broken_intx_masking;
1256}
1257
296ccb08
YS
1258static inline int pci_is_enabled(struct pci_dev *pdev)
1259{
1260 return (atomic_read(&pdev->enable_cnt) > 0);
1261}
1262
9ac7849e
TH
1263static inline int pci_is_managed(struct pci_dev *pdev)
1264{
1265 return pdev->is_managed;
1266}
1267
1da177e4 1268void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1269
1270extern unsigned int pcibios_max_latency;
1da177e4 1271void pci_set_master(struct pci_dev *dev);
6a479079 1272void pci_clear_master(struct pci_dev *dev);
96c55900 1273
f7bdd12d 1274int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1275int pci_set_cacheline_size(struct pci_dev *dev);
4a7fb636 1276int __must_check pci_set_mwi(struct pci_dev *dev);
fc0f9f4d 1277int __must_check pcim_set_mwi(struct pci_dev *dev);
694625c0 1278int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1279void pci_clear_mwi(struct pci_dev *dev);
1fd3dde5 1280void pci_disable_parity(struct pci_dev *dev);
a04ce0ff 1281void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1282bool pci_check_and_mask_intx(struct pci_dev *dev);
1283bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1284int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1285int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1286int pcix_get_max_mmrbc(struct pci_dev *dev);
1287int pcix_get_mmrbc(struct pci_dev *dev);
1288int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1289int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1290int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1291int pcie_get_mps(struct pci_dev *dev);
1292int pcie_set_mps(struct pci_dev *dev, int mps);
6db79a88
TG
1293u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
1294 enum pci_bus_speed *speed,
1295 enum pcie_link_width *width);
9e506a7b 1296void pcie_print_link_status(struct pci_dev *dev);
9bdc81ce 1297int pcie_reset_flr(struct pci_dev *dev, bool probe);
91295d79 1298int pcie_flr(struct pci_dev *dev);
a96d627a 1299int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1300int pci_reset_function(struct pci_dev *dev);
a477b9cd 1301int pci_reset_function_locked(struct pci_dev *dev);
61cf16d8 1302int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1303int pci_probe_reset_slot(struct pci_slot *slot);
9a3d2b9b 1304int pci_probe_reset_bus(struct pci_bus *bus);
c6a44ba9 1305int pci_reset_bus(struct pci_dev *dev);
9e33002f
GS
1306void pci_reset_secondary_bus(struct pci_dev *dev);
1307void pcibios_reset_secondary_bus(struct pci_dev *dev);
14add80b 1308void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1309int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1310int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
8bb705e3 1311void pci_release_resource(struct pci_dev *dev, int resno);
192f1bf7
ND
1312static inline int pci_rebar_bytes_to_size(u64 bytes)
1313{
1314 bytes = roundup_pow_of_two(bytes);
1315
1316 /* Return BAR size as defined in the resizable BAR specification */
1317 return max(ilog2(bytes), 20) - 20;
1318}
1319
8fbdbb66 1320u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
8bb705e3 1321int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
c87deff7 1322int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1323bool pci_device_is_present(struct pci_dev *pdev);
08249651 1324void pci_ignore_hotplug(struct pci_dev *dev);
2856ba60 1325struct pci_dev *pci_real_dma_dev(struct pci_dev *dev);
ec5d9e87 1326int pci_status_get_and_clear_errors(struct pci_dev *pdev);
1da177e4 1327
704e8953
CH
1328int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1329 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1330 const char *fmt, ...);
1331void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1332
1da177e4 1333/* ROM control related routines */
e416de5e
AC
1334int pci_enable_rom(struct pci_dev *pdev);
1335void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1336void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1337void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1da177e4
LT
1338
1339/* Power management related routines */
1340int pci_save_state(struct pci_dev *dev);
1d3c16a8 1341void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1342struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1343int pci_load_saved_state(struct pci_dev *dev,
1344 struct pci_saved_state *state);
ffbdd3f7
AW
1345int pci_load_and_free_saved_state(struct pci_dev *dev,
1346 struct pci_saved_state **state);
d6aa37cd 1347int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1348int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1349pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1350bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1351void pci_pme_active(struct pci_dev *dev, bool enable);
0847684c 1352int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 1353int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1354int pci_prepare_to_sleep(struct pci_dev *dev);
1355int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1356bool pci_dev_run_wake(struct pci_dev *dev);
9d26d3a8
MW
1357void pci_d3cold_enable(struct pci_dev *dev);
1358void pci_d3cold_disable(struct pci_dev *dev);
a99b646a 1359bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
99efde6c 1360void pci_resume_bus(struct pci_bus *bus);
2a4d2c42 1361void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state);
1da177e4 1362
bb209c82
BH
1363/* For use by arch with custom probe code */
1364void set_pcie_port_type(struct pci_dev *pdev);
1365void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1366
ce5ccdef 1367/* Functions for PCI Hotplug drivers to use */
2f320521 1368unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1369unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1370void pci_lock_rescan_remove(void);
1371void pci_unlock_rescan_remove(void);
ce5ccdef 1372
0aa0f5d1 1373/* Vital Product Data routines */
287d19ce
SH
1374ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1375ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
bf2928c7
HK
1376ssize_t pci_read_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1377ssize_t pci_write_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
287d19ce 1378
1da177e4 1379/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1380resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1381void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1382void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1383void pci_bus_size_bridges(struct pci_bus *bus);
1384int pci_claim_resource(struct pci_dev *, int);
8505e729 1385int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1386void pci_assign_unassigned_resources(void);
6841ec68 1387void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1388void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1389void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
8bb705e3 1390int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1da177e4 1391void pdev_enable_device(struct pci_dev *);
842de40d 1392int pci_enable_resources(struct pci_dev *, int mask);
47a650f2 1393void pci_assign_irq(struct pci_dev *dev);
afd29f90 1394struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1395#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1396int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1397int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1398void pci_release_regions(struct pci_dev *);
4a7fb636 1399int __must_check pci_request_region(struct pci_dev *, int, const char *);
1da177e4 1400void pci_release_region(struct pci_dev *, int);
c87deff7 1401int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1402int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1403void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1404
1405/* drivers/pci/bus.c */
45ca9e97 1406void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1407void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1408 resource_size_t offset);
45ca9e97 1409void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1410void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1411 unsigned int flags);
2fe2abf8
BH
1412struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1413void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1414int devm_request_pci_bus_resources(struct device *dev,
1415 struct list_head *resources);
2fe2abf8 1416
bfc45606
DD
1417/* Temporary until new and working PCI SBR API in place */
1418int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
1419
89a74ecc 1420#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1421 for (i = 0; \
1422 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1423 i++)
89a74ecc 1424
4a7fb636
AM
1425int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1426 struct resource *res, resource_size_t size,
1427 resource_size_t align, resource_size_t min,
664c2848 1428 unsigned long type_mask,
3b7a17fc
DB
1429 resource_size_t (*alignf)(void *,
1430 const struct resource *,
b26b2d49
DB
1431 resource_size_t,
1432 resource_size_t),
4a7fb636 1433 void *alignf_data);
1da177e4 1434
8b921acf 1435
fcfaab30
GP
1436int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1437 resource_size_t size);
c5076cfe
TN
1438unsigned long pci_address_to_pio(phys_addr_t addr);
1439phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1440int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
a5fb9fb0
SS
1441int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
1442 phys_addr_t phys_addr);
4d3f1384 1443void pci_unmap_iospace(struct resource *res);
490cb6dd
LP
1444void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1445 resource_size_t offset,
1446 resource_size_t size);
1447void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1448 struct resource *res);
8b921acf 1449
3a9ad0b4 1450static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1451{
1452 struct pci_bus_region region;
1453
1454 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1455 return region.start;
1456}
1457
863b18f4 1458/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1459int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1460 const char *mod_name);
bba81165 1461
0aa0f5d1 1462/* pci_register_driver() must be a macro so KBUILD_MODNAME can be expanded */
bba81165
AM
1463#define pci_register_driver(driver) \
1464 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1465
05cca6e5 1466void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1467
1468/**
1469 * module_pci_driver() - Helper macro for registering a PCI driver
1470 * @__pci_driver: pci_driver struct
1471 *
1472 * Helper macro for PCI drivers which do not do anything special in module
1473 * init/exit. This eliminates a lot of boilerplate. Each module may only
1474 * use this macro once, and calling it replaces module_init() and module_exit()
1475 */
1476#define module_pci_driver(__pci_driver) \
0aa0f5d1 1477 module_driver(__pci_driver, pci_register_driver, pci_unregister_driver)
aad4f400 1478
b4eb6cdb
PG
1479/**
1480 * builtin_pci_driver() - Helper macro for registering a PCI driver
1481 * @__pci_driver: pci_driver struct
1482 *
1483 * Helper macro for PCI drivers which do not do anything special in their
1484 * init code. This eliminates a lot of boilerplate. Each driver may only
1485 * use this macro once, and calling it replaces device_initcall(...)
1486 */
1487#define builtin_pci_driver(__pci_driver) \
1488 builtin_driver(__pci_driver, pci_register_driver)
1489
05cca6e5 1490struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1491int pci_add_dynid(struct pci_driver *drv,
1492 unsigned int vendor, unsigned int device,
1493 unsigned int subvendor, unsigned int subdevice,
1494 unsigned int class, unsigned int class_mask,
1495 unsigned long driver_data);
05cca6e5
GKH
1496const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1497 struct pci_dev *dev);
1498int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1499 int pass);
1da177e4 1500
70298c6e 1501void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1502 void *userdata);
ac7dc65a 1503int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1504unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1505void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1506resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1507 unsigned long type);
cecf4864 1508
3448a19d
DA
1509#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1510#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1511
deb2d2ec 1512int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1513 unsigned int command_bits, u32 flags);
fe537670 1514
d7cc609f
LG
1515/*
1516 * Virtual interrupts allow for more interrupts to be allocated
1517 * than the device has interrupts for. These are not programmed
1518 * into the device's MSI-X table and must be handled by some
1519 * other driver means.
1520 */
1521#define PCI_IRQ_VIRTUAL (1 << 4)
1522
4fe0d154
CH
1523#define PCI_IRQ_ALL_TYPES \
1524 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1525
1da177e4
LT
1526#include <linux/dmapool.h>
1527
1da177e4 1528struct msix_entry {
0aa0f5d1
BH
1529 u32 vector; /* Kernel uses to write allocated vector */
1530 u16 entry; /* Driver uses to specify entry, OS writes */
1da177e4
LT
1531};
1532
4c859804
BH
1533#ifdef CONFIG_PCI_MSI
1534int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72 1535void pci_disable_msi(struct pci_dev *dev);
4c859804 1536int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72 1537void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1538void pci_restore_msi_state(struct pci_dev *dev);
1539int pci_msi_enabled(void);
4fe03955 1540int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1541int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1542 int minvec, int maxvec);
f7fc32cb
AG
1543static inline int pci_enable_msix_exact(struct pci_dev *dev,
1544 struct msix_entry *entries, int nvec)
1545{
1546 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1547 if (rc < 0)
1548 return rc;
1549 return 0;
1550}
402723ad
CH
1551int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1552 unsigned int max_vecs, unsigned int flags,
c66d4bd1 1553 struct irq_affinity *affd);
402723ad 1554
aff17164
CH
1555void pci_free_irq_vectors(struct pci_dev *dev);
1556int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1557const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
aff17164 1558
4c859804 1559#else
2ee546c4 1560static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1561static inline void pci_disable_msi(struct pci_dev *dev) { }
1562static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4 1563static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1564static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1565static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1566static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1567{ return -ENOSYS; }
302a2523 1568static inline int pci_enable_msix_range(struct pci_dev *dev,
0aa0f5d1 1569 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1570{ return -ENOSYS; }
f7fc32cb 1571static inline int pci_enable_msix_exact(struct pci_dev *dev,
0aa0f5d1 1572 struct msix_entry *entries, int nvec)
f7fc32cb 1573{ return -ENOSYS; }
402723ad
CH
1574
1575static inline int
1576pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1577 unsigned int max_vecs, unsigned int flags,
c66d4bd1 1578 struct irq_affinity *aff_desc)
aff17164 1579{
83b4605b
CH
1580 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1581 return 1;
1582 return -ENOSPC;
aff17164 1583}
402723ad 1584
aff17164
CH
1585static inline void pci_free_irq_vectors(struct pci_dev *dev)
1586{
1587}
1588
1589static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1590{
1591 if (WARN_ON_ONCE(nr > 0))
1592 return -EINVAL;
1593 return dev->irq;
1594}
ee8d41e5
TG
1595static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1596 int vec)
1597{
1598 return cpu_possible_mask;
1599}
1da177e4
LT
1600#endif
1601
0d58e6c1
PB
1602/**
1603 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1604 * @d: the INTx IRQ domain
1605 * @node: the DT node for the device whose interrupt we're translating
1606 * @intspec: the interrupt specifier data from the DT
1607 * @intsize: the number of entries in @intspec
1608 * @out_hwirq: pointer at which to write the hwirq number
1609 * @out_type: pointer at which to write the interrupt type
1610 *
1611 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1612 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1613 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1614 * INTx value to obtain the hwirq number.
1615 *
1616 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1617 */
1618static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1619 struct device_node *node,
1620 const u32 *intspec,
1621 unsigned int intsize,
1622 unsigned long *out_hwirq,
1623 unsigned int *out_type)
1624{
1625 const u32 intx = intspec[0];
1626
1627 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1628 return -EINVAL;
1629
1630 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1631 return 0;
1632}
1633
ab0724ff 1634#ifdef CONFIG_PCIEPORTBUS
415e12b2 1635extern bool pcie_ports_disabled;
5352a44a 1636extern bool pcie_ports_native;
ab0724ff
MT
1637#else
1638#define pcie_ports_disabled true
5352a44a 1639#define pcie_ports_native false
ab0724ff 1640#endif
415e12b2 1641
aff5d055
HK
1642#define PCIE_LINK_STATE_L0S BIT(0)
1643#define PCIE_LINK_STATE_L1 BIT(1)
1644#define PCIE_LINK_STATE_CLKPM BIT(2)
1645#define PCIE_LINK_STATE_L1_1 BIT(3)
1646#define PCIE_LINK_STATE_L1_2 BIT(4)
1647#define PCIE_LINK_STATE_L1_1_PCIPM BIT(5)
1648#define PCIE_LINK_STATE_L1_2_PCIPM BIT(6)
7ce2e76a 1649
4c859804 1650#ifdef CONFIG_PCIEASPM
7ce2e76a
KW
1651int pci_disable_link_state(struct pci_dev *pdev, int state);
1652int pci_disable_link_state_locked(struct pci_dev *pdev, int state);
1653void pcie_no_aspm(void);
f39d5b72 1654bool pcie_aspm_support_enabled(void);
accd2dd7 1655bool pcie_aspm_enabled(struct pci_dev *pdev);
4c859804 1656#else
7ce2e76a
KW
1657static inline int pci_disable_link_state(struct pci_dev *pdev, int state)
1658{ return 0; }
1659static inline int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1660{ return 0; }
1661static inline void pcie_no_aspm(void) { }
4c859804 1662static inline bool pcie_aspm_support_enabled(void) { return false; }
accd2dd7 1663static inline bool pcie_aspm_enabled(struct pci_dev *pdev) { return false; }
3e1b1600
AP
1664#endif
1665
415e12b2 1666#ifdef CONFIG_PCIEAER
415e12b2
RW
1667bool pci_aer_available(void);
1668#else
415e12b2
RW
1669static inline bool pci_aer_available(void) { return false; }
1670#endif
1671
cef74409
GK
1672bool pci_ats_disabled(void);
1673
1d71eb53
VCG
1674#ifdef CONFIG_PCIE_PTM
1675int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
014408cd 1676bool pcie_ptm_enabled(struct pci_dev *dev);
1d71eb53
VCG
1677#else
1678static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1679{ return -EINVAL; }
014408cd
VCG
1680static inline bool pcie_ptm_enabled(struct pci_dev *dev)
1681{ return false; }
1d71eb53
VCG
1682#endif
1683
f39d5b72
BH
1684void pci_cfg_access_lock(struct pci_dev *dev);
1685bool pci_cfg_access_trylock(struct pci_dev *dev);
1686void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1687
dfd5bb23 1688void pci_dev_lock(struct pci_dev *dev);
e3a9b121
LC
1689int pci_dev_trylock(struct pci_dev *dev);
1690void pci_dev_unlock(struct pci_dev *dev);
1691
4352dfd5
GKH
1692/*
1693 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1694 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1695 * configuration space.
1696 */
32a2eea7
JG
1697#ifdef CONFIG_PCI_DOMAINS
1698extern int pci_domains_supported;
1699#else
1700enum { pci_domains_supported = 0 };
2ee546c4
BH
1701static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1702static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
32a2eea7 1703#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1704
670ba0c8
CM
1705/*
1706 * Generic implementation for PCI domain support. If your
1707 * architecture does not need custom management of PCI
1708 * domains then this implementation will be used
1709 */
1710#ifdef CONFIG_PCI_DOMAINS_GENERIC
1711static inline int pci_domain_nr(struct pci_bus *bus)
1712{
1713 return bus->domain_nr;
1714}
2ab51dde
TN
1715#ifdef CONFIG_ACPI
1716int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1717#else
2ab51dde
TN
1718static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1719{ return 0; }
1720#endif
9c7cb891 1721int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1722#endif
1723
0aa0f5d1 1724/* Some architectures require additional setup to direct VGA traffic */
95a8b6ef 1725typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
0aa0f5d1 1726 unsigned int command_bits, u32 flags);
f39d5b72 1727void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1728
be9d2e89
JT
1729static inline int
1730pci_request_io_regions(struct pci_dev *pdev, const char *name)
1731{
1732 return pci_request_selected_regions(pdev,
1733 pci_select_bars(pdev, IORESOURCE_IO), name);
1734}
1735
1736static inline void
1737pci_release_io_regions(struct pci_dev *pdev)
1738{
1739 return pci_release_selected_regions(pdev,
1740 pci_select_bars(pdev, IORESOURCE_IO));
1741}
1742
1743static inline int
1744pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1745{
1746 return pci_request_selected_regions(pdev,
1747 pci_select_bars(pdev, IORESOURCE_MEM), name);
1748}
1749
1750static inline void
1751pci_release_mem_regions(struct pci_dev *pdev)
1752{
1753 return pci_release_selected_regions(pdev,
1754 pci_select_bars(pdev, IORESOURCE_MEM));
1755}
1756
4352dfd5 1757#else /* CONFIG_PCI is not enabled */
1da177e4 1758
5bbe029f
BH
1759static inline void pci_set_flags(int flags) { }
1760static inline void pci_add_flags(int flags) { }
1761static inline void pci_clear_flags(int flags) { }
1762static inline int pci_has_flag(int flag) { return 0; }
1763
1da177e4 1764/*
0aa0f5d1
BH
1765 * If the system does not have PCI, clearly these return errors. Define
1766 * these as simple inline functions to avoid hair in drivers.
1da177e4 1767 */
05cca6e5
GKH
1768#define _PCI_NOP(o, s, t) \
1769 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1770 int where, t val) \
1da177e4 1771 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1772
1773#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1774 _PCI_NOP(o, word, u16 x) \
1775 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1776_PCI_NOP_ALL(read, *)
1777_PCI_NOP_ALL(write,)
1778
d42552c3 1779static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1780 unsigned int device,
1781 struct pci_dev *from)
2ee546c4 1782{ return NULL; }
d42552c3 1783
05cca6e5
GKH
1784static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1785 unsigned int device,
1786 unsigned int ss_vendor,
1787 unsigned int ss_device,
b08508c4 1788 struct pci_dev *from)
2ee546c4 1789{ return NULL; }
1da177e4 1790
05cca6e5
GKH
1791static inline struct pci_dev *pci_get_class(unsigned int class,
1792 struct pci_dev *from)
2ee546c4 1793{ return NULL; }
1da177e4 1794
877fee2a
HG
1795
1796static inline int pci_dev_present(const struct pci_device_id *ids)
1797{ return 0; }
1798
ed4aaadb 1799#define no_pci_devices() (1)
1da177e4
LT
1800#define pci_dev_put(dev) do { } while (0)
1801
2ee546c4
BH
1802static inline void pci_set_master(struct pci_dev *dev) { }
1803static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1804static inline void pci_disable_device(struct pci_dev *dev) { }
977da073 1805static inline int pcim_enable_device(struct pci_dev *pdev) { return -EIO; }
05cca6e5 1806static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1807{ return -EBUSY; }
817f9916
AS
1808static inline int __must_check __pci_register_driver(struct pci_driver *drv,
1809 struct module *owner,
1810 const char *mod_name)
2ee546c4 1811{ return 0; }
05cca6e5 1812static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1813{ return 0; }
1814static inline void pci_unregister_driver(struct pci_driver *drv) { }
f646c2a0 1815static inline u8 pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1816{ return 0; }
05cca6e5
GKH
1817static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1818 int cap)
2ee546c4 1819{ return 0; }
05cca6e5 1820static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1821{ return 0; }
05cca6e5 1822
70c0923b
JK
1823static inline u64 pci_get_dsn(struct pci_dev *dev)
1824{ return 0; }
1825
1da177e4 1826/* Power management related routines */
2ee546c4
BH
1827static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1828static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1829static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1830{ return 0; }
3449248c 1831static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1832{ return 0; }
05cca6e5
GKH
1833static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1834 pm_message_t state)
2ee546c4 1835{ return PCI_D0; }
05cca6e5
GKH
1836static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1837 int enable)
2ee546c4 1838{ return 0; }
48a92a81 1839
afd29f90
MW
1840static inline struct resource *pci_find_resource(struct pci_dev *dev,
1841 struct resource *res)
1842{ return NULL; }
05cca6e5 1843static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1844{ return -EIO; }
1845static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1846
00dcc7cf
RH
1847static inline int pci_register_io_range(struct fwnode_handle *fwnode,
1848 phys_addr_t addr, resource_size_t size)
1849{ return -EINVAL; }
1850
c5076cfe
TN
1851static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1852
d80d0217
RD
1853static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1854{ return NULL; }
d80d0217
RD
1855static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1856 unsigned int devfn)
1857{ return NULL; }
7912af5c
RD
1858static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1859 unsigned int bus, unsigned int devfn)
1860{ return NULL; }
d80d0217 1861
2ee546c4
BH
1862static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1863static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
12ea6cad 1864
fb8a0d9d
WM
1865#define dev_is_pci(d) (false)
1866#define dev_is_pf(d) (false)
fe594932
GU
1867static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1868{ return false; }
80db6f08
NC
1869static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1870 struct device_node *node,
1871 const u32 *intspec,
1872 unsigned int intsize,
1873 unsigned long *out_hwirq,
1874 unsigned int *out_type)
1875{ return -EINVAL; }
9c212009
LR
1876
1877static inline const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1878 struct pci_dev *dev)
1879{ return NULL; }
b9ae16d8 1880static inline bool pci_ats_disabled(void) { return true; }
0d8006dd
HX
1881
1882static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1883{
1884 return -EINVAL;
1885}
1886
1887static inline int
1888pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1889 unsigned int max_vecs, unsigned int flags,
1890 struct irq_affinity *aff_desc)
1891{
1892 return -ENOSPC;
1893}
4352dfd5 1894#endif /* CONFIG_PCI */
1da177e4 1895
0d8006dd
HX
1896static inline int
1897pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1898 unsigned int max_vecs, unsigned int flags)
1899{
1900 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1901 NULL);
1902}
1903
4352dfd5
GKH
1904/* Include architecture-dependent settings and functions */
1905
1906#include <asm/pci.h>
1da177e4 1907
d1bbf38a 1908/* These two functions provide almost identical functionality. Depending
f7195824
DW
1909 * on the architecture, one will be implemented as a wrapper around the
1910 * other (in drivers/pci/mmap.c).
1911 *
1912 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1913 * is expected to be an offset within that region.
1914 *
1915 * pci_mmap_page_range() is the legacy architecture-specific interface,
1916 * which accepts a "user visible" resource address converted by
1917 * pci_resource_to_user(), as used in the legacy mmap() interface in
1918 * /proc/bus/pci/.
1919 */
1920int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1921 struct vm_area_struct *vma,
1922 enum pci_mmap_state mmap_state, int write_combine);
f66e2258
DW
1923int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1924 struct vm_area_struct *vma,
11df1954
DW
1925 enum pci_mmap_state mmap_state, int write_combine);
1926
ae749c7a
DW
1927#ifndef arch_can_pci_mmap_wc
1928#define arch_can_pci_mmap_wc() 0
1929#endif
2bea36fd 1930
e854d8b2
DW
1931#ifndef arch_can_pci_mmap_io
1932#define arch_can_pci_mmap_io() 0
2bea36fd
DW
1933#define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1934#else
1935int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
e854d8b2 1936#endif
ae749c7a 1937
92016ba5
JO
1938#ifndef pci_root_bus_fwnode
1939#define pci_root_bus_fwnode(bus) NULL
1940#endif
1941
0aa0f5d1
BH
1942/*
1943 * These helpers provide future and backwards compatibility
1944 * for accessing popular PCI BAR info
1945 */
05cca6e5
GKH
1946#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1947#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1948#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1949#define pci_resource_len(dev,bar) \
ca32b531 1950 ((pci_resource_end((dev), (bar)) == 0) ? 0 : \
05cca6e5
GKH
1951 \
1952 (pci_resource_end((dev), (bar)) - \
1953 pci_resource_start((dev), (bar)) + 1))
1da177e4 1954
0aa0f5d1
BH
1955/*
1956 * Similar to the helpers above, these manipulate per-pci_dev
1da177e4
LT
1957 * driver-specific data. They are really just a wrapper around
1958 * the generic device structure functions of these calls.
1959 */
05cca6e5 1960static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1961{
1962 return dev_get_drvdata(&pdev->dev);
1963}
1964
05cca6e5 1965static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1966{
1967 dev_set_drvdata(&pdev->dev, data);
1968}
1969
2fc90f61 1970static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1971{
c6c4f070 1972 return dev_name(&pdev->dev);
1da177e4
LT
1973}
1974
8221a013
BH
1975void pci_resource_to_user(const struct pci_dev *dev, int bar,
1976 const struct resource *rsrc,
1977 resource_size_t *start, resource_size_t *end);
2311b1f2 1978
1da177e4 1979/*
0aa0f5d1
BH
1980 * The world is not perfect and supplies us with broken PCI devices.
1981 * For at least a part of these bugs we need a work-around, so both
1982 * generic (drivers/pci/quirks.c) and per-architecture code can define
1983 * fixup hooks to be called for particular buggy devices.
1da177e4
LT
1984 */
1985
1986struct pci_fixup {
0aa0f5d1
BH
1987 u16 vendor; /* Or PCI_ANY_ID */
1988 u16 device; /* Or PCI_ANY_ID */
1989 u32 class; /* Or PCI_ANY_ID */
f4ca5c6a 1990 unsigned int class_shift; /* should be 0, 8, 16 */
c9d8b55f
AB
1991#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
1992 int hook_offset;
1993#else
1da177e4 1994 void (*hook)(struct pci_dev *dev);
c9d8b55f 1995#endif
1da177e4
LT
1996};
1997
1998enum pci_fixup_pass {
1999 pci_fixup_early, /* Before probing BARs */
2000 pci_fixup_header, /* After reading configuration header */
2001 pci_fixup_final, /* Final phase of device fixups */
2002 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 2003 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 2004 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 2005 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 2006 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
2007};
2008
c9d8b55f 2009#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
09a4e4d9 2010#define ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
c9d8b55f
AB
2011 class_shift, hook) \
2012 __ADDRESSABLE(hook) \
2013 asm(".section " #sec ", \"a\" \n" \
2014 ".balign 16 \n" \
2015 ".short " #vendor ", " #device " \n" \
2016 ".long " #class ", " #class_shift " \n" \
2017 ".long " #hook " - . \n" \
2018 ".previous \n");
09a4e4d9
ST
2019
2020/*
2021 * Clang's LTO may rename static functions in C, but has no way to
2022 * handle such renamings when referenced from inline asm. To work
2023 * around this, create global C stubs for these cases.
2024 */
2025#ifdef CONFIG_LTO_CLANG
2026#define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2027 class_shift, hook, stub) \
ff301ceb
ST
2028 void __cficanonical stub(struct pci_dev *dev); \
2029 void __cficanonical stub(struct pci_dev *dev) \
09a4e4d9
ST
2030 { \
2031 hook(dev); \
2032 } \
2033 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2034 class_shift, stub)
2035#else
2036#define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2037 class_shift, hook, stub) \
2038 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2039 class_shift, hook)
2040#endif
2041
c9d8b55f
AB
2042#define DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2043 class_shift, hook) \
2044 __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
09a4e4d9 2045 class_shift, hook, __UNIQUE_ID(hook))
c9d8b55f 2046#else
1da177e4 2047/* Anonymous variables would be nice... */
f4ca5c6a
YL
2048#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
2049 class_shift, hook) \
ecf61c78 2050 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
2051 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
2052 = { vendor, device, class, class_shift, hook };
c9d8b55f 2053#endif
f4ca5c6a
YL
2054
2055#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
2056 class_shift, hook) \
2057 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 2058 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2059#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
2060 class_shift, hook) \
2061 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 2062 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2063#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
2064 class_shift, hook) \
2065 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 2066 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2067#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
2068 class_shift, hook) \
2069 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 2070 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2071#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
2072 class_shift, hook) \
2073 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
0aa0f5d1 2074 resume##hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2075#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
2076 class_shift, hook) \
2077 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
0aa0f5d1 2078 resume_early##hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
2079#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
2080 class_shift, hook) \
2081 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
0aa0f5d1 2082 suspend##hook, vendor, device, class, class_shift, hook)
7d2a01b8
AN
2083#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
2084 class_shift, hook) \
2085 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
0aa0f5d1 2086 suspend_late##hook, vendor, device, class, class_shift, hook)
f4ca5c6a 2087
1da177e4
LT
2088#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
2089 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 2090 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2091#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
2092 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 2093 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2094#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
2095 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 2096 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
2097#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
2098 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 2099 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
2100#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
2101 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
0aa0f5d1 2102 resume##hook, vendor, device, PCI_ANY_ID, 0, hook)
e1a2a51e
RW
2103#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
2104 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
0aa0f5d1 2105 resume_early##hook, vendor, device, PCI_ANY_ID, 0, hook)
e1a2a51e
RW
2106#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
2107 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
0aa0f5d1 2108 suspend##hook, vendor, device, PCI_ANY_ID, 0, hook)
7d2a01b8
AN
2109#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
2110 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
0aa0f5d1 2111 suspend_late##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4 2112
93177a74 2113#ifdef CONFIG_PCI_QUIRKS
1da177e4 2114void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
2115#else
2116static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 2117 struct pci_dev *dev) { }
93177a74 2118#endif
1da177e4 2119
05cca6e5 2120void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 2121void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 2122void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
2123int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
2124int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 2125 const char *name);
fb7ebfe4 2126void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 2127
1da177e4 2128extern int pci_pci_problems;
236561e5 2129#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
2130#define PCIPCI_TRITON 2
2131#define PCIPCI_NATOMA 4
2132#define PCIPCI_VIAETBF 8
2133#define PCIPCI_VSFX 16
236561e5
AC
2134#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
2135#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 2136
4516a618
AN
2137extern unsigned long pci_cardbus_io_size;
2138extern unsigned long pci_cardbus_mem_size;
15856ad5 2139extern u8 pci_dfl_cache_line_size;
ac1aa47b 2140extern u8 pci_cache_line_size;
4516a618 2141
f7625980 2142/* Architecture-specific versions may override these (weak) */
19792a08 2143void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 2144void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
2145int pcibios_set_pcie_reset_state(struct pci_dev *dev,
2146 enum pcie_reset_state state);
06dc660e 2147int pcibios_device_add(struct pci_dev *dev);
6ae32c53 2148void pcibios_release_device(struct pci_dev *dev);
5d32a665 2149#ifdef CONFIG_PCI
a43ae58c 2150void pcibios_penalize_isa_irq(int irq, int active);
5d32a665
SK
2151#else
2152static inline void pcibios_penalize_isa_irq(int irq, int active) {}
2153#endif
890e4847
JL
2154int pcibios_alloc_irq(struct pci_dev *dev);
2155void pcibios_free_irq(struct pci_dev *dev);
619e6f34 2156resource_size_t pcibios_default_alignment(void);
575e3348 2157
935c760e 2158#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
2159void __init pci_mmcfg_early_init(void);
2160void __init pci_mmcfg_late_init(void);
7752d5cf 2161#else
bb63b421 2162static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
2163static inline void pci_mmcfg_late_init(void) { }
2164#endif
2165
642c92da 2166int pci_ext_cfg_avail(void);
0ef5f8f6 2167
1684f5dd 2168void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 2169void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 2170
dd7cc44d 2171#ifdef CONFIG_PCI_IOV
b07579c0
WY
2172int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
2173int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
21ca9fb6 2174int pci_iov_vf_id(struct pci_dev *dev);
a7e9f240 2175void *pci_iov_get_pf_drvdata(struct pci_dev *dev, struct pci_driver *pf_driver);
f39d5b72
BH
2176int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
2177void pci_disable_sriov(struct pci_dev *dev);
a1ceea67
NS
2178
2179int pci_iov_sysfs_link(struct pci_dev *dev, struct pci_dev *virtfn, int id);
753f6124
JS
2180int pci_iov_add_virtfn(struct pci_dev *dev, int id);
2181void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
f39d5b72 2182int pci_num_vf(struct pci_dev *dev);
5a8eb242 2183int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
2184int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
2185int pci_sriov_get_totalvfs(struct pci_dev *dev);
8effc395 2186int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn);
0e6c9122 2187resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
608c0d88 2188void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe);
619e6f34
MM
2189
2190/* Arch may override these (weak) */
2191int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs);
2192int pcibios_sriov_disable(struct pci_dev *pdev);
2193resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
dd7cc44d 2194#else
b07579c0
WY
2195static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
2196{
2197 return -ENOSYS;
2198}
2199static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
2200{
2201 return -ENOSYS;
2202}
21ca9fb6
JG
2203
2204static inline int pci_iov_vf_id(struct pci_dev *dev)
2205{
2206 return -ENOSYS;
2207}
2208
a7e9f240
JG
2209static inline void *pci_iov_get_pf_drvdata(struct pci_dev *dev,
2210 struct pci_driver *pf_driver)
2211{
2212 return ERR_PTR(-EINVAL);
2213}
2214
dd7cc44d 2215static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 2216{ return -ENODEV; }
a1ceea67
NS
2217
2218static inline int pci_iov_sysfs_link(struct pci_dev *dev,
2219 struct pci_dev *virtfn, int id)
2220{
2221 return -ENODEV;
2222}
753f6124 2223static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
c194f7ea
WY
2224{
2225 return -ENOSYS;
2226}
2227static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
753f6124 2228 int id) { }
2ee546c4 2229static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 2230static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 2231static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 2232{ return 0; }
bff73156 2233static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 2234{ return 0; }
bff73156 2235static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 2236{ return 0; }
8effc395 2237#define pci_sriov_configure_simple NULL
0e6c9122
WY
2238static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2239{ return 0; }
608c0d88 2240static inline void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe) { }
dd7cc44d
YZ
2241#endif
2242
c825bc94 2243#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
2244void pci_hp_create_module_link(struct pci_slot *pci_slot);
2245void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
2246#endif
2247
d7b7e605
KK
2248/**
2249 * pci_pcie_cap - get the saved PCIe capability offset
2250 * @dev: PCI device
2251 *
2252 * PCIe capability offset is calculated at PCI device initialization
2253 * time and saved in the data structure. This function returns saved
2254 * PCIe capability offset. Using this instead of pci_find_capability()
2255 * reduces unnecessary search in the PCI configuration space. If you
2256 * need to calculate PCIe capability offset from raw device for some
2257 * reasons, please use pci_find_capability() instead.
2258 */
2259static inline int pci_pcie_cap(struct pci_dev *dev)
2260{
2261 return dev->pcie_cap;
2262}
2263
7eb776c4
KK
2264/**
2265 * pci_is_pcie - check if the PCI device is PCI Express capable
2266 * @dev: PCI device
2267 *
a895c28a 2268 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
2269 */
2270static inline bool pci_is_pcie(struct pci_dev *dev)
2271{
a895c28a 2272 return pci_pcie_cap(dev);
7eb776c4
KK
2273}
2274
7c9c003c
MS
2275/**
2276 * pcie_caps_reg - get the PCIe Capabilities Register
2277 * @dev: PCI device
2278 */
2279static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2280{
2281 return dev->pcie_flags_reg;
2282}
2283
786e2288
YW
2284/**
2285 * pci_pcie_type - get the PCIe device/port type
2286 * @dev: PCI device
2287 */
2288static inline int pci_pcie_type(const struct pci_dev *dev)
2289{
1c531d82 2290 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
2291}
2292
6ae72bfa
YY
2293/**
2294 * pcie_find_root_port - Get the PCIe root port device
2295 * @dev: PCI device
2296 *
2297 * Traverse up the parent chain and return the PCIe Root Port PCI Device
2298 * for a given PCI/PCIe Device.
2299 */
e784930b
JT
2300static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2301{
5396956c
MW
2302 while (dev) {
2303 if (pci_is_pcie(dev) &&
2304 pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2305 return dev;
2306 dev = pci_upstream_bridge(dev);
e784930b 2307 }
6ae72bfa 2308
e784930b
JT
2309 return NULL;
2310}
2311
5d990b62 2312void pci_request_acs(void);
ad805758
AW
2313bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2314bool pci_acs_path_enabled(struct pci_dev *start,
2315 struct pci_dev *end, u16 acs_flags);
430a2368 2316int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask);
a2ce7662 2317
7ad506fa 2318#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 2319#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
2320
2321/* Large Resource Data Type Tag Item Names */
2322#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2323#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2324#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2325
2326#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2327#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2328#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2329
4067a854 2330#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
16efafa3 2331#define PCI_VPD_RO_KEYWORD_SERIALNO "SN"
4067a854
MC
2332#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2333#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 2334#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2335
a2ce7662 2336/**
76f3c032
HK
2337 * pci_vpd_alloc - Allocate buffer and read VPD into it
2338 * @dev: PCI device
2339 * @size: pointer to field where VPD length is returned
9eb45d5c 2340 *
76f3c032 2341 * Returns pointer to allocated buffer or an ERR_PTR in case of failure
9eb45d5c 2342 */
76f3c032 2343void *pci_vpd_alloc(struct pci_dev *dev, unsigned int *size);
9eb45d5c 2344
e1d5bdab 2345/**
acfbb1b8
HK
2346 * pci_vpd_find_id_string - Locate id string in VPD
2347 * @buf: Pointer to buffered VPD data
2348 * @len: The length of the buffer area in which to search
2349 * @size: Pointer to field where length of id string is returned
e1d5bdab 2350 *
acfbb1b8 2351 * Returns the index of the id string or -ENOENT if not found.
e1d5bdab 2352 */
acfbb1b8 2353int pci_vpd_find_id_string(const u8 *buf, unsigned int len, unsigned int *size);
e1d5bdab 2354
b55ac1b2 2355/**
9e515c9f
HK
2356 * pci_vpd_find_ro_info_keyword - Locate info field keyword in VPD RO section
2357 * @buf: Pointer to buffered VPD data
2358 * @len: The length of the buffer area in which to search
2359 * @kw: The keyword to search for
2360 * @size: Pointer to field where length of found keyword data is returned
b55ac1b2 2361 *
9e515c9f
HK
2362 * Returns the index of the information field keyword data or -ENOENT if
2363 * not found.
b55ac1b2 2364 */
9e515c9f
HK
2365int pci_vpd_find_ro_info_keyword(const void *buf, unsigned int len,
2366 const char *kw, unsigned int *size);
b55ac1b2 2367
4067a854 2368/**
6107e5cb
HK
2369 * pci_vpd_check_csum - Check VPD checksum
2370 * @buf: Pointer to buffered VPD data
2371 * @len: VPD size
4067a854 2372 *
6107e5cb 2373 * Returns 1 if VPD has no checksum, otherwise 0 or an errno
4067a854 2374 */
6107e5cb 2375int pci_vpd_check_csum(const void *buf, unsigned int len);
4067a854 2376
98d9f30c
BH
2377/* PCI <-> OF binding helpers */
2378#ifdef CONFIG_OF
2379struct device_node;
b165e2b6 2380struct irq_domain;
b165e2b6 2381struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
85aabbd7 2382bool pci_host_of_has_msi_map(struct device *dev);
98d9f30c
BH
2383
2384/* Arch may override this (weak) */
723ec4d0 2385struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2386
0aa0f5d1 2387#else /* CONFIG_OF */
b165e2b6
MZ
2388static inline struct irq_domain *
2389pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
85aabbd7 2390static inline bool pci_host_of_has_msi_map(struct device *dev) { return false; }
98d9f30c
BH
2391#endif /* CONFIG_OF */
2392
ad32eb2d
BM
2393static inline struct device_node *
2394pci_device_to_OF_node(const struct pci_dev *pdev)
2395{
2396 return pdev ? pdev->dev.of_node : NULL;
2397}
2398
2399static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2400{
2401 return bus ? bus->dev.of_node : NULL;
2402}
2403
471036b2
SS
2404#ifdef CONFIG_ACPI
2405struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2406
2407void
2408pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
52525b7a 2409bool pci_pr3_present(struct pci_dev *pdev);
471036b2
SS
2410#else
2411static inline struct irq_domain *
2412pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
46b4bff6 2413static inline bool pci_pr3_present(struct pci_dev *pdev) { return false; }
471036b2
SS
2414#endif
2415
eb740b5f
GS
2416#ifdef CONFIG_EEH
2417static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2418{
2419 return pdev->dev.archdata.edev;
2420}
2421#endif
2422
09298542 2423void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns);
338c3149 2424bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2425int pci_for_each_dma_alias(struct pci_dev *pdev,
2426 int (*fn)(struct pci_dev *pdev,
2427 u16 alias, void *data), void *data);
2428
0aa0f5d1 2429/* Helper functions for operation of device flag */
ce052984
EZ
2430static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2431{
2432 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2433}
2434static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2435{
2436 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2437}
2438static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2439{
2440 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2441}
19bdb6e4
AW
2442
2443/**
2444 * pci_ari_enabled - query ARI forwarding status
2445 * @bus: the PCI bus
2446 *
2447 * Returns true if ARI forwarding is enabled.
2448 */
2449static inline bool pci_ari_enabled(struct pci_bus *bus)
2450{
2451 return bus->self && bus->self->ari_enabled;
2452}
bc4b024a 2453
8531e283
LW
2454/**
2455 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2456 * @pdev: PCI device to check
2457 *
2458 * Walk upwards from @pdev and check for each encountered bridge if it's part
2459 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2460 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2461 */
2462static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2463{
2464 struct pci_dev *parent = pdev;
2465
2466 if (pdev->is_thunderbolt)
2467 return true;
2468
2469 while ((parent = pci_upstream_bridge(parent)))
2470 if (parent->is_thunderbolt)
2471 return true;
2472
2473 return false;
2474}
2475
2e28bc84 2476#if defined(CONFIG_PCIEPORTBUS) || defined(CONFIG_EEH)
3ecac020
ME
2477void pci_uevent_ers(struct pci_dev *pdev, enum pci_ers_result err_type);
2478#endif
856e1eb9 2479
79687789 2480#include <linux/dma-mapping.h>
bc4b024a 2481
7506dc79
FL
2482#define pci_printk(level, pdev, fmt, arg...) \
2483 dev_printk(level, &(pdev)->dev, fmt, ##arg)
2484
2485#define pci_emerg(pdev, fmt, arg...) dev_emerg(&(pdev)->dev, fmt, ##arg)
2486#define pci_alert(pdev, fmt, arg...) dev_alert(&(pdev)->dev, fmt, ##arg)
2487#define pci_crit(pdev, fmt, arg...) dev_crit(&(pdev)->dev, fmt, ##arg)
2488#define pci_err(pdev, fmt, arg...) dev_err(&(pdev)->dev, fmt, ##arg)
2489#define pci_warn(pdev, fmt, arg...) dev_warn(&(pdev)->dev, fmt, ##arg)
2490#define pci_notice(pdev, fmt, arg...) dev_notice(&(pdev)->dev, fmt, ##arg)
2491#define pci_info(pdev, fmt, arg...) dev_info(&(pdev)->dev, fmt, ##arg)
2492#define pci_dbg(pdev, fmt, arg...) dev_dbg(&(pdev)->dev, fmt, ##arg)
2493
a88a7b3e
BH
2494#define pci_notice_ratelimited(pdev, fmt, arg...) \
2495 dev_notice_ratelimited(&(pdev)->dev, fmt, ##arg)
2496
7f1c62c4
KW
2497#define pci_info_ratelimited(pdev, fmt, arg...) \
2498 dev_info_ratelimited(&(pdev)->dev, fmt, ##arg)
2499
12bcae44
BH
2500#define pci_WARN(pdev, condition, fmt, arg...) \
2501 WARN(condition, "%s %s: " fmt, \
2502 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2503
2504#define pci_WARN_ONCE(pdev, condition, fmt, arg...) \
2505 WARN_ONCE(condition, "%s %s: " fmt, \
2506 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2507
1da177e4 2508#endif /* LINUX_PCI_H */