net/mlx5: Report devlink health on FW issues
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97
EC
43#include <linux/vmalloc.h>
44#include <linux/radix-tree.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
6ecde51d 50
e126ba97
EC
51#include <linux/mlx5/device.h>
52#include <linux/mlx5/doorbell.h>
41069256 53#include <linux/mlx5/eq.h>
7c39afb3
FD
54#include <linux/timecounter.h>
55#include <linux/ptp_clock_kernel.h>
1e34f3ef 56#include <net/devlink.h>
e126ba97
EC
57
58enum {
59 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
60};
61
62enum {
63 /* one minute for the sake of bringup. Generally, commands must always
64 * complete and we may need to increase this timeout value
65 */
6b6c07bd 66 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
67 MLX5_CMD_WQ_MAX_NAME = 32,
68};
69
70enum {
71 CMD_OWNER_SW = 0x0,
72 CMD_OWNER_HW = 0x1,
73 CMD_STATUS_SUCCESS = 0,
74};
75
76enum mlx5_sqp_t {
77 MLX5_SQP_SMI = 0,
78 MLX5_SQP_GSI = 1,
79 MLX5_SQP_IEEE_1588 = 2,
80 MLX5_SQP_SNIFFER = 3,
81 MLX5_SQP_SYNC_UMR = 4,
82};
83
84enum {
85 MLX5_MAX_PORTS = 2,
86};
87
e126ba97 88enum {
a60109dc
YC
89 MLX5_ATOMIC_MODE_OFFSET = 16,
90 MLX5_ATOMIC_MODE_IB_COMP = 1,
91 MLX5_ATOMIC_MODE_CX = 2,
92 MLX5_ATOMIC_MODE_8B = 3,
93 MLX5_ATOMIC_MODE_16B = 4,
94 MLX5_ATOMIC_MODE_32B = 5,
95 MLX5_ATOMIC_MODE_64B = 6,
96 MLX5_ATOMIC_MODE_128B = 7,
97 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
98};
99
e126ba97 100enum {
415a64aa 101 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
102 MLX5_REG_QETCR = 0x4005,
103 MLX5_REG_QTCT = 0x400a,
415a64aa 104 MLX5_REG_QPDPM = 0x4013,
c02762eb 105 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
106 MLX5_REG_DCBX_PARAM = 0x4020,
107 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
108 MLX5_REG_FPGA_CAP = 0x4022,
109 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 110 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 111 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
112 MLX5_REG_PCAP = 0x5001,
113 MLX5_REG_PMTU = 0x5003,
114 MLX5_REG_PTYS = 0x5004,
115 MLX5_REG_PAOS = 0x5006,
3c2d18ef 116 MLX5_REG_PFCC = 0x5007,
efea389d 117 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
118 MLX5_REG_PPTB = 0x500b,
119 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
120 MLX5_REG_PMAOS = 0x5012,
121 MLX5_REG_PUDE = 0x5009,
122 MLX5_REG_PMPE = 0x5010,
123 MLX5_REG_PELC = 0x500e,
a124d13e 124 MLX5_REG_PVLC = 0x500f,
94cb1ebb 125 MLX5_REG_PCMR = 0x5041,
bb64143e 126 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 127 MLX5_REG_PPLM = 0x5023,
cfdcbcea 128 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 131 MLX5_REG_MCIA = 0x9014,
da54d24e 132 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
133 MLX5_REG_MTRC_CAP = 0x9040,
134 MLX5_REG_MTRC_CONF = 0x9041,
135 MLX5_REG_MTRC_STDB = 0x9042,
136 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 137 MLX5_REG_MPEIN = 0x9050,
8ed1a630 138 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
139 MLX5_REG_MTPPS = 0x9053,
140 MLX5_REG_MTPPSE = 0x9054,
5e022dd3 141 MLX5_REG_MPEGC = 0x9056,
47176289
OG
142 MLX5_REG_MCQI = 0x9061,
143 MLX5_REG_MCC = 0x9062,
144 MLX5_REG_MCDA = 0x9063,
cfdcbcea 145 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
146};
147
415a64aa
HN
148enum mlx5_qpts_trust_state {
149 MLX5_QPTS_TRUST_PCP = 1,
150 MLX5_QPTS_TRUST_DSCP = 2,
151};
152
341c5ee2
HN
153enum mlx5_dcbx_oper_mode {
154 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
155 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
156};
157
da7525d2
EBE
158enum {
159 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
160 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
161 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
162 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
163};
164
e420f0c0
HE
165enum mlx5_page_fault_resume_flags {
166 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
167 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
168 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
169 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
170};
171
e126ba97
EC
172enum dbg_rsc_type {
173 MLX5_DBG_RSC_QP,
174 MLX5_DBG_RSC_EQ,
175 MLX5_DBG_RSC_CQ,
176};
177
7ecf6d8f
BW
178enum port_state_policy {
179 MLX5_POLICY_DOWN = 0,
180 MLX5_POLICY_UP = 1,
181 MLX5_POLICY_FOLLOW = 2,
182 MLX5_POLICY_INVALID = 0xffffffff
183};
184
e126ba97
EC
185struct mlx5_field_desc {
186 struct dentry *dent;
187 int i;
188};
189
190struct mlx5_rsc_debug {
191 struct mlx5_core_dev *dev;
192 void *object;
193 enum dbg_rsc_type type;
194 struct dentry *root;
195 struct mlx5_field_desc fields[0];
196};
197
198enum mlx5_dev_event {
58d180b3 199 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 200 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
201};
202
4c916a79 203enum mlx5_port_status {
6fa1bcab
AS
204 MLX5_PORT_UP = 1,
205 MLX5_PORT_DOWN = 2,
4c916a79
RS
206};
207
2f5ff264 208struct mlx5_bfreg_info {
b037c29a 209 u32 *sys_pages;
2f5ff264 210 int num_low_latency_bfregs;
e126ba97 211 unsigned int *count;
e126ba97
EC
212
213 /*
2f5ff264 214 * protect bfreg allocation data structs
e126ba97
EC
215 */
216 struct mutex lock;
78c0f98c 217 u32 ver;
b037c29a
EC
218 bool lib_uar_4k;
219 u32 num_sys_pages;
31a78a5a
YH
220 u32 num_static_sys_pages;
221 u32 total_num_bfregs;
222 u32 num_dyn_bfregs;
e126ba97
EC
223};
224
225struct mlx5_cmd_first {
226 __be32 data[4];
227};
228
229struct mlx5_cmd_msg {
230 struct list_head list;
0ac3ea70 231 struct cmd_msg_cache *parent;
e126ba97
EC
232 u32 len;
233 struct mlx5_cmd_first first;
234 struct mlx5_cmd_mailbox *next;
235};
236
237struct mlx5_cmd_debug {
238 struct dentry *dbg_root;
239 struct dentry *dbg_in;
240 struct dentry *dbg_out;
241 struct dentry *dbg_outlen;
242 struct dentry *dbg_status;
243 struct dentry *dbg_run;
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
267 struct dentry *root;
268 struct dentry *avg;
269 struct dentry *count;
270 /* protect command average calculations */
271 spinlock_t lock;
272};
273
274struct mlx5_cmd {
71edc69c
SM
275 struct mlx5_nb nb;
276
64599cca
EC
277 void *cmd_alloc_buf;
278 dma_addr_t alloc_dma;
279 int alloc_size;
e126ba97
EC
280 void *cmd_buf;
281 dma_addr_t dma;
282 u16 cmdif_rev;
283 u8 log_sz;
284 u8 log_stride;
285 int max_reg_cmds;
286 int events;
287 u32 __iomem *vector;
288
289 /* protect command queue allocations
290 */
291 spinlock_t alloc_lock;
292
293 /* protect token allocations
294 */
295 spinlock_t token_lock;
296 u8 token;
297 unsigned long bitmask;
298 char wq_name[MLX5_CMD_WQ_MAX_NAME];
299 struct workqueue_struct *wq;
300 struct semaphore sem;
301 struct semaphore pages_sem;
302 int mode;
303 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 304 struct dma_pool *pool;
e126ba97 305 struct mlx5_cmd_debug dbg;
0ac3ea70 306 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
307 int checksum_disabled;
308 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
309};
310
311struct mlx5_port_caps {
312 int gid_table_len;
313 int pkey_table_len;
938fe83c 314 u8 ext_port_cap;
c43f1112 315 bool has_smi;
e126ba97
EC
316};
317
318struct mlx5_cmd_mailbox {
319 void *buf;
320 dma_addr_t dma;
321 struct mlx5_cmd_mailbox *next;
322};
323
324struct mlx5_buf_list {
325 void *buf;
326 dma_addr_t map;
327};
328
1c1b5228
TT
329struct mlx5_frag_buf {
330 struct mlx5_buf_list *frags;
331 int npages;
332 int size;
333 u8 page_shift;
334};
335
388ca8be 336struct mlx5_frag_buf_ctrl {
4972e6fa 337 struct mlx5_buf_list *frags;
388ca8be 338 u32 sz_m1;
8d71e818 339 u16 frag_sz_m1;
a0903622 340 u16 strides_offset;
388ca8be
YC
341 u8 log_sz;
342 u8 log_stride;
343 u8 log_frag_strides;
344};
345
3121e3c4
SG
346struct mlx5_core_psv {
347 u32 psv_idx;
348 struct psv_layout {
349 u32 pd;
350 u16 syndrome;
351 u16 reserved;
352 u16 bg;
353 u16 app_tag;
354 u32 ref_tag;
355 } psv;
356};
357
358struct mlx5_core_sig_ctx {
359 struct mlx5_core_psv psv_memory;
360 struct mlx5_core_psv psv_wire;
d5436ba0
SG
361 struct ib_sig_err err_item;
362 bool sig_status_checked;
363 bool sig_err_exists;
364 u32 sigerr_count;
3121e3c4 365};
e126ba97 366
aa8e08d2
AK
367enum {
368 MLX5_MKEY_MR = 1,
369 MLX5_MKEY_MW,
534fd7aa 370 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
371};
372
a606b0f6 373struct mlx5_core_mkey {
e126ba97
EC
374 u64 iova;
375 u64 size;
376 u32 key;
377 u32 pd;
aa8e08d2 378 u32 type;
e126ba97
EC
379};
380
d9aaed83
AK
381#define MLX5_24BIT_MASK ((1 << 24) - 1)
382
5903325a 383enum mlx5_res_type {
e2013b21 384 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
385 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
386 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
387 MLX5_RES_SRQ = 3,
388 MLX5_RES_XSRQ = 4,
5b3ec3fc 389 MLX5_RES_XRQ = 5,
57cda166 390 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
391};
392
393struct mlx5_core_rsc_common {
394 enum mlx5_res_type res;
395 atomic_t refcount;
396 struct completion free;
397};
398
a6d51b68 399struct mlx5_uars_page {
e126ba97 400 void __iomem *map;
a6d51b68
EC
401 bool wc;
402 u32 index;
403 struct list_head list;
404 unsigned int bfregs;
405 unsigned long *reg_bitmap; /* for non fast path bf regs */
406 unsigned long *fp_bitmap;
407 unsigned int reg_avail;
408 unsigned int fp_avail;
409 struct kref ref_count;
410 struct mlx5_core_dev *mdev;
e126ba97
EC
411};
412
a6d51b68
EC
413struct mlx5_bfreg_head {
414 /* protect blue flame registers allocations */
415 struct mutex lock;
416 struct list_head list;
417};
418
419struct mlx5_bfreg_data {
420 struct mlx5_bfreg_head reg_head;
421 struct mlx5_bfreg_head wc_head;
422};
423
424struct mlx5_sq_bfreg {
425 void __iomem *map;
426 struct mlx5_uars_page *up;
427 bool wc;
428 u32 index;
429 unsigned int offset;
430};
e126ba97
EC
431
432struct mlx5_core_health {
433 struct health_buffer __iomem *health;
434 __be32 __iomem *health_counter;
435 struct timer_list timer;
e126ba97
EC
436 u32 prev;
437 int miss_counter;
d1bf0e2c 438 u8 synd;
63cbc552 439 u32 fatal_error;
8b9d8baa 440 u32 crdump_size;
05ac2c0b
MHY
441 /* wq spinlock to synchronize draining */
442 spinlock_t wq_lock;
ac6ea6e8 443 struct workqueue_struct *wq;
05ac2c0b 444 unsigned long flags;
ac6ea6e8 445 struct work_struct work;
d1bf0e2c 446 struct work_struct report_work;
04c0c1ab 447 struct delayed_work recover_work;
1e34f3ef 448 struct devlink_health_reporter *fw_reporter;
e126ba97
EC
449};
450
e126ba97 451struct mlx5_qp_table {
451be51c 452 struct notifier_block nb;
221c14f3 453
e126ba97
EC
454 /* protect radix tree
455 */
456 spinlock_t lock;
457 struct radix_tree_root tree;
458};
459
a606b0f6 460struct mlx5_mkey_table {
3bcdb17a
SG
461 /* protect radix tree
462 */
463 rwlock_t lock;
464 struct radix_tree_root tree;
465};
466
fc50db98
EC
467struct mlx5_vf_context {
468 int enabled;
7ecf6d8f
BW
469 u64 port_guid;
470 u64 node_guid;
471 enum port_state_policy policy;
fc50db98
EC
472};
473
474struct mlx5_core_sriov {
475 struct mlx5_vf_context *vfs_ctx;
476 int num_vfs;
477 int enabled_vfs;
478};
479
43a335e0 480struct mlx5_fc_stats {
12d6066c
VB
481 spinlock_t counters_idr_lock; /* protects counters_idr */
482 struct idr counters_idr;
9aff93d7 483 struct list_head counters;
83033688 484 struct llist_head addlist;
6e5e2283 485 struct llist_head dellist;
43a335e0
AV
486
487 struct workqueue_struct *wq;
488 struct delayed_work work;
489 unsigned long next_query;
f6dfb4c3 490 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
491};
492
69c1280b 493struct mlx5_events;
eeb66cdb 494struct mlx5_mpfs;
073bb189 495struct mlx5_eswitch;
7907f23a 496struct mlx5_lag;
fadd59fc 497struct mlx5_devcom;
f2f3df55 498struct mlx5_eq_table;
073bb189 499
05d3ac97
BW
500struct mlx5_rate_limit {
501 u32 rate;
502 u32 max_burst_sz;
503 u16 typical_pkt_sz;
504};
505
1466cc5b 506struct mlx5_rl_entry {
05d3ac97 507 struct mlx5_rate_limit rl;
1466cc5b
YP
508 u16 index;
509 u16 refcount;
510};
511
512struct mlx5_rl_table {
513 /* protect rate limit table */
514 struct mutex rl_lock;
515 u16 max_size;
516 u32 max_rate;
517 u32 min_rate;
518 struct mlx5_rl_entry *rl_entry;
519};
520
80f09dfc
MG
521struct mlx5_core_roce {
522 struct mlx5_flow_table *ft;
523 struct mlx5_flow_group *fg;
524 struct mlx5_flow_handle *allow_rule;
525};
526
e126ba97 527struct mlx5_priv {
f2f3df55 528 struct mlx5_eq_table *eq_table;
e126ba97
EC
529
530 /* pages stuff */
0cf53c12 531 struct mlx5_nb pg_nb;
e126ba97
EC
532 struct workqueue_struct *pg_wq;
533 struct rb_root page_root;
534 int fw_pages;
6aec21f6 535 atomic_t reg_pages;
bf0bf77f 536 struct list_head free_list;
fc50db98 537 int vfs_pages;
591905ba 538 int peer_pf_pages;
e126ba97
EC
539
540 struct mlx5_core_health health;
541
e126ba97
EC
542 /* start: qp staff */
543 struct mlx5_qp_table qp_table;
544 struct dentry *qp_debugfs;
545 struct dentry *eq_debugfs;
546 struct dentry *cq_debugfs;
547 struct dentry *cmdif_debugfs;
548 /* end: qp staff */
549
a606b0f6
MB
550 /* start: mkey staff */
551 struct mlx5_mkey_table mkey_table;
552 /* end: mkey staff */
3bcdb17a 553
e126ba97 554 /* start: alloc staff */
311c7c71
SM
555 /* protect buffer alocation according to numa node */
556 struct mutex alloc_mutex;
557 int numa_node;
558
e126ba97
EC
559 struct mutex pgdir_mutex;
560 struct list_head pgdir_list;
561 /* end: alloc staff */
562 struct dentry *dbg_root;
563
564 /* protect mkey key part */
565 spinlock_t mkey_lock;
566 u8 mkey_key;
9603b61d
JM
567
568 struct list_head dev_list;
569 struct list_head ctx_list;
570 spinlock_t ctx_lock;
02039fb6 571 struct mlx5_events *events;
97834eba 572
fba53f7b 573 struct mlx5_flow_steering *steering;
eeb66cdb 574 struct mlx5_mpfs *mpfs;
073bb189 575 struct mlx5_eswitch *eswitch;
fc50db98 576 struct mlx5_core_sriov sriov;
7907f23a 577 struct mlx5_lag *lag;
fadd59fc 578 struct mlx5_devcom *devcom;
fc50db98 579 unsigned long pci_dev_data;
80f09dfc 580 struct mlx5_core_roce roce;
43a335e0 581 struct mlx5_fc_stats fc_stats;
1466cc5b 582 struct mlx5_rl_table rl_table;
d4eb4cd7 583
a6d51b68 584 struct mlx5_bfreg_data bfregs;
01187175 585 struct mlx5_uars_page *uar;
e126ba97
EC
586};
587
89d44f0a 588enum mlx5_device_state {
3e5b72ac 589 MLX5_DEVICE_STATE_UNINITIALIZED,
89d44f0a
MD
590 MLX5_DEVICE_STATE_UP,
591 MLX5_DEVICE_STATE_INTERNAL_ERROR,
592};
593
594enum mlx5_interface_state {
b3cb5388 595 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
596};
597
598enum mlx5_pci_status {
599 MLX5_PCI_STATUS_DISABLED,
600 MLX5_PCI_STATUS_ENABLED,
601};
602
d9aaed83
AK
603enum mlx5_pagefault_type_flags {
604 MLX5_PFAULT_REQUESTOR = 1 << 0,
605 MLX5_PFAULT_WRITE = 1 << 1,
606 MLX5_PFAULT_RDMA = 1 << 2,
607};
608
b50d292b 609struct mlx5_td {
80a2a902
YA
610 /* protects tirs list changes while tirs refresh */
611 struct mutex list_lock;
b50d292b
HHZ
612 struct list_head tirs_list;
613 u32 tdn;
614};
615
616struct mlx5e_resources {
b50d292b
HHZ
617 u32 pdn;
618 struct mlx5_td td;
619 struct mlx5_core_mkey mkey;
aff26157 620 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
621};
622
52ec462e
IT
623#define MLX5_MAX_RESERVED_GIDS 8
624
625struct mlx5_rsvd_gids {
626 unsigned int start;
627 unsigned int count;
628 struct ida ida;
629};
630
7c39afb3
FD
631#define MAX_PIN_NUM 8
632struct mlx5_pps {
633 u8 pin_caps[MAX_PIN_NUM];
634 struct work_struct out_work;
635 u64 start[MAX_PIN_NUM];
636 u8 enabled;
637};
638
639struct mlx5_clock {
41069256
SM
640 struct mlx5_core_dev *mdev;
641 struct mlx5_nb pps_nb;
64109f1d 642 seqlock_t lock;
7c39afb3
FD
643 struct cyclecounter cycles;
644 struct timecounter tc;
645 struct hwtstamp_config hwtstamp_config;
646 u32 nominal_c_mult;
647 unsigned long overflow_period;
648 struct delayed_work overflow_work;
649 struct ptp_clock *ptp;
650 struct ptp_clock_info ptp_info;
651 struct mlx5_pps pps_info;
652};
653
f53aaa31 654struct mlx5_fw_tracer;
358aa5ce 655struct mlx5_vxlan;
0ccc171e 656struct mlx5_geneve;
f53aaa31 657
e126ba97 658struct mlx5_core_dev {
27b942fb 659 struct device *device;
e126ba97 660 struct pci_dev *pdev;
89d44f0a
MD
661 /* sync pci state */
662 struct mutex pci_status_mutex;
663 enum mlx5_pci_status pci_status;
e126ba97
EC
664 u8 rev_id;
665 char board_id[MLX5_BOARD_ID_LEN];
666 struct mlx5_cmd cmd;
938fe83c 667 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 668 struct {
701052c5
GP
669 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
670 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
671 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
672 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 673 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 674 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 675 u8 embedded_cpu;
71862561 676 } caps;
59c9d35e 677 u64 sys_image_guid;
e126ba97
EC
678 phys_addr_t iseg_base;
679 struct mlx5_init_seg __iomem *iseg;
aa8106f1 680 phys_addr_t bar_addr;
89d44f0a
MD
681 enum mlx5_device_state state;
682 /* sync interface state */
683 struct mutex intf_state_mutex;
5fc7197d 684 unsigned long intf_state;
e126ba97
EC
685 struct mlx5_priv priv;
686 struct mlx5_profile *profile;
687 atomic_t num_qps;
f62b8bb8 688 u32 issi;
b50d292b 689 struct mlx5e_resources mlx5e_res;
358aa5ce 690 struct mlx5_vxlan *vxlan;
0ccc171e 691 struct mlx5_geneve *geneve;
52ec462e
IT
692 struct {
693 struct mlx5_rsvd_gids reserved_gids;
734dc065 694 u32 roce_en;
52ec462e 695 } roce;
e29341fb
IT
696#ifdef CONFIG_MLX5_FPGA
697 struct mlx5_fpga_device *fpga;
5a7b27eb 698#endif
7c39afb3 699 struct mlx5_clock clock;
24d33d2c 700 struct mlx5_ib_clock_info *clock_info;
f53aaa31 701 struct mlx5_fw_tracer *tracer;
b25bbc2f 702 u32 vsc_addr;
e126ba97
EC
703};
704
705struct mlx5_db {
706 __be32 *db;
707 union {
708 struct mlx5_db_pgdir *pgdir;
709 struct mlx5_ib_user_db_page *user_page;
710 } u;
711 dma_addr_t dma;
712 int index;
713};
714
e126ba97
EC
715enum {
716 MLX5_COMP_EQ_SIZE = 1024,
717};
718
adb0c954
SM
719enum {
720 MLX5_PTYS_IB = 1 << 0,
721 MLX5_PTYS_EN = 1 << 2,
722};
723
e126ba97
EC
724typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
725
73dd3a48
MHY
726enum {
727 MLX5_CMD_ENT_STATE_PENDING_COMP,
728};
729
e126ba97 730struct mlx5_cmd_work_ent {
73dd3a48 731 unsigned long state;
e126ba97
EC
732 struct mlx5_cmd_msg *in;
733 struct mlx5_cmd_msg *out;
746b5583
EC
734 void *uout;
735 int uout_size;
e126ba97 736 mlx5_cmd_cbk_t callback;
65ee6708 737 struct delayed_work cb_timeout_work;
e126ba97 738 void *context;
746b5583 739 int idx;
e126ba97
EC
740 struct completion done;
741 struct mlx5_cmd *cmd;
742 struct work_struct work;
743 struct mlx5_cmd_layout *lay;
744 int ret;
745 int page_queue;
746 u8 status;
747 u8 token;
14a70046
TG
748 u64 ts1;
749 u64 ts2;
746b5583 750 u16 op;
4525abea 751 bool polling;
e126ba97
EC
752};
753
754struct mlx5_pas {
755 u64 pa;
756 u8 log_sz;
757};
758
707c4602
MD
759enum phy_port_state {
760 MLX5_AAA_111
761};
762
763struct mlx5_hca_vport_context {
764 u32 field_select;
765 bool sm_virt_aware;
766 bool has_smi;
767 bool has_raw;
768 enum port_state_policy policy;
769 enum phy_port_state phys_state;
770 enum ib_port_state vport_state;
771 u8 port_physical_state;
772 u64 sys_image_guid;
773 u64 port_guid;
774 u64 node_guid;
775 u32 cap_mask1;
776 u32 cap_mask1_perm;
4106a758
MG
777 u16 cap_mask2;
778 u16 cap_mask2_perm;
707c4602
MD
779 u16 lid;
780 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
781 u8 lmc;
782 u8 subnet_timeout;
783 u16 sm_lid;
784 u8 sm_sl;
785 u16 qkey_violation_counter;
786 u16 pkey_violation_counter;
787 bool grh_required;
788};
789
388ca8be 790static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 791{
388ca8be 792 return buf->frags->buf + offset;
e126ba97
EC
793}
794
e126ba97
EC
795#define STRUCT_FIELD(header, field) \
796 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
797 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
798
e126ba97
EC
799static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
800{
801 return pci_get_drvdata(pdev);
802}
803
804extern struct dentry *mlx5_debugfs_root;
805
806static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
807{
808 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
809}
810
811static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
812{
813 return ioread32be(&dev->iseg->fw_rev) >> 16;
814}
815
816static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
817{
818 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
819}
820
821static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
822{
823 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
824}
825
3bcdb17a
SG
826static inline u32 mlx5_base_mkey(const u32 key)
827{
828 return key & 0xffffff00u;
829}
830
4972e6fa
TT
831static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
832 u8 log_stride, u8 log_sz,
a0903622 833 u16 strides_offset,
d7037ad7 834 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 835{
4972e6fa 836 fbc->frags = frags;
3a2f7033
TT
837 fbc->log_stride = log_stride;
838 fbc->log_sz = log_sz;
388ca8be
YC
839 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
840 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
841 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
842 fbc->strides_offset = strides_offset;
843}
844
4972e6fa
TT
845static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
846 u8 log_stride, u8 log_sz,
d7037ad7
TT
847 struct mlx5_frag_buf_ctrl *fbc)
848{
4972e6fa 849 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
850}
851
388ca8be
YC
852static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
853 u32 ix)
854{
d7037ad7
TT
855 unsigned int frag;
856
857 ix += fbc->strides_offset;
858 frag = ix >> fbc->log_frag_strides;
388ca8be 859
4972e6fa 860 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
861}
862
37fdffb2
TT
863static inline u32
864mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
865{
866 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
867
868 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
869}
870
e126ba97
EC
871int mlx5_cmd_init(struct mlx5_core_dev *dev);
872void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
873void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
874void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 875
e355477e
JG
876struct mlx5_async_ctx {
877 struct mlx5_core_dev *dev;
878 atomic_t num_inflight;
879 struct wait_queue_head wait;
880};
881
882struct mlx5_async_work;
883
884typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
885
886struct mlx5_async_work {
887 struct mlx5_async_ctx *ctx;
888 mlx5_async_cbk_t user_callback;
889};
890
891void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
892 struct mlx5_async_ctx *ctx);
893void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
894int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
895 void *out, int out_size, mlx5_async_cbk_t callback,
896 struct mlx5_async_work *work);
897
e126ba97
EC
898int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
899 int out_size);
4525abea
MD
900int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
901 void *out, int out_size);
c4f287c4
SM
902void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
903
904int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
905int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
906int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 907void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
908void mlx5_health_cleanup(struct mlx5_core_dev *dev);
909int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 910void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 911void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 912void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 913void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
311c7c71 914int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
388ca8be
YC
915 struct mlx5_frag_buf *buf, int node);
916int mlx5_buf_alloc(struct mlx5_core_dev *dev,
917 int size, struct mlx5_frag_buf *buf);
918void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
919int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
920 struct mlx5_frag_buf *buf, int node);
921void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
922struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
923 gfp_t flags, int npages);
924void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
925 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
926void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
927void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
928int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
929 struct mlx5_core_mkey *mkey,
e355477e
JG
930 struct mlx5_async_ctx *async_ctx, u32 *in,
931 int inlen, u32 *out, int outlen,
932 mlx5_async_cbk_t callback,
933 struct mlx5_async_work *context);
a606b0f6
MB
934int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
935 struct mlx5_core_mkey *mkey,
ec22eb53 936 u32 *in, int inlen);
a606b0f6
MB
937int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
938 struct mlx5_core_mkey *mkey);
939int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 940 u32 *out, int outlen);
e126ba97
EC
941int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
942int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 943int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 944void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 945void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
946void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
947void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 948 s32 npages, bool ec_function);
cd23b14b 949int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
950int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
951void mlx5_register_debugfs(void);
952void mlx5_unregister_debugfs(void);
388ca8be
YC
953
954void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1c1b5228 955void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
0b6e26ce
DT
956int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
957 unsigned int *irqn);
e126ba97
EC
958int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
959int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
960
961int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
962void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
963int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
964 int size_in, void *data_out, int size_out,
965 u16 reg_num, int arg, int write);
adb0c954 966
e126ba97 967int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
968int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
969 int node);
e126ba97
EC
970void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
971
e126ba97
EC
972const char *mlx5_command_str(int command);
973int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
974void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
975int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
976 int npsvs, u32 *sig_index);
977int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 978void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
979int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
980 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
981int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
982 u8 port_num, void *out, size_t sz);
e126ba97 983
1466cc5b
YP
984int mlx5_init_rl_table(struct mlx5_core_dev *dev);
985void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
986int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
987 struct mlx5_rate_limit *rl);
988void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 989bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
05d3ac97
BW
990bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
991 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
992int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
993 bool map_wc, bool fast_path);
994void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 995
f2f3df55
SM
996unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
997struct cpumask *
998mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
999unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1000int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1001 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1002 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1003
e3297246
EC
1004static inline int fw_initializing(struct mlx5_core_dev *dev)
1005{
1006 return ioread32be(&dev->iseg->initializing) >> 31;
1007}
1008
e126ba97
EC
1009static inline u32 mlx5_mkey_to_idx(u32 mkey)
1010{
1011 return mkey >> 8;
1012}
1013
1014static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1015{
1016 return mkey_idx << 8;
1017}
1018
746b5583
EC
1019static inline u8 mlx5_mkey_variant(u32 mkey)
1020{
1021 return mkey & 0xff;
1022}
1023
e126ba97
EC
1024enum {
1025 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1026 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1027};
1028
1029enum {
8b7ff7f3 1030 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1031 MLX5_IMR_MTT_CACHE_ENTRY,
1032 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1033 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1034};
1035
64613d94
SM
1036enum {
1037 MLX5_INTERFACE_PROTOCOL_IB = 0,
1038 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1039};
1040
9603b61d
JM
1041struct mlx5_interface {
1042 void * (*add)(struct mlx5_core_dev *dev);
1043 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1044 int (*attach)(struct mlx5_core_dev *dev, void *context);
1045 void (*detach)(struct mlx5_core_dev *dev, void *context);
64613d94 1046 int protocol;
9603b61d
JM
1047 struct list_head list;
1048};
1049
1050int mlx5_register_interface(struct mlx5_interface *intf);
1051void mlx5_unregister_interface(struct mlx5_interface *intf);
20902be4
SM
1052int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1053int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1054
211e6c80 1055int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1056
3bc34f3b
AH
1057int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1058int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1059bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1060bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1061bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1062bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1063struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
71a0ff65
MD
1064int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1065 u64 *values,
1066 int num_counters,
1067 size_t *offsets);
01187175
EC
1068struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1069void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1070
f6a8a19b 1071#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1072struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1073 struct ib_device *ibdev,
1074 const char *name,
1075 void (*setup)(struct net_device *));
693dfd5a 1076#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1077int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1078 struct ib_device *device,
1079 struct rdma_netdev_alloc_params *params);
693dfd5a 1080
e126ba97
EC
1081struct mlx5_profile {
1082 u64 mask;
f241e749 1083 u8 log_max_qp;
e126ba97
EC
1084 struct {
1085 int size;
1086 int limit;
1087 } mr_cache[MAX_MR_CACHE_ENTRIES];
1088};
1089
fc50db98
EC
1090enum {
1091 MLX5_PCI_DEV_IS_VF = 1 << 0,
1092};
1093
1094static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1095{
1096 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1097}
1098
591905ba
BW
1099static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1100{
1101 return dev->caps.embedded_cpu;
1102}
1103
7f0d11c7
BW
1104static inline bool mlx5_core_is_ecpf_esw_manager(struct mlx5_core_dev *dev)
1105{
1106 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1107}
1108
81cd229c
BW
1109static inline bool mlx5_ecpf_vport_exists(struct mlx5_core_dev *dev)
1110{
1111 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1112}
1113
feb39369
BW
1114#define MLX5_HOST_PF_MAX_VFS (127u)
1115static inline u16 mlx5_core_max_vfs(struct mlx5_core_dev *dev)
1116{
1117 if (mlx5_core_is_ecpf_esw_manager(dev))
1118 return MLX5_HOST_PF_MAX_VFS;
1119 else
1120 return pci_sriov_get_totalvfs(dev->pdev);
1121}
1122
707c4602
MD
1123static inline int mlx5_get_gid_table_len(u16 param)
1124{
1125 if (param > 4) {
1126 pr_warn("gid table length is zero\n");
1127 return 0;
1128 }
1129
1130 return 8 * (1 << param);
1131}
1132
1466cc5b
YP
1133static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1134{
1135 return !!(dev->priv.rl_table.max_size);
1136}
1137
32f69e4b
DJ
1138static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1139{
1140 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1141 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1142}
1143
1144static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1145{
1146 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1147}
1148
1149static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1150{
1151 return mlx5_core_is_mp_slave(dev) ||
1152 mlx5_core_is_mp_master(dev);
1153}
1154
7fd8aefb
DJ
1155static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1156{
32f69e4b
DJ
1157 if (!mlx5_core_mp_enabled(dev))
1158 return 1;
1159
1160 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1161}
1162
020446e0
EC
1163enum {
1164 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1165};
1166
e126ba97 1167#endif /* MLX5_DRIVER_H */