Commit | Line | Data |
---|---|---|
e126ba97 | 1 | /* |
302bdf68 | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
e126ba97 EC |
3 | * |
4 | * This software is available to you under a choice of one of two | |
5 | * licenses. You may choose to be licensed under the terms of the GNU | |
6 | * General Public License (GPL) Version 2, available from the file | |
7 | * COPYING in the main directory of this source tree, or the | |
8 | * OpenIB.org BSD license below: | |
9 | * | |
10 | * Redistribution and use in source and binary forms, with or | |
11 | * without modification, are permitted provided that the following | |
12 | * conditions are met: | |
13 | * | |
14 | * - Redistributions of source code must retain the above | |
15 | * copyright notice, this list of conditions and the following | |
16 | * disclaimer. | |
17 | * | |
18 | * - Redistributions in binary form must reproduce the above | |
19 | * copyright notice, this list of conditions and the following | |
20 | * disclaimer in the documentation and/or other materials | |
21 | * provided with the distribution. | |
22 | * | |
23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | |
26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | |
27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | |
28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | |
29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | |
30 | * SOFTWARE. | |
31 | */ | |
32 | ||
33 | #ifndef MLX5_DRIVER_H | |
34 | #define MLX5_DRIVER_H | |
35 | ||
36 | #include <linux/kernel.h> | |
37 | #include <linux/completion.h> | |
38 | #include <linux/pci.h> | |
05e0cc84 | 39 | #include <linux/irq.h> |
e126ba97 EC |
40 | #include <linux/spinlock_types.h> |
41 | #include <linux/semaphore.h> | |
6ecde51d | 42 | #include <linux/slab.h> |
e126ba97 | 43 | #include <linux/vmalloc.h> |
792c4e9d | 44 | #include <linux/xarray.h> |
43a335e0 | 45 | #include <linux/workqueue.h> |
d9aaed83 | 46 | #include <linux/mempool.h> |
94c6825e | 47 | #include <linux/interrupt.h> |
52ec462e | 48 | #include <linux/idr.h> |
20902be4 | 49 | #include <linux/notifier.h> |
94f3e14e | 50 | #include <linux/refcount.h> |
a925b5e3 | 51 | #include <linux/auxiliary_bus.h> |
6ecde51d | 52 | |
e126ba97 EC |
53 | #include <linux/mlx5/device.h> |
54 | #include <linux/mlx5/doorbell.h> | |
41069256 | 55 | #include <linux/mlx5/eq.h> |
7c39afb3 FD |
56 | #include <linux/timecounter.h> |
57 | #include <linux/ptp_clock_kernel.h> | |
1e34f3ef | 58 | #include <net/devlink.h> |
e126ba97 | 59 | |
17a7612b LR |
60 | #define MLX5_ADEV_NAME "mlx5_core" |
61 | ||
e126ba97 EC |
62 | enum { |
63 | MLX5_BOARD_ID_LEN = 64, | |
e126ba97 EC |
64 | }; |
65 | ||
66 | enum { | |
67 | /* one minute for the sake of bringup. Generally, commands must always | |
68 | * complete and we may need to increase this timeout value | |
69 | */ | |
6b6c07bd | 70 | MLX5_CMD_TIMEOUT_MSEC = 60 * 1000, |
e126ba97 EC |
71 | MLX5_CMD_WQ_MAX_NAME = 32, |
72 | }; | |
73 | ||
74 | enum { | |
75 | CMD_OWNER_SW = 0x0, | |
76 | CMD_OWNER_HW = 0x1, | |
77 | CMD_STATUS_SUCCESS = 0, | |
78 | }; | |
79 | ||
80 | enum mlx5_sqp_t { | |
81 | MLX5_SQP_SMI = 0, | |
82 | MLX5_SQP_GSI = 1, | |
83 | MLX5_SQP_IEEE_1588 = 2, | |
84 | MLX5_SQP_SNIFFER = 3, | |
85 | MLX5_SQP_SYNC_UMR = 4, | |
86 | }; | |
87 | ||
88 | enum { | |
89 | MLX5_MAX_PORTS = 2, | |
90 | }; | |
91 | ||
e126ba97 | 92 | enum { |
a60109dc YC |
93 | MLX5_ATOMIC_MODE_OFFSET = 16, |
94 | MLX5_ATOMIC_MODE_IB_COMP = 1, | |
95 | MLX5_ATOMIC_MODE_CX = 2, | |
96 | MLX5_ATOMIC_MODE_8B = 3, | |
97 | MLX5_ATOMIC_MODE_16B = 4, | |
98 | MLX5_ATOMIC_MODE_32B = 5, | |
99 | MLX5_ATOMIC_MODE_64B = 6, | |
100 | MLX5_ATOMIC_MODE_128B = 7, | |
101 | MLX5_ATOMIC_MODE_256B = 8, | |
e126ba97 EC |
102 | }; |
103 | ||
e126ba97 | 104 | enum { |
415a64aa | 105 | MLX5_REG_QPTS = 0x4002, |
4f3961ee SM |
106 | MLX5_REG_QETCR = 0x4005, |
107 | MLX5_REG_QTCT = 0x400a, | |
415a64aa | 108 | MLX5_REG_QPDPM = 0x4013, |
c02762eb | 109 | MLX5_REG_QCAM = 0x4019, |
341c5ee2 HN |
110 | MLX5_REG_DCBX_PARAM = 0x4020, |
111 | MLX5_REG_DCBX_APP = 0x4021, | |
e29341fb IT |
112 | MLX5_REG_FPGA_CAP = 0x4022, |
113 | MLX5_REG_FPGA_CTRL = 0x4023, | |
a9956d35 | 114 | MLX5_REG_FPGA_ACCESS_REG = 0x4024, |
0b9055a1 | 115 | MLX5_REG_CORE_DUMP = 0x402e, |
e126ba97 EC |
116 | MLX5_REG_PCAP = 0x5001, |
117 | MLX5_REG_PMTU = 0x5003, | |
118 | MLX5_REG_PTYS = 0x5004, | |
119 | MLX5_REG_PAOS = 0x5006, | |
3c2d18ef | 120 | MLX5_REG_PFCC = 0x5007, |
efea389d | 121 | MLX5_REG_PPCNT = 0x5008, |
50b4a3c2 HN |
122 | MLX5_REG_PPTB = 0x500b, |
123 | MLX5_REG_PBMC = 0x500c, | |
e126ba97 EC |
124 | MLX5_REG_PMAOS = 0x5012, |
125 | MLX5_REG_PUDE = 0x5009, | |
126 | MLX5_REG_PMPE = 0x5010, | |
127 | MLX5_REG_PELC = 0x500e, | |
a124d13e | 128 | MLX5_REG_PVLC = 0x500f, |
94cb1ebb | 129 | MLX5_REG_PCMR = 0x5041, |
36830159 | 130 | MLX5_REG_PDDR = 0x5031, |
bb64143e | 131 | MLX5_REG_PMLP = 0x5002, |
4b5b9c7d | 132 | MLX5_REG_PPLM = 0x5023, |
cfdcbcea | 133 | MLX5_REG_PCAM = 0x507f, |
e126ba97 EC |
134 | MLX5_REG_NODE_DESC = 0x6001, |
135 | MLX5_REG_HOST_ENDIANNESS = 0x7004, | |
bb64143e | 136 | MLX5_REG_MCIA = 0x9014, |
06939536 | 137 | MLX5_REG_MFRL = 0x9028, |
da54d24e | 138 | MLX5_REG_MLCR = 0x902b, |
eff8ea8f FD |
139 | MLX5_REG_MTRC_CAP = 0x9040, |
140 | MLX5_REG_MTRC_CONF = 0x9041, | |
141 | MLX5_REG_MTRC_STDB = 0x9042, | |
142 | MLX5_REG_MTRC_CTRL = 0x9043, | |
4039049b | 143 | MLX5_REG_MPEIN = 0x9050, |
8ed1a630 | 144 | MLX5_REG_MPCNT = 0x9051, |
f9a1ef72 EE |
145 | MLX5_REG_MTPPS = 0x9053, |
146 | MLX5_REG_MTPPSE = 0x9054, | |
ae02d415 | 147 | MLX5_REG_MTUTC = 0x9055, |
5e022dd3 | 148 | MLX5_REG_MPEGC = 0x9056, |
a82e0b5b | 149 | MLX5_REG_MCQS = 0x9060, |
47176289 OG |
150 | MLX5_REG_MCQI = 0x9061, |
151 | MLX5_REG_MCC = 0x9062, | |
152 | MLX5_REG_MCDA = 0x9063, | |
cfdcbcea | 153 | MLX5_REG_MCAM = 0x907f, |
bab58ba1 | 154 | MLX5_REG_MIRC = 0x9162, |
88b3d5c9 | 155 | MLX5_REG_SBCAM = 0xB01F, |
609b8272 | 156 | MLX5_REG_RESOURCE_DUMP = 0xC000, |
e126ba97 EC |
157 | }; |
158 | ||
415a64aa HN |
159 | enum mlx5_qpts_trust_state { |
160 | MLX5_QPTS_TRUST_PCP = 1, | |
161 | MLX5_QPTS_TRUST_DSCP = 2, | |
162 | }; | |
163 | ||
341c5ee2 HN |
164 | enum mlx5_dcbx_oper_mode { |
165 | MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0, | |
166 | MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3, | |
167 | }; | |
168 | ||
da7525d2 EBE |
169 | enum { |
170 | MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, | |
171 | MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, | |
a60109dc YC |
172 | MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2, |
173 | MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3, | |
da7525d2 EBE |
174 | }; |
175 | ||
e420f0c0 HE |
176 | enum mlx5_page_fault_resume_flags { |
177 | MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, | |
178 | MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, | |
179 | MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, | |
180 | MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, | |
181 | }; | |
182 | ||
e126ba97 EC |
183 | enum dbg_rsc_type { |
184 | MLX5_DBG_RSC_QP, | |
185 | MLX5_DBG_RSC_EQ, | |
186 | MLX5_DBG_RSC_CQ, | |
187 | }; | |
188 | ||
7ecf6d8f BW |
189 | enum port_state_policy { |
190 | MLX5_POLICY_DOWN = 0, | |
191 | MLX5_POLICY_UP = 1, | |
192 | MLX5_POLICY_FOLLOW = 2, | |
193 | MLX5_POLICY_INVALID = 0xffffffff | |
194 | }; | |
195 | ||
386e75af HN |
196 | enum mlx5_coredev_type { |
197 | MLX5_COREDEV_PF, | |
1958fc2f PP |
198 | MLX5_COREDEV_VF, |
199 | MLX5_COREDEV_SF, | |
386e75af HN |
200 | }; |
201 | ||
e126ba97 | 202 | struct mlx5_field_desc { |
e126ba97 EC |
203 | int i; |
204 | }; | |
205 | ||
206 | struct mlx5_rsc_debug { | |
207 | struct mlx5_core_dev *dev; | |
208 | void *object; | |
209 | enum dbg_rsc_type type; | |
210 | struct dentry *root; | |
b6ca09cb | 211 | struct mlx5_field_desc fields[]; |
e126ba97 EC |
212 | }; |
213 | ||
214 | enum mlx5_dev_event { | |
58d180b3 | 215 | MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */ |
6997b1c9 | 216 | MLX5_DEV_EVENT_PORT_AFFINITY = 129, |
e126ba97 EC |
217 | }; |
218 | ||
4c916a79 | 219 | enum mlx5_port_status { |
6fa1bcab AS |
220 | MLX5_PORT_UP = 1, |
221 | MLX5_PORT_DOWN = 2, | |
4c916a79 RS |
222 | }; |
223 | ||
f7936ddd EBE |
224 | enum mlx5_cmdif_state { |
225 | MLX5_CMDIF_STATE_UNINITIALIZED, | |
226 | MLX5_CMDIF_STATE_UP, | |
227 | MLX5_CMDIF_STATE_DOWN, | |
228 | }; | |
229 | ||
e126ba97 EC |
230 | struct mlx5_cmd_first { |
231 | __be32 data[4]; | |
232 | }; | |
233 | ||
234 | struct mlx5_cmd_msg { | |
235 | struct list_head list; | |
0ac3ea70 | 236 | struct cmd_msg_cache *parent; |
e126ba97 EC |
237 | u32 len; |
238 | struct mlx5_cmd_first first; | |
239 | struct mlx5_cmd_mailbox *next; | |
240 | }; | |
241 | ||
242 | struct mlx5_cmd_debug { | |
243 | struct dentry *dbg_root; | |
e126ba97 EC |
244 | void *in_msg; |
245 | void *out_msg; | |
246 | u8 status; | |
247 | u16 inlen; | |
248 | u16 outlen; | |
249 | }; | |
250 | ||
0ac3ea70 | 251 | struct cmd_msg_cache { |
e126ba97 EC |
252 | /* protect block chain allocations |
253 | */ | |
254 | spinlock_t lock; | |
255 | struct list_head head; | |
0ac3ea70 MHY |
256 | unsigned int max_inbox_size; |
257 | unsigned int num_ent; | |
e126ba97 EC |
258 | }; |
259 | ||
0ac3ea70 MHY |
260 | enum { |
261 | MLX5_NUM_COMMAND_CACHES = 5, | |
e126ba97 EC |
262 | }; |
263 | ||
264 | struct mlx5_cmd_stats { | |
265 | u64 sum; | |
266 | u64 n; | |
267 | struct dentry *root; | |
e126ba97 EC |
268 | /* protect command average calculations */ |
269 | spinlock_t lock; | |
270 | }; | |
271 | ||
272 | struct mlx5_cmd { | |
71edc69c SM |
273 | struct mlx5_nb nb; |
274 | ||
f7936ddd | 275 | enum mlx5_cmdif_state state; |
64599cca EC |
276 | void *cmd_alloc_buf; |
277 | dma_addr_t alloc_dma; | |
278 | int alloc_size; | |
e126ba97 EC |
279 | void *cmd_buf; |
280 | dma_addr_t dma; | |
281 | u16 cmdif_rev; | |
282 | u8 log_sz; | |
283 | u8 log_stride; | |
284 | int max_reg_cmds; | |
285 | int events; | |
286 | u32 __iomem *vector; | |
287 | ||
288 | /* protect command queue allocations | |
289 | */ | |
290 | spinlock_t alloc_lock; | |
291 | ||
292 | /* protect token allocations | |
293 | */ | |
294 | spinlock_t token_lock; | |
295 | u8 token; | |
296 | unsigned long bitmask; | |
297 | char wq_name[MLX5_CMD_WQ_MAX_NAME]; | |
298 | struct workqueue_struct *wq; | |
299 | struct semaphore sem; | |
300 | struct semaphore pages_sem; | |
301 | int mode; | |
d43b7007 | 302 | u16 allowed_opcode; |
e126ba97 | 303 | struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; |
18c90df9 | 304 | struct dma_pool *pool; |
e126ba97 | 305 | struct mlx5_cmd_debug dbg; |
0ac3ea70 | 306 | struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES]; |
e126ba97 | 307 | int checksum_disabled; |
2553f421 | 308 | struct mlx5_cmd_stats *stats; |
e126ba97 EC |
309 | }; |
310 | ||
e126ba97 EC |
311 | struct mlx5_cmd_mailbox { |
312 | void *buf; | |
313 | dma_addr_t dma; | |
314 | struct mlx5_cmd_mailbox *next; | |
315 | }; | |
316 | ||
317 | struct mlx5_buf_list { | |
318 | void *buf; | |
319 | dma_addr_t map; | |
320 | }; | |
321 | ||
1c1b5228 TT |
322 | struct mlx5_frag_buf { |
323 | struct mlx5_buf_list *frags; | |
324 | int npages; | |
325 | int size; | |
326 | u8 page_shift; | |
327 | }; | |
328 | ||
388ca8be | 329 | struct mlx5_frag_buf_ctrl { |
4972e6fa | 330 | struct mlx5_buf_list *frags; |
388ca8be | 331 | u32 sz_m1; |
8d71e818 | 332 | u16 frag_sz_m1; |
a0903622 | 333 | u16 strides_offset; |
388ca8be YC |
334 | u8 log_sz; |
335 | u8 log_stride; | |
336 | u8 log_frag_strides; | |
337 | }; | |
338 | ||
3121e3c4 SG |
339 | struct mlx5_core_psv { |
340 | u32 psv_idx; | |
341 | struct psv_layout { | |
342 | u32 pd; | |
343 | u16 syndrome; | |
344 | u16 reserved; | |
345 | u16 bg; | |
346 | u16 app_tag; | |
347 | u32 ref_tag; | |
348 | } psv; | |
349 | }; | |
350 | ||
351 | struct mlx5_core_sig_ctx { | |
352 | struct mlx5_core_psv psv_memory; | |
353 | struct mlx5_core_psv psv_wire; | |
d5436ba0 SG |
354 | struct ib_sig_err err_item; |
355 | bool sig_status_checked; | |
356 | bool sig_err_exists; | |
357 | u32 sigerr_count; | |
3121e3c4 | 358 | }; |
e126ba97 | 359 | |
aa8e08d2 AK |
360 | enum { |
361 | MLX5_MKEY_MR = 1, | |
362 | MLX5_MKEY_MW, | |
534fd7aa | 363 | MLX5_MKEY_INDIRECT_DEVX, |
aa8e08d2 AK |
364 | }; |
365 | ||
a606b0f6 | 366 | struct mlx5_core_mkey { |
e126ba97 | 367 | u32 key; |
aa8e08d2 | 368 | u32 type; |
db72438c YH |
369 | struct wait_queue_head wait; |
370 | refcount_t usecount; | |
e126ba97 EC |
371 | }; |
372 | ||
d9aaed83 AK |
373 | #define MLX5_24BIT_MASK ((1 << 24) - 1) |
374 | ||
5903325a | 375 | enum mlx5_res_type { |
e2013b21 | 376 | MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, |
377 | MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, | |
378 | MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, | |
379 | MLX5_RES_SRQ = 3, | |
380 | MLX5_RES_XSRQ = 4, | |
5b3ec3fc | 381 | MLX5_RES_XRQ = 5, |
57cda166 | 382 | MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT, |
5903325a EC |
383 | }; |
384 | ||
385 | struct mlx5_core_rsc_common { | |
386 | enum mlx5_res_type res; | |
94f3e14e | 387 | refcount_t refcount; |
5903325a EC |
388 | struct completion free; |
389 | }; | |
390 | ||
a6d51b68 | 391 | struct mlx5_uars_page { |
e126ba97 | 392 | void __iomem *map; |
a6d51b68 EC |
393 | bool wc; |
394 | u32 index; | |
395 | struct list_head list; | |
396 | unsigned int bfregs; | |
397 | unsigned long *reg_bitmap; /* for non fast path bf regs */ | |
398 | unsigned long *fp_bitmap; | |
399 | unsigned int reg_avail; | |
400 | unsigned int fp_avail; | |
401 | struct kref ref_count; | |
402 | struct mlx5_core_dev *mdev; | |
e126ba97 EC |
403 | }; |
404 | ||
a6d51b68 EC |
405 | struct mlx5_bfreg_head { |
406 | /* protect blue flame registers allocations */ | |
407 | struct mutex lock; | |
408 | struct list_head list; | |
409 | }; | |
410 | ||
411 | struct mlx5_bfreg_data { | |
412 | struct mlx5_bfreg_head reg_head; | |
413 | struct mlx5_bfreg_head wc_head; | |
414 | }; | |
415 | ||
416 | struct mlx5_sq_bfreg { | |
417 | void __iomem *map; | |
418 | struct mlx5_uars_page *up; | |
419 | bool wc; | |
420 | u32 index; | |
421 | unsigned int offset; | |
422 | }; | |
e126ba97 EC |
423 | |
424 | struct mlx5_core_health { | |
425 | struct health_buffer __iomem *health; | |
426 | __be32 __iomem *health_counter; | |
427 | struct timer_list timer; | |
e126ba97 EC |
428 | u32 prev; |
429 | int miss_counter; | |
d1bf0e2c | 430 | u8 synd; |
63cbc552 | 431 | u32 fatal_error; |
8b9d8baa | 432 | u32 crdump_size; |
05ac2c0b MHY |
433 | /* wq spinlock to synchronize draining */ |
434 | spinlock_t wq_lock; | |
ac6ea6e8 | 435 | struct workqueue_struct *wq; |
05ac2c0b | 436 | unsigned long flags; |
b3bd076f | 437 | struct work_struct fatal_report_work; |
d1bf0e2c | 438 | struct work_struct report_work; |
1e34f3ef | 439 | struct devlink_health_reporter *fw_reporter; |
96c82cdf | 440 | struct devlink_health_reporter *fw_fatal_reporter; |
e126ba97 EC |
441 | }; |
442 | ||
e126ba97 | 443 | struct mlx5_qp_table { |
451be51c | 444 | struct notifier_block nb; |
221c14f3 | 445 | |
e126ba97 EC |
446 | /* protect radix tree |
447 | */ | |
448 | spinlock_t lock; | |
449 | struct radix_tree_root tree; | |
450 | }; | |
451 | ||
fc50db98 EC |
452 | struct mlx5_vf_context { |
453 | int enabled; | |
7ecf6d8f BW |
454 | u64 port_guid; |
455 | u64 node_guid; | |
4bbd4923 DG |
456 | /* Valid bits are used to validate administrative guid only. |
457 | * Enabled after ndo_set_vf_guid | |
458 | */ | |
459 | u8 port_guid_valid:1; | |
460 | u8 node_guid_valid:1; | |
7ecf6d8f | 461 | enum port_state_policy policy; |
fc50db98 EC |
462 | }; |
463 | ||
464 | struct mlx5_core_sriov { | |
465 | struct mlx5_vf_context *vfs_ctx; | |
466 | int num_vfs; | |
86eec50b | 467 | u16 max_vfs; |
fc50db98 EC |
468 | }; |
469 | ||
558101f1 GT |
470 | struct mlx5_fc_pool { |
471 | struct mlx5_core_dev *dev; | |
472 | struct mutex pool_lock; /* protects pool lists */ | |
473 | struct list_head fully_used; | |
474 | struct list_head partially_used; | |
475 | struct list_head unused; | |
476 | int available_fcs; | |
477 | int used_fcs; | |
478 | int threshold; | |
479 | }; | |
480 | ||
43a335e0 | 481 | struct mlx5_fc_stats { |
12d6066c VB |
482 | spinlock_t counters_idr_lock; /* protects counters_idr */ |
483 | struct idr counters_idr; | |
9aff93d7 | 484 | struct list_head counters; |
83033688 | 485 | struct llist_head addlist; |
6e5e2283 | 486 | struct llist_head dellist; |
43a335e0 AV |
487 | |
488 | struct workqueue_struct *wq; | |
489 | struct delayed_work work; | |
490 | unsigned long next_query; | |
f6dfb4c3 | 491 | unsigned long sampling_interval; /* jiffies */ |
6f06e04b | 492 | u32 *bulk_query_out; |
558101f1 | 493 | struct mlx5_fc_pool fc_pool; |
43a335e0 AV |
494 | }; |
495 | ||
69c1280b | 496 | struct mlx5_events; |
eeb66cdb | 497 | struct mlx5_mpfs; |
073bb189 | 498 | struct mlx5_eswitch; |
7907f23a | 499 | struct mlx5_lag; |
fadd59fc | 500 | struct mlx5_devcom; |
38b9f903 | 501 | struct mlx5_fw_reset; |
f2f3df55 | 502 | struct mlx5_eq_table; |
561aa15a | 503 | struct mlx5_irq_table; |
f3196bb0 | 504 | struct mlx5_vhca_state_notifier; |
90d010b8 | 505 | struct mlx5_sf_dev_table; |
8f010541 PP |
506 | struct mlx5_sf_hw_table; |
507 | struct mlx5_sf_table; | |
073bb189 | 508 | |
05d3ac97 BW |
509 | struct mlx5_rate_limit { |
510 | u32 rate; | |
511 | u32 max_burst_sz; | |
512 | u16 typical_pkt_sz; | |
513 | }; | |
514 | ||
1466cc5b | 515 | struct mlx5_rl_entry { |
1326034b | 516 | u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)]; |
1326034b | 517 | u64 refcount; |
4c4c0a89 | 518 | u16 index; |
1326034b YH |
519 | u16 uid; |
520 | u8 dedicated : 1; | |
1466cc5b YP |
521 | }; |
522 | ||
523 | struct mlx5_rl_table { | |
524 | /* protect rate limit table */ | |
525 | struct mutex rl_lock; | |
526 | u16 max_size; | |
527 | u32 max_rate; | |
528 | u32 min_rate; | |
529 | struct mlx5_rl_entry *rl_entry; | |
6b30b6d4 | 530 | u64 refcount; |
1466cc5b YP |
531 | }; |
532 | ||
80f09dfc MG |
533 | struct mlx5_core_roce { |
534 | struct mlx5_flow_table *ft; | |
535 | struct mlx5_flow_group *fg; | |
536 | struct mlx5_flow_handle *allow_rule; | |
537 | }; | |
538 | ||
a925b5e3 LR |
539 | enum { |
540 | MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0, | |
541 | MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1, | |
a5ae8fc9 DL |
542 | /* Set during device detach to block any further devices |
543 | * creation/deletion on drivers rescan. Unset during device attach. | |
544 | */ | |
545 | MLX5_PRIV_FLAGS_DETACH = 1 << 2, | |
a925b5e3 LR |
546 | }; |
547 | ||
548 | struct mlx5_adev { | |
549 | struct auxiliary_device adev; | |
550 | struct mlx5_core_dev *mdev; | |
551 | int idx; | |
552 | }; | |
553 | ||
4a98544d | 554 | struct mlx5_ft_pool; |
e126ba97 | 555 | struct mlx5_priv { |
561aa15a YA |
556 | /* IRQ table valid only for real pci devices PF or VF */ |
557 | struct mlx5_irq_table *irq_table; | |
f2f3df55 | 558 | struct mlx5_eq_table *eq_table; |
e126ba97 EC |
559 | |
560 | /* pages stuff */ | |
0cf53c12 | 561 | struct mlx5_nb pg_nb; |
e126ba97 | 562 | struct workqueue_struct *pg_wq; |
d6945242 | 563 | struct xarray page_root_xa; |
e126ba97 | 564 | int fw_pages; |
6aec21f6 | 565 | atomic_t reg_pages; |
bf0bf77f | 566 | struct list_head free_list; |
fc50db98 | 567 | int vfs_pages; |
8a90f2fc | 568 | int host_pf_pages; |
e126ba97 EC |
569 | |
570 | struct mlx5_core_health health; | |
3d347b1b | 571 | struct list_head traps; |
e126ba97 | 572 | |
e126ba97 | 573 | /* start: qp staff */ |
e126ba97 EC |
574 | struct dentry *qp_debugfs; |
575 | struct dentry *eq_debugfs; | |
576 | struct dentry *cq_debugfs; | |
577 | struct dentry *cmdif_debugfs; | |
578 | /* end: qp staff */ | |
579 | ||
e126ba97 | 580 | /* start: alloc staff */ |
39c538d6 | 581 | /* protect buffer allocation according to numa node */ |
311c7c71 SM |
582 | struct mutex alloc_mutex; |
583 | int numa_node; | |
584 | ||
e126ba97 EC |
585 | struct mutex pgdir_mutex; |
586 | struct list_head pgdir_list; | |
587 | /* end: alloc staff */ | |
588 | struct dentry *dbg_root; | |
589 | ||
9603b61d JM |
590 | struct list_head ctx_list; |
591 | spinlock_t ctx_lock; | |
a925b5e3 LR |
592 | struct mlx5_adev **adev; |
593 | int adev_idx; | |
02039fb6 | 594 | struct mlx5_events *events; |
97834eba | 595 | |
fba53f7b | 596 | struct mlx5_flow_steering *steering; |
eeb66cdb | 597 | struct mlx5_mpfs *mpfs; |
073bb189 | 598 | struct mlx5_eswitch *eswitch; |
fc50db98 | 599 | struct mlx5_core_sriov sriov; |
7907f23a | 600 | struct mlx5_lag *lag; |
a925b5e3 | 601 | u32 flags; |
fadd59fc | 602 | struct mlx5_devcom *devcom; |
38b9f903 | 603 | struct mlx5_fw_reset *fw_reset; |
80f09dfc | 604 | struct mlx5_core_roce roce; |
43a335e0 | 605 | struct mlx5_fc_stats fc_stats; |
1466cc5b | 606 | struct mlx5_rl_table rl_table; |
4a98544d | 607 | struct mlx5_ft_pool *ft_pool; |
d4eb4cd7 | 608 | |
a6d51b68 | 609 | struct mlx5_bfreg_data bfregs; |
01187175 | 610 | struct mlx5_uars_page *uar; |
f3196bb0 PP |
611 | #ifdef CONFIG_MLX5_SF |
612 | struct mlx5_vhca_state_notifier *vhca_state_notifier; | |
90d010b8 | 613 | struct mlx5_sf_dev_table *sf_dev_table; |
1958fc2f | 614 | struct mlx5_core_dev *parent_mdev; |
f3196bb0 | 615 | #endif |
8f010541 PP |
616 | #ifdef CONFIG_MLX5_SF_MANAGER |
617 | struct mlx5_sf_hw_table *sf_hw_table; | |
618 | struct mlx5_sf_table *sf_table; | |
619 | #endif | |
e126ba97 EC |
620 | }; |
621 | ||
89d44f0a | 622 | enum mlx5_device_state { |
8e792700 | 623 | MLX5_DEVICE_STATE_UP = 1, |
89d44f0a MD |
624 | MLX5_DEVICE_STATE_INTERNAL_ERROR, |
625 | }; | |
626 | ||
627 | enum mlx5_interface_state { | |
b3cb5388 | 628 | MLX5_INTERFACE_STATE_UP = BIT(0), |
89d44f0a MD |
629 | }; |
630 | ||
631 | enum mlx5_pci_status { | |
632 | MLX5_PCI_STATUS_DISABLED, | |
633 | MLX5_PCI_STATUS_ENABLED, | |
634 | }; | |
635 | ||
d9aaed83 AK |
636 | enum mlx5_pagefault_type_flags { |
637 | MLX5_PFAULT_REQUESTOR = 1 << 0, | |
638 | MLX5_PFAULT_WRITE = 1 << 1, | |
639 | MLX5_PFAULT_RDMA = 1 << 2, | |
640 | }; | |
641 | ||
b50d292b | 642 | struct mlx5_td { |
80a2a902 YA |
643 | /* protects tirs list changes while tirs refresh */ |
644 | struct mutex list_lock; | |
b50d292b HHZ |
645 | struct list_head tirs_list; |
646 | u32 tdn; | |
647 | }; | |
648 | ||
649 | struct mlx5e_resources { | |
c276aae8 RD |
650 | struct mlx5e_hw_objs { |
651 | u32 pdn; | |
652 | struct mlx5_td td; | |
653 | struct mlx5_core_mkey mkey; | |
654 | struct mlx5_sq_bfreg bfreg; | |
655 | } hw_objs; | |
c27971d0 | 656 | struct devlink_port dl_port; |
7a9fb35e | 657 | struct net_device *uplink_netdev; |
b50d292b HHZ |
658 | }; |
659 | ||
c9b9dcb4 AL |
660 | enum mlx5_sw_icm_type { |
661 | MLX5_SW_ICM_TYPE_STEERING, | |
662 | MLX5_SW_ICM_TYPE_HEADER_MODIFY, | |
663 | }; | |
664 | ||
52ec462e IT |
665 | #define MLX5_MAX_RESERVED_GIDS 8 |
666 | ||
667 | struct mlx5_rsvd_gids { | |
668 | unsigned int start; | |
669 | unsigned int count; | |
670 | struct ida ida; | |
671 | }; | |
672 | ||
7c39afb3 FD |
673 | #define MAX_PIN_NUM 8 |
674 | struct mlx5_pps { | |
675 | u8 pin_caps[MAX_PIN_NUM]; | |
676 | struct work_struct out_work; | |
677 | u64 start[MAX_PIN_NUM]; | |
678 | u8 enabled; | |
679 | }; | |
680 | ||
d6f3dc8f | 681 | struct mlx5_timer { |
7c39afb3 FD |
682 | struct cyclecounter cycles; |
683 | struct timecounter tc; | |
7c39afb3 FD |
684 | u32 nominal_c_mult; |
685 | unsigned long overflow_period; | |
686 | struct delayed_work overflow_work; | |
d6f3dc8f EBE |
687 | }; |
688 | ||
689 | struct mlx5_clock { | |
690 | struct mlx5_nb pps_nb; | |
691 | seqlock_t lock; | |
692 | struct hwtstamp_config hwtstamp_config; | |
7c39afb3 FD |
693 | struct ptp_clock *ptp; |
694 | struct ptp_clock_info ptp_info; | |
695 | struct mlx5_pps pps_info; | |
d6f3dc8f | 696 | struct mlx5_timer timer; |
7c39afb3 FD |
697 | }; |
698 | ||
c9b9dcb4 | 699 | struct mlx5_dm; |
f53aaa31 | 700 | struct mlx5_fw_tracer; |
358aa5ce | 701 | struct mlx5_vxlan; |
0ccc171e | 702 | struct mlx5_geneve; |
87175120 | 703 | struct mlx5_hv_vhca; |
f53aaa31 | 704 | |
c9b9dcb4 AL |
705 | #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity)) |
706 | #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev)) | |
707 | ||
3410fbcd MG |
708 | enum { |
709 | MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, | |
710 | MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, | |
711 | }; | |
712 | ||
713 | enum { | |
714 | MR_CACHE_LAST_STD_ENTRY = 20, | |
715 | MLX5_IMR_MTT_CACHE_ENTRY, | |
716 | MLX5_IMR_KSM_CACHE_ENTRY, | |
717 | MAX_MR_CACHE_ENTRIES | |
718 | }; | |
719 | ||
720 | struct mlx5_profile { | |
721 | u64 mask; | |
722 | u8 log_max_qp; | |
723 | struct { | |
724 | int size; | |
725 | int limit; | |
726 | } mr_cache[MAX_MR_CACHE_ENTRIES]; | |
727 | }; | |
728 | ||
5958a6fa PP |
729 | struct mlx5_hca_cap { |
730 | u32 cur[MLX5_UN_SZ_DW(hca_cap_union)]; | |
731 | u32 max[MLX5_UN_SZ_DW(hca_cap_union)]; | |
732 | }; | |
733 | ||
e126ba97 | 734 | struct mlx5_core_dev { |
27b942fb | 735 | struct device *device; |
386e75af | 736 | enum mlx5_coredev_type coredev_type; |
e126ba97 | 737 | struct pci_dev *pdev; |
89d44f0a MD |
738 | /* sync pci state */ |
739 | struct mutex pci_status_mutex; | |
740 | enum mlx5_pci_status pci_status; | |
e126ba97 EC |
741 | u8 rev_id; |
742 | char board_id[MLX5_BOARD_ID_LEN]; | |
743 | struct mlx5_cmd cmd; | |
71862561 | 744 | struct { |
48f02eef | 745 | struct mlx5_hca_cap *hca[MLX5_CAP_NUM]; |
71862561 | 746 | u32 pcam[MLX5_ST_SZ_DW(pcam_reg)]; |
932ef155 | 747 | u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)]; |
99d3cd27 | 748 | u32 fpga[MLX5_ST_SZ_DW(fpga_cap)]; |
c02762eb | 749 | u32 qcam[MLX5_ST_SZ_DW(qcam_reg)]; |
591905ba | 750 | u8 embedded_cpu; |
71862561 | 751 | } caps; |
59c9d35e | 752 | u64 sys_image_guid; |
e126ba97 EC |
753 | phys_addr_t iseg_base; |
754 | struct mlx5_init_seg __iomem *iseg; | |
aa8106f1 | 755 | phys_addr_t bar_addr; |
89d44f0a MD |
756 | enum mlx5_device_state state; |
757 | /* sync interface state */ | |
758 | struct mutex intf_state_mutex; | |
5fc7197d | 759 | unsigned long intf_state; |
e126ba97 | 760 | struct mlx5_priv priv; |
3410fbcd | 761 | struct mlx5_profile profile; |
f62b8bb8 | 762 | u32 issi; |
b50d292b | 763 | struct mlx5e_resources mlx5e_res; |
c9b9dcb4 | 764 | struct mlx5_dm *dm; |
358aa5ce | 765 | struct mlx5_vxlan *vxlan; |
0ccc171e | 766 | struct mlx5_geneve *geneve; |
52ec462e IT |
767 | struct { |
768 | struct mlx5_rsvd_gids reserved_gids; | |
734dc065 | 769 | u32 roce_en; |
52ec462e | 770 | } roce; |
e29341fb IT |
771 | #ifdef CONFIG_MLX5_FPGA |
772 | struct mlx5_fpga_device *fpga; | |
9a6ad1ad RS |
773 | #endif |
774 | #ifdef CONFIG_MLX5_ACCEL | |
775 | const struct mlx5_accel_ipsec_ops *ipsec_ops; | |
5a7b27eb | 776 | #endif |
7c39afb3 | 777 | struct mlx5_clock clock; |
24d33d2c | 778 | struct mlx5_ib_clock_info *clock_info; |
f53aaa31 | 779 | struct mlx5_fw_tracer *tracer; |
12206b17 | 780 | struct mlx5_rsc_dump *rsc_dump; |
b25bbc2f | 781 | u32 vsc_addr; |
87175120 | 782 | struct mlx5_hv_vhca *hv_vhca; |
e126ba97 EC |
783 | }; |
784 | ||
785 | struct mlx5_db { | |
786 | __be32 *db; | |
787 | union { | |
788 | struct mlx5_db_pgdir *pgdir; | |
789 | struct mlx5_ib_user_db_page *user_page; | |
790 | } u; | |
791 | dma_addr_t dma; | |
792 | int index; | |
793 | }; | |
794 | ||
e126ba97 EC |
795 | enum { |
796 | MLX5_COMP_EQ_SIZE = 1024, | |
797 | }; | |
798 | ||
adb0c954 SM |
799 | enum { |
800 | MLX5_PTYS_IB = 1 << 0, | |
801 | MLX5_PTYS_EN = 1 << 2, | |
802 | }; | |
803 | ||
e126ba97 EC |
804 | typedef void (*mlx5_cmd_cbk_t)(int status, void *context); |
805 | ||
73dd3a48 MHY |
806 | enum { |
807 | MLX5_CMD_ENT_STATE_PENDING_COMP, | |
808 | }; | |
809 | ||
e126ba97 | 810 | struct mlx5_cmd_work_ent { |
73dd3a48 | 811 | unsigned long state; |
e126ba97 EC |
812 | struct mlx5_cmd_msg *in; |
813 | struct mlx5_cmd_msg *out; | |
746b5583 EC |
814 | void *uout; |
815 | int uout_size; | |
e126ba97 | 816 | mlx5_cmd_cbk_t callback; |
65ee6708 | 817 | struct delayed_work cb_timeout_work; |
e126ba97 | 818 | void *context; |
746b5583 | 819 | int idx; |
17d00e83 | 820 | struct completion handling; |
e126ba97 EC |
821 | struct completion done; |
822 | struct mlx5_cmd *cmd; | |
823 | struct work_struct work; | |
824 | struct mlx5_cmd_layout *lay; | |
825 | int ret; | |
826 | int page_queue; | |
827 | u8 status; | |
828 | u8 token; | |
14a70046 TG |
829 | u64 ts1; |
830 | u64 ts2; | |
746b5583 | 831 | u16 op; |
4525abea | 832 | bool polling; |
50b2412b EBE |
833 | /* Track the max comp handlers */ |
834 | refcount_t refcnt; | |
e126ba97 EC |
835 | }; |
836 | ||
837 | struct mlx5_pas { | |
838 | u64 pa; | |
839 | u8 log_sz; | |
840 | }; | |
841 | ||
707c4602 MD |
842 | enum phy_port_state { |
843 | MLX5_AAA_111 | |
844 | }; | |
845 | ||
846 | struct mlx5_hca_vport_context { | |
847 | u32 field_select; | |
848 | bool sm_virt_aware; | |
849 | bool has_smi; | |
850 | bool has_raw; | |
851 | enum port_state_policy policy; | |
852 | enum phy_port_state phys_state; | |
853 | enum ib_port_state vport_state; | |
854 | u8 port_physical_state; | |
855 | u64 sys_image_guid; | |
856 | u64 port_guid; | |
857 | u64 node_guid; | |
858 | u32 cap_mask1; | |
859 | u32 cap_mask1_perm; | |
4106a758 MG |
860 | u16 cap_mask2; |
861 | u16 cap_mask2_perm; | |
707c4602 MD |
862 | u16 lid; |
863 | u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ | |
864 | u8 lmc; | |
865 | u8 subnet_timeout; | |
866 | u16 sm_lid; | |
867 | u8 sm_sl; | |
868 | u16 qkey_violation_counter; | |
869 | u16 pkey_violation_counter; | |
870 | bool grh_required; | |
871 | }; | |
872 | ||
388ca8be | 873 | static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset) |
e126ba97 | 874 | { |
388ca8be | 875 | return buf->frags->buf + offset; |
e126ba97 EC |
876 | } |
877 | ||
e126ba97 EC |
878 | #define STRUCT_FIELD(header, field) \ |
879 | .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ | |
880 | .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field | |
881 | ||
e126ba97 EC |
882 | static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) |
883 | { | |
884 | return pci_get_drvdata(pdev); | |
885 | } | |
886 | ||
887 | extern struct dentry *mlx5_debugfs_root; | |
888 | ||
889 | static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) | |
890 | { | |
891 | return ioread32be(&dev->iseg->fw_rev) & 0xffff; | |
892 | } | |
893 | ||
894 | static inline u16 fw_rev_min(struct mlx5_core_dev *dev) | |
895 | { | |
896 | return ioread32be(&dev->iseg->fw_rev) >> 16; | |
897 | } | |
898 | ||
899 | static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) | |
900 | { | |
901 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; | |
902 | } | |
903 | ||
3bcdb17a SG |
904 | static inline u32 mlx5_base_mkey(const u32 key) |
905 | { | |
906 | return key & 0xffffff00u; | |
907 | } | |
908 | ||
26bf3090 TT |
909 | static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride) |
910 | { | |
911 | return ((u32)1 << log_sz) << log_stride; | |
912 | } | |
913 | ||
4972e6fa TT |
914 | static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags, |
915 | u8 log_stride, u8 log_sz, | |
a0903622 | 916 | u16 strides_offset, |
d7037ad7 | 917 | struct mlx5_frag_buf_ctrl *fbc) |
388ca8be | 918 | { |
4972e6fa | 919 | fbc->frags = frags; |
3a2f7033 TT |
920 | fbc->log_stride = log_stride; |
921 | fbc->log_sz = log_sz; | |
388ca8be YC |
922 | fbc->sz_m1 = (1 << fbc->log_sz) - 1; |
923 | fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride; | |
924 | fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1; | |
d7037ad7 TT |
925 | fbc->strides_offset = strides_offset; |
926 | } | |
927 | ||
4972e6fa TT |
928 | static inline void mlx5_init_fbc(struct mlx5_buf_list *frags, |
929 | u8 log_stride, u8 log_sz, | |
d7037ad7 TT |
930 | struct mlx5_frag_buf_ctrl *fbc) |
931 | { | |
4972e6fa | 932 | mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc); |
3a2f7033 TT |
933 | } |
934 | ||
388ca8be YC |
935 | static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc, |
936 | u32 ix) | |
937 | { | |
d7037ad7 TT |
938 | unsigned int frag; |
939 | ||
940 | ix += fbc->strides_offset; | |
941 | frag = ix >> fbc->log_frag_strides; | |
388ca8be | 942 | |
4972e6fa | 943 | return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride); |
388ca8be YC |
944 | } |
945 | ||
37fdffb2 TT |
946 | static inline u32 |
947 | mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix) | |
948 | { | |
949 | u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1; | |
950 | ||
951 | return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1); | |
952 | } | |
953 | ||
d43b7007 EBE |
954 | enum { |
955 | CMD_ALLOWED_OPCODE_ALL, | |
956 | }; | |
957 | ||
e126ba97 EC |
958 | void mlx5_cmd_use_events(struct mlx5_core_dev *dev); |
959 | void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); | |
d43b7007 | 960 | void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode); |
c4f287c4 | 961 | |
e355477e JG |
962 | struct mlx5_async_ctx { |
963 | struct mlx5_core_dev *dev; | |
964 | atomic_t num_inflight; | |
965 | struct wait_queue_head wait; | |
966 | }; | |
967 | ||
968 | struct mlx5_async_work; | |
969 | ||
970 | typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context); | |
971 | ||
972 | struct mlx5_async_work { | |
973 | struct mlx5_async_ctx *ctx; | |
974 | mlx5_async_cbk_t user_callback; | |
975 | }; | |
976 | ||
977 | void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev, | |
978 | struct mlx5_async_ctx *ctx); | |
979 | void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx); | |
980 | int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size, | |
981 | void *out, int out_size, mlx5_async_cbk_t callback, | |
982 | struct mlx5_async_work *work); | |
983 | ||
e126ba97 EC |
984 | int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, |
985 | int out_size); | |
bb7fc863 LR |
986 | |
987 | #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \ | |
988 | ({ \ | |
989 | mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \ | |
990 | MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \ | |
991 | }) | |
992 | ||
993 | #define mlx5_cmd_exec_in(dev, ifc_cmd, in) \ | |
994 | ({ \ | |
995 | u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \ | |
996 | mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \ | |
997 | }) | |
998 | ||
4525abea MD |
999 | int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, |
1000 | void *out, int out_size); | |
c4f287c4 | 1001 | void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome); |
b898ce7b | 1002 | bool mlx5_cmd_is_down(struct mlx5_core_dev *dev); |
c4f287c4 SM |
1003 | |
1004 | int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); | |
e126ba97 EC |
1005 | int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); |
1006 | int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); | |
52c368dc | 1007 | void mlx5_health_flush(struct mlx5_core_dev *dev); |
ac6ea6e8 EC |
1008 | void mlx5_health_cleanup(struct mlx5_core_dev *dev); |
1009 | int mlx5_health_init(struct mlx5_core_dev *dev); | |
e126ba97 | 1010 | void mlx5_start_health_poll(struct mlx5_core_dev *dev); |
76d5581c | 1011 | void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health); |
05ac2c0b | 1012 | void mlx5_drain_health_wq(struct mlx5_core_dev *dev); |
0179720d | 1013 | void mlx5_trigger_health_work(struct mlx5_core_dev *dev); |
388ca8be YC |
1014 | int mlx5_buf_alloc(struct mlx5_core_dev *dev, |
1015 | int size, struct mlx5_frag_buf *buf); | |
1016 | void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); | |
1c1b5228 TT |
1017 | int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
1018 | struct mlx5_frag_buf *buf, int node); | |
1019 | void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); | |
e126ba97 EC |
1020 | struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, |
1021 | gfp_t flags, int npages); | |
1022 | void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, | |
1023 | struct mlx5_cmd_mailbox *head); | |
a606b0f6 MB |
1024 | int mlx5_core_create_mkey(struct mlx5_core_dev *dev, |
1025 | struct mlx5_core_mkey *mkey, | |
ec22eb53 | 1026 | u32 *in, int inlen); |
a606b0f6 MB |
1027 | int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, |
1028 | struct mlx5_core_mkey *mkey); | |
1029 | int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey, | |
ec22eb53 | 1030 | u32 *out, int outlen); |
e126ba97 EC |
1031 | int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); |
1032 | int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); | |
0cf53c12 | 1033 | int mlx5_pagealloc_init(struct mlx5_core_dev *dev); |
e126ba97 | 1034 | void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); |
0cf53c12 | 1035 | void mlx5_pagealloc_start(struct mlx5_core_dev *dev); |
e126ba97 EC |
1036 | void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); |
1037 | void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, | |
591905ba | 1038 | s32 npages, bool ec_function); |
cd23b14b | 1039 | int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); |
e126ba97 EC |
1040 | int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); |
1041 | void mlx5_register_debugfs(void); | |
1042 | void mlx5_unregister_debugfs(void); | |
388ca8be YC |
1043 | |
1044 | void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas); | |
1dcb6c36 | 1045 | void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm); |
1c1b5228 | 1046 | void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas); |
563476ae | 1047 | int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn); |
e126ba97 EC |
1048 | int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
1049 | int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); | |
1050 | ||
9f818c8a | 1051 | void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); |
e126ba97 EC |
1052 | void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); |
1053 | int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, | |
1054 | int size_in, void *data_out, int size_out, | |
1055 | u16 reg_num, int arg, int write); | |
adb0c954 | 1056 | |
e126ba97 | 1057 | int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); |
311c7c71 SM |
1058 | int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, |
1059 | int node); | |
e126ba97 EC |
1060 | void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); |
1061 | ||
e126ba97 | 1062 | const char *mlx5_command_str(int command); |
9f818c8a | 1063 | void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); |
e126ba97 | 1064 | void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); |
3121e3c4 SG |
1065 | int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, |
1066 | int npsvs, u32 *sig_index); | |
1067 | int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); | |
5903325a | 1068 | void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); |
e420f0c0 HE |
1069 | int mlx5_query_odp_caps(struct mlx5_core_dev *dev, |
1070 | struct mlx5_odp_caps *odp_caps); | |
1c64bf6f MY |
1071 | int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev, |
1072 | u8 port_num, void *out, size_t sz); | |
e126ba97 | 1073 | |
1466cc5b YP |
1074 | int mlx5_init_rl_table(struct mlx5_core_dev *dev); |
1075 | void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); | |
05d3ac97 BW |
1076 | int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index, |
1077 | struct mlx5_rate_limit *rl); | |
1078 | void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl); | |
1466cc5b | 1079 | bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate); |
1326034b YH |
1080 | int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid, |
1081 | bool dedicated_entry, u16 *index); | |
1082 | void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index); | |
05d3ac97 BW |
1083 | bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0, |
1084 | struct mlx5_rate_limit *rl_1); | |
a6d51b68 EC |
1085 | int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg, |
1086 | bool map_wc, bool fast_path); | |
1087 | void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg); | |
1466cc5b | 1088 | |
f2f3df55 SM |
1089 | unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev); |
1090 | struct cpumask * | |
1091 | mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector); | |
52ec462e IT |
1092 | unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev); |
1093 | int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index, | |
1094 | u8 roce_version, u8 roce_l3_type, const u8 *gid, | |
cfe4e37f | 1095 | const u8 *mac, bool vlan, u16 vlan_id, u8 port_num); |
52ec462e | 1096 | |
e126ba97 EC |
1097 | static inline u32 mlx5_mkey_to_idx(u32 mkey) |
1098 | { | |
1099 | return mkey >> 8; | |
1100 | } | |
1101 | ||
1102 | static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) | |
1103 | { | |
1104 | return mkey_idx << 8; | |
1105 | } | |
1106 | ||
746b5583 EC |
1107 | static inline u8 mlx5_mkey_variant(u32 mkey) |
1108 | { | |
1109 | return mkey & 0xff; | |
1110 | } | |
1111 | ||
241dc159 | 1112 | /* Async-atomic event notifier used by mlx5 core to forward FW |
39c538d6 | 1113 | * evetns received from event queue to mlx5 consumers. |
241dc159 AL |
1114 | * Optimise event queue dipatching. |
1115 | */ | |
20902be4 SM |
1116 | int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); |
1117 | int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
241dc159 AL |
1118 | |
1119 | /* Async-atomic event notifier used for forwarding | |
1120 | * evetns from the event queue into the to mlx5 events dispatcher, | |
1121 | * eswitch, clock and others. | |
1122 | */ | |
c0670781 YH |
1123 | int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb); |
1124 | int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb); | |
20902be4 | 1125 | |
241dc159 AL |
1126 | /* Blocking event notifier used to forward SW events, used for slow path */ |
1127 | int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
1128 | int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
1129 | int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event, | |
1130 | void *data); | |
1131 | ||
211e6c80 | 1132 | int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); |
9603b61d | 1133 | |
3bc34f3b AH |
1134 | int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev); |
1135 | int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev); | |
7c34ec19 AH |
1136 | bool mlx5_lag_is_roce(struct mlx5_core_dev *dev); |
1137 | bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev); | |
724b509c | 1138 | bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev); |
7907f23a | 1139 | bool mlx5_lag_is_active(struct mlx5_core_dev *dev); |
af8c0e25 MB |
1140 | bool mlx5_lag_is_master(struct mlx5_core_dev *dev); |
1141 | bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev); | |
6a32047a | 1142 | struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev); |
c6bc6041 MG |
1143 | u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev, |
1144 | struct net_device *slave); | |
71a0ff65 MD |
1145 | int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev, |
1146 | u64 *values, | |
1147 | int num_counters, | |
1148 | size_t *offsets); | |
af8c0e25 | 1149 | struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev); |
01187175 EC |
1150 | struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev); |
1151 | void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up); | |
c9b9dcb4 | 1152 | int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, |
dff8e2d1 ES |
1153 | u64 length, u32 log_alignment, u16 uid, |
1154 | phys_addr_t *addr, u32 *obj_id); | |
c9b9dcb4 AL |
1155 | int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, |
1156 | u64 length, u16 uid, phys_addr_t addr, u32 obj_id); | |
7907f23a | 1157 | |
f6a8a19b | 1158 | #ifdef CONFIG_MLX5_CORE_IPOIB |
693dfd5a ES |
1159 | struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev, |
1160 | struct ib_device *ibdev, | |
1161 | const char *name, | |
1162 | void (*setup)(struct net_device *)); | |
693dfd5a | 1163 | #endif /* CONFIG_MLX5_CORE_IPOIB */ |
f6a8a19b DD |
1164 | int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev, |
1165 | struct ib_device *device, | |
1166 | struct rdma_netdev_alloc_params *params); | |
e126ba97 | 1167 | |
fc50db98 EC |
1168 | enum { |
1169 | MLX5_PCI_DEV_IS_VF = 1 << 0, | |
1170 | }; | |
1171 | ||
2752b823 | 1172 | static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev) |
fc50db98 | 1173 | { |
386e75af | 1174 | return dev->coredev_type == MLX5_COREDEV_PF; |
fc50db98 EC |
1175 | } |
1176 | ||
e53a9d26 PP |
1177 | static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev) |
1178 | { | |
1179 | return dev->coredev_type == MLX5_COREDEV_VF; | |
1180 | } | |
1181 | ||
3b1e58aa | 1182 | static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev) |
591905ba BW |
1183 | { |
1184 | return dev->caps.embedded_cpu; | |
1185 | } | |
1186 | ||
2752b823 PP |
1187 | static inline bool |
1188 | mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev) | |
7f0d11c7 BW |
1189 | { |
1190 | return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager); | |
1191 | } | |
1192 | ||
2752b823 | 1193 | static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev) |
81cd229c BW |
1194 | { |
1195 | return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists); | |
1196 | } | |
1197 | ||
2752b823 | 1198 | static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev) |
feb39369 | 1199 | { |
86eec50b | 1200 | return dev->priv.sriov.max_vfs; |
feb39369 BW |
1201 | } |
1202 | ||
707c4602 MD |
1203 | static inline int mlx5_get_gid_table_len(u16 param) |
1204 | { | |
1205 | if (param > 4) { | |
1206 | pr_warn("gid table length is zero\n"); | |
1207 | return 0; | |
1208 | } | |
1209 | ||
1210 | return 8 * (1 << param); | |
1211 | } | |
1212 | ||
1466cc5b YP |
1213 | static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) |
1214 | { | |
1215 | return !!(dev->priv.rl_table.max_size); | |
1216 | } | |
1217 | ||
32f69e4b DJ |
1218 | static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev) |
1219 | { | |
1220 | return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) && | |
1221 | MLX5_CAP_GEN(dev, num_vhca_ports) <= 1; | |
1222 | } | |
1223 | ||
1224 | static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev) | |
1225 | { | |
1226 | return MLX5_CAP_GEN(dev, num_vhca_ports) > 1; | |
1227 | } | |
1228 | ||
1229 | static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev) | |
1230 | { | |
1231 | return mlx5_core_is_mp_slave(dev) || | |
1232 | mlx5_core_is_mp_master(dev); | |
1233 | } | |
1234 | ||
7fd8aefb DJ |
1235 | static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev) |
1236 | { | |
32f69e4b DJ |
1237 | if (!mlx5_core_mp_enabled(dev)) |
1238 | return 1; | |
1239 | ||
1240 | return MLX5_CAP_GEN(dev, native_port_num); | |
7fd8aefb DJ |
1241 | } |
1242 | ||
020446e0 EC |
1243 | enum { |
1244 | MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, | |
1245 | }; | |
1246 | ||
7852546f | 1247 | static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev) |
cc9defcb MG |
1248 | { |
1249 | struct devlink *devlink = priv_to_devlink(dev); | |
1250 | union devlink_param_value val; | |
1251 | ||
1252 | devlink_param_driverinit_value_get(devlink, | |
1253 | DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE, | |
1254 | &val); | |
1255 | return val.vbool; | |
1256 | } | |
1257 | ||
e126ba97 | 1258 | #endif /* MLX5_DRIVER_H */ |