net/mlx5: Add support for FW fatal reporter dump
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97
EC
43#include <linux/vmalloc.h>
44#include <linux/radix-tree.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
6ecde51d 50
e126ba97
EC
51#include <linux/mlx5/device.h>
52#include <linux/mlx5/doorbell.h>
41069256 53#include <linux/mlx5/eq.h>
7c39afb3
FD
54#include <linux/timecounter.h>
55#include <linux/ptp_clock_kernel.h>
1e34f3ef 56#include <net/devlink.h>
e126ba97
EC
57
58enum {
59 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
60};
61
62enum {
63 /* one minute for the sake of bringup. Generally, commands must always
64 * complete and we may need to increase this timeout value
65 */
6b6c07bd 66 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
67 MLX5_CMD_WQ_MAX_NAME = 32,
68};
69
70enum {
71 CMD_OWNER_SW = 0x0,
72 CMD_OWNER_HW = 0x1,
73 CMD_STATUS_SUCCESS = 0,
74};
75
76enum mlx5_sqp_t {
77 MLX5_SQP_SMI = 0,
78 MLX5_SQP_GSI = 1,
79 MLX5_SQP_IEEE_1588 = 2,
80 MLX5_SQP_SNIFFER = 3,
81 MLX5_SQP_SYNC_UMR = 4,
82};
83
84enum {
85 MLX5_MAX_PORTS = 2,
86};
87
e126ba97 88enum {
a60109dc
YC
89 MLX5_ATOMIC_MODE_OFFSET = 16,
90 MLX5_ATOMIC_MODE_IB_COMP = 1,
91 MLX5_ATOMIC_MODE_CX = 2,
92 MLX5_ATOMIC_MODE_8B = 3,
93 MLX5_ATOMIC_MODE_16B = 4,
94 MLX5_ATOMIC_MODE_32B = 5,
95 MLX5_ATOMIC_MODE_64B = 6,
96 MLX5_ATOMIC_MODE_128B = 7,
97 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
98};
99
e126ba97 100enum {
415a64aa 101 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
102 MLX5_REG_QETCR = 0x4005,
103 MLX5_REG_QTCT = 0x400a,
415a64aa 104 MLX5_REG_QPDPM = 0x4013,
c02762eb 105 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
106 MLX5_REG_DCBX_PARAM = 0x4020,
107 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
108 MLX5_REG_FPGA_CAP = 0x4022,
109 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 110 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 111 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
112 MLX5_REG_PCAP = 0x5001,
113 MLX5_REG_PMTU = 0x5003,
114 MLX5_REG_PTYS = 0x5004,
115 MLX5_REG_PAOS = 0x5006,
3c2d18ef 116 MLX5_REG_PFCC = 0x5007,
efea389d 117 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
118 MLX5_REG_PPTB = 0x500b,
119 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
120 MLX5_REG_PMAOS = 0x5012,
121 MLX5_REG_PUDE = 0x5009,
122 MLX5_REG_PMPE = 0x5010,
123 MLX5_REG_PELC = 0x500e,
a124d13e 124 MLX5_REG_PVLC = 0x500f,
94cb1ebb 125 MLX5_REG_PCMR = 0x5041,
bb64143e 126 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 127 MLX5_REG_PPLM = 0x5023,
cfdcbcea 128 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 131 MLX5_REG_MCIA = 0x9014,
da54d24e 132 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
133 MLX5_REG_MTRC_CAP = 0x9040,
134 MLX5_REG_MTRC_CONF = 0x9041,
135 MLX5_REG_MTRC_STDB = 0x9042,
136 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 137 MLX5_REG_MPEIN = 0x9050,
8ed1a630 138 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
139 MLX5_REG_MTPPS = 0x9053,
140 MLX5_REG_MTPPSE = 0x9054,
5e022dd3 141 MLX5_REG_MPEGC = 0x9056,
47176289
OG
142 MLX5_REG_MCQI = 0x9061,
143 MLX5_REG_MCC = 0x9062,
144 MLX5_REG_MCDA = 0x9063,
cfdcbcea 145 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
146};
147
415a64aa
HN
148enum mlx5_qpts_trust_state {
149 MLX5_QPTS_TRUST_PCP = 1,
150 MLX5_QPTS_TRUST_DSCP = 2,
151};
152
341c5ee2
HN
153enum mlx5_dcbx_oper_mode {
154 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
155 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
156};
157
da7525d2
EBE
158enum {
159 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
160 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
161 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
162 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
163};
164
e420f0c0
HE
165enum mlx5_page_fault_resume_flags {
166 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
167 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
168 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
169 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
170};
171
e126ba97
EC
172enum dbg_rsc_type {
173 MLX5_DBG_RSC_QP,
174 MLX5_DBG_RSC_EQ,
175 MLX5_DBG_RSC_CQ,
176};
177
7ecf6d8f
BW
178enum port_state_policy {
179 MLX5_POLICY_DOWN = 0,
180 MLX5_POLICY_UP = 1,
181 MLX5_POLICY_FOLLOW = 2,
182 MLX5_POLICY_INVALID = 0xffffffff
183};
184
e126ba97
EC
185struct mlx5_field_desc {
186 struct dentry *dent;
187 int i;
188};
189
190struct mlx5_rsc_debug {
191 struct mlx5_core_dev *dev;
192 void *object;
193 enum dbg_rsc_type type;
194 struct dentry *root;
195 struct mlx5_field_desc fields[0];
196};
197
198enum mlx5_dev_event {
58d180b3 199 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 200 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
201};
202
4c916a79 203enum mlx5_port_status {
6fa1bcab
AS
204 MLX5_PORT_UP = 1,
205 MLX5_PORT_DOWN = 2,
4c916a79
RS
206};
207
2f5ff264 208struct mlx5_bfreg_info {
b037c29a 209 u32 *sys_pages;
2f5ff264 210 int num_low_latency_bfregs;
e126ba97 211 unsigned int *count;
e126ba97
EC
212
213 /*
2f5ff264 214 * protect bfreg allocation data structs
e126ba97
EC
215 */
216 struct mutex lock;
78c0f98c 217 u32 ver;
b037c29a
EC
218 bool lib_uar_4k;
219 u32 num_sys_pages;
31a78a5a
YH
220 u32 num_static_sys_pages;
221 u32 total_num_bfregs;
222 u32 num_dyn_bfregs;
e126ba97
EC
223};
224
225struct mlx5_cmd_first {
226 __be32 data[4];
227};
228
229struct mlx5_cmd_msg {
230 struct list_head list;
0ac3ea70 231 struct cmd_msg_cache *parent;
e126ba97
EC
232 u32 len;
233 struct mlx5_cmd_first first;
234 struct mlx5_cmd_mailbox *next;
235};
236
237struct mlx5_cmd_debug {
238 struct dentry *dbg_root;
239 struct dentry *dbg_in;
240 struct dentry *dbg_out;
241 struct dentry *dbg_outlen;
242 struct dentry *dbg_status;
243 struct dentry *dbg_run;
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
267 struct dentry *root;
268 struct dentry *avg;
269 struct dentry *count;
270 /* protect command average calculations */
271 spinlock_t lock;
272};
273
274struct mlx5_cmd {
71edc69c
SM
275 struct mlx5_nb nb;
276
64599cca
EC
277 void *cmd_alloc_buf;
278 dma_addr_t alloc_dma;
279 int alloc_size;
e126ba97
EC
280 void *cmd_buf;
281 dma_addr_t dma;
282 u16 cmdif_rev;
283 u8 log_sz;
284 u8 log_stride;
285 int max_reg_cmds;
286 int events;
287 u32 __iomem *vector;
288
289 /* protect command queue allocations
290 */
291 spinlock_t alloc_lock;
292
293 /* protect token allocations
294 */
295 spinlock_t token_lock;
296 u8 token;
297 unsigned long bitmask;
298 char wq_name[MLX5_CMD_WQ_MAX_NAME];
299 struct workqueue_struct *wq;
300 struct semaphore sem;
301 struct semaphore pages_sem;
302 int mode;
303 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 304 struct dma_pool *pool;
e126ba97 305 struct mlx5_cmd_debug dbg;
0ac3ea70 306 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
307 int checksum_disabled;
308 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
309};
310
311struct mlx5_port_caps {
312 int gid_table_len;
313 int pkey_table_len;
938fe83c 314 u8 ext_port_cap;
c43f1112 315 bool has_smi;
e126ba97
EC
316};
317
318struct mlx5_cmd_mailbox {
319 void *buf;
320 dma_addr_t dma;
321 struct mlx5_cmd_mailbox *next;
322};
323
324struct mlx5_buf_list {
325 void *buf;
326 dma_addr_t map;
327};
328
1c1b5228
TT
329struct mlx5_frag_buf {
330 struct mlx5_buf_list *frags;
331 int npages;
332 int size;
333 u8 page_shift;
334};
335
388ca8be 336struct mlx5_frag_buf_ctrl {
4972e6fa 337 struct mlx5_buf_list *frags;
388ca8be 338 u32 sz_m1;
8d71e818 339 u16 frag_sz_m1;
a0903622 340 u16 strides_offset;
388ca8be
YC
341 u8 log_sz;
342 u8 log_stride;
343 u8 log_frag_strides;
344};
345
3121e3c4
SG
346struct mlx5_core_psv {
347 u32 psv_idx;
348 struct psv_layout {
349 u32 pd;
350 u16 syndrome;
351 u16 reserved;
352 u16 bg;
353 u16 app_tag;
354 u32 ref_tag;
355 } psv;
356};
357
358struct mlx5_core_sig_ctx {
359 struct mlx5_core_psv psv_memory;
360 struct mlx5_core_psv psv_wire;
d5436ba0
SG
361 struct ib_sig_err err_item;
362 bool sig_status_checked;
363 bool sig_err_exists;
364 u32 sigerr_count;
3121e3c4 365};
e126ba97 366
aa8e08d2
AK
367enum {
368 MLX5_MKEY_MR = 1,
369 MLX5_MKEY_MW,
534fd7aa 370 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
371};
372
a606b0f6 373struct mlx5_core_mkey {
e126ba97
EC
374 u64 iova;
375 u64 size;
376 u32 key;
377 u32 pd;
aa8e08d2 378 u32 type;
e126ba97
EC
379};
380
d9aaed83
AK
381#define MLX5_24BIT_MASK ((1 << 24) - 1)
382
5903325a 383enum mlx5_res_type {
e2013b21 384 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
385 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
386 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
387 MLX5_RES_SRQ = 3,
388 MLX5_RES_XSRQ = 4,
5b3ec3fc 389 MLX5_RES_XRQ = 5,
57cda166 390 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
391};
392
393struct mlx5_core_rsc_common {
394 enum mlx5_res_type res;
395 atomic_t refcount;
396 struct completion free;
397};
398
a6d51b68 399struct mlx5_uars_page {
e126ba97 400 void __iomem *map;
a6d51b68
EC
401 bool wc;
402 u32 index;
403 struct list_head list;
404 unsigned int bfregs;
405 unsigned long *reg_bitmap; /* for non fast path bf regs */
406 unsigned long *fp_bitmap;
407 unsigned int reg_avail;
408 unsigned int fp_avail;
409 struct kref ref_count;
410 struct mlx5_core_dev *mdev;
e126ba97
EC
411};
412
a6d51b68
EC
413struct mlx5_bfreg_head {
414 /* protect blue flame registers allocations */
415 struct mutex lock;
416 struct list_head list;
417};
418
419struct mlx5_bfreg_data {
420 struct mlx5_bfreg_head reg_head;
421 struct mlx5_bfreg_head wc_head;
422};
423
424struct mlx5_sq_bfreg {
425 void __iomem *map;
426 struct mlx5_uars_page *up;
427 bool wc;
428 u32 index;
429 unsigned int offset;
430};
e126ba97
EC
431
432struct mlx5_core_health {
433 struct health_buffer __iomem *health;
434 __be32 __iomem *health_counter;
435 struct timer_list timer;
e126ba97
EC
436 u32 prev;
437 int miss_counter;
d1bf0e2c 438 u8 synd;
63cbc552 439 u32 fatal_error;
8b9d8baa 440 u32 crdump_size;
05ac2c0b
MHY
441 /* wq spinlock to synchronize draining */
442 spinlock_t wq_lock;
ac6ea6e8 443 struct workqueue_struct *wq;
05ac2c0b 444 unsigned long flags;
ac6ea6e8 445 struct work_struct work;
d1bf0e2c 446 struct work_struct report_work;
04c0c1ab 447 struct delayed_work recover_work;
1e34f3ef 448 struct devlink_health_reporter *fw_reporter;
96c82cdf 449 struct devlink_health_reporter *fw_fatal_reporter;
e126ba97
EC
450};
451
e126ba97 452struct mlx5_qp_table {
451be51c 453 struct notifier_block nb;
221c14f3 454
e126ba97
EC
455 /* protect radix tree
456 */
457 spinlock_t lock;
458 struct radix_tree_root tree;
459};
460
a606b0f6 461struct mlx5_mkey_table {
3bcdb17a
SG
462 /* protect radix tree
463 */
464 rwlock_t lock;
465 struct radix_tree_root tree;
466};
467
fc50db98
EC
468struct mlx5_vf_context {
469 int enabled;
7ecf6d8f
BW
470 u64 port_guid;
471 u64 node_guid;
472 enum port_state_policy policy;
fc50db98
EC
473};
474
475struct mlx5_core_sriov {
476 struct mlx5_vf_context *vfs_ctx;
477 int num_vfs;
478 int enabled_vfs;
479};
480
43a335e0 481struct mlx5_fc_stats {
12d6066c
VB
482 spinlock_t counters_idr_lock; /* protects counters_idr */
483 struct idr counters_idr;
9aff93d7 484 struct list_head counters;
83033688 485 struct llist_head addlist;
6e5e2283 486 struct llist_head dellist;
43a335e0
AV
487
488 struct workqueue_struct *wq;
489 struct delayed_work work;
490 unsigned long next_query;
f6dfb4c3 491 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
492};
493
69c1280b 494struct mlx5_events;
eeb66cdb 495struct mlx5_mpfs;
073bb189 496struct mlx5_eswitch;
7907f23a 497struct mlx5_lag;
fadd59fc 498struct mlx5_devcom;
f2f3df55 499struct mlx5_eq_table;
073bb189 500
05d3ac97
BW
501struct mlx5_rate_limit {
502 u32 rate;
503 u32 max_burst_sz;
504 u16 typical_pkt_sz;
505};
506
1466cc5b 507struct mlx5_rl_entry {
05d3ac97 508 struct mlx5_rate_limit rl;
1466cc5b
YP
509 u16 index;
510 u16 refcount;
511};
512
513struct mlx5_rl_table {
514 /* protect rate limit table */
515 struct mutex rl_lock;
516 u16 max_size;
517 u32 max_rate;
518 u32 min_rate;
519 struct mlx5_rl_entry *rl_entry;
520};
521
80f09dfc
MG
522struct mlx5_core_roce {
523 struct mlx5_flow_table *ft;
524 struct mlx5_flow_group *fg;
525 struct mlx5_flow_handle *allow_rule;
526};
527
e126ba97 528struct mlx5_priv {
f2f3df55 529 struct mlx5_eq_table *eq_table;
e126ba97
EC
530
531 /* pages stuff */
0cf53c12 532 struct mlx5_nb pg_nb;
e126ba97
EC
533 struct workqueue_struct *pg_wq;
534 struct rb_root page_root;
535 int fw_pages;
6aec21f6 536 atomic_t reg_pages;
bf0bf77f 537 struct list_head free_list;
fc50db98 538 int vfs_pages;
591905ba 539 int peer_pf_pages;
e126ba97
EC
540
541 struct mlx5_core_health health;
542
e126ba97
EC
543 /* start: qp staff */
544 struct mlx5_qp_table qp_table;
545 struct dentry *qp_debugfs;
546 struct dentry *eq_debugfs;
547 struct dentry *cq_debugfs;
548 struct dentry *cmdif_debugfs;
549 /* end: qp staff */
550
a606b0f6
MB
551 /* start: mkey staff */
552 struct mlx5_mkey_table mkey_table;
553 /* end: mkey staff */
3bcdb17a 554
e126ba97 555 /* start: alloc staff */
311c7c71
SM
556 /* protect buffer alocation according to numa node */
557 struct mutex alloc_mutex;
558 int numa_node;
559
e126ba97
EC
560 struct mutex pgdir_mutex;
561 struct list_head pgdir_list;
562 /* end: alloc staff */
563 struct dentry *dbg_root;
564
565 /* protect mkey key part */
566 spinlock_t mkey_lock;
567 u8 mkey_key;
9603b61d
JM
568
569 struct list_head dev_list;
570 struct list_head ctx_list;
571 spinlock_t ctx_lock;
02039fb6 572 struct mlx5_events *events;
97834eba 573
fba53f7b 574 struct mlx5_flow_steering *steering;
eeb66cdb 575 struct mlx5_mpfs *mpfs;
073bb189 576 struct mlx5_eswitch *eswitch;
fc50db98 577 struct mlx5_core_sriov sriov;
7907f23a 578 struct mlx5_lag *lag;
fadd59fc 579 struct mlx5_devcom *devcom;
fc50db98 580 unsigned long pci_dev_data;
80f09dfc 581 struct mlx5_core_roce roce;
43a335e0 582 struct mlx5_fc_stats fc_stats;
1466cc5b 583 struct mlx5_rl_table rl_table;
d4eb4cd7 584
a6d51b68 585 struct mlx5_bfreg_data bfregs;
01187175 586 struct mlx5_uars_page *uar;
e126ba97
EC
587};
588
89d44f0a 589enum mlx5_device_state {
3e5b72ac 590 MLX5_DEVICE_STATE_UNINITIALIZED,
89d44f0a
MD
591 MLX5_DEVICE_STATE_UP,
592 MLX5_DEVICE_STATE_INTERNAL_ERROR,
593};
594
595enum mlx5_interface_state {
b3cb5388 596 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
597};
598
599enum mlx5_pci_status {
600 MLX5_PCI_STATUS_DISABLED,
601 MLX5_PCI_STATUS_ENABLED,
602};
603
d9aaed83
AK
604enum mlx5_pagefault_type_flags {
605 MLX5_PFAULT_REQUESTOR = 1 << 0,
606 MLX5_PFAULT_WRITE = 1 << 1,
607 MLX5_PFAULT_RDMA = 1 << 2,
608};
609
b50d292b 610struct mlx5_td {
80a2a902
YA
611 /* protects tirs list changes while tirs refresh */
612 struct mutex list_lock;
b50d292b
HHZ
613 struct list_head tirs_list;
614 u32 tdn;
615};
616
617struct mlx5e_resources {
b50d292b
HHZ
618 u32 pdn;
619 struct mlx5_td td;
620 struct mlx5_core_mkey mkey;
aff26157 621 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
622};
623
52ec462e
IT
624#define MLX5_MAX_RESERVED_GIDS 8
625
626struct mlx5_rsvd_gids {
627 unsigned int start;
628 unsigned int count;
629 struct ida ida;
630};
631
7c39afb3
FD
632#define MAX_PIN_NUM 8
633struct mlx5_pps {
634 u8 pin_caps[MAX_PIN_NUM];
635 struct work_struct out_work;
636 u64 start[MAX_PIN_NUM];
637 u8 enabled;
638};
639
640struct mlx5_clock {
41069256
SM
641 struct mlx5_core_dev *mdev;
642 struct mlx5_nb pps_nb;
64109f1d 643 seqlock_t lock;
7c39afb3
FD
644 struct cyclecounter cycles;
645 struct timecounter tc;
646 struct hwtstamp_config hwtstamp_config;
647 u32 nominal_c_mult;
648 unsigned long overflow_period;
649 struct delayed_work overflow_work;
650 struct ptp_clock *ptp;
651 struct ptp_clock_info ptp_info;
652 struct mlx5_pps pps_info;
653};
654
f53aaa31 655struct mlx5_fw_tracer;
358aa5ce 656struct mlx5_vxlan;
0ccc171e 657struct mlx5_geneve;
f53aaa31 658
e126ba97 659struct mlx5_core_dev {
27b942fb 660 struct device *device;
e126ba97 661 struct pci_dev *pdev;
89d44f0a
MD
662 /* sync pci state */
663 struct mutex pci_status_mutex;
664 enum mlx5_pci_status pci_status;
e126ba97
EC
665 u8 rev_id;
666 char board_id[MLX5_BOARD_ID_LEN];
667 struct mlx5_cmd cmd;
938fe83c 668 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 669 struct {
701052c5
GP
670 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
671 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
672 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
673 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 674 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 675 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 676 u8 embedded_cpu;
71862561 677 } caps;
59c9d35e 678 u64 sys_image_guid;
e126ba97
EC
679 phys_addr_t iseg_base;
680 struct mlx5_init_seg __iomem *iseg;
aa8106f1 681 phys_addr_t bar_addr;
89d44f0a
MD
682 enum mlx5_device_state state;
683 /* sync interface state */
684 struct mutex intf_state_mutex;
5fc7197d 685 unsigned long intf_state;
e126ba97
EC
686 struct mlx5_priv priv;
687 struct mlx5_profile *profile;
688 atomic_t num_qps;
f62b8bb8 689 u32 issi;
b50d292b 690 struct mlx5e_resources mlx5e_res;
358aa5ce 691 struct mlx5_vxlan *vxlan;
0ccc171e 692 struct mlx5_geneve *geneve;
52ec462e
IT
693 struct {
694 struct mlx5_rsvd_gids reserved_gids;
734dc065 695 u32 roce_en;
52ec462e 696 } roce;
e29341fb
IT
697#ifdef CONFIG_MLX5_FPGA
698 struct mlx5_fpga_device *fpga;
5a7b27eb 699#endif
7c39afb3 700 struct mlx5_clock clock;
24d33d2c 701 struct mlx5_ib_clock_info *clock_info;
f53aaa31 702 struct mlx5_fw_tracer *tracer;
b25bbc2f 703 u32 vsc_addr;
e126ba97
EC
704};
705
706struct mlx5_db {
707 __be32 *db;
708 union {
709 struct mlx5_db_pgdir *pgdir;
710 struct mlx5_ib_user_db_page *user_page;
711 } u;
712 dma_addr_t dma;
713 int index;
714};
715
e126ba97
EC
716enum {
717 MLX5_COMP_EQ_SIZE = 1024,
718};
719
adb0c954
SM
720enum {
721 MLX5_PTYS_IB = 1 << 0,
722 MLX5_PTYS_EN = 1 << 2,
723};
724
e126ba97
EC
725typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
726
73dd3a48
MHY
727enum {
728 MLX5_CMD_ENT_STATE_PENDING_COMP,
729};
730
e126ba97 731struct mlx5_cmd_work_ent {
73dd3a48 732 unsigned long state;
e126ba97
EC
733 struct mlx5_cmd_msg *in;
734 struct mlx5_cmd_msg *out;
746b5583
EC
735 void *uout;
736 int uout_size;
e126ba97 737 mlx5_cmd_cbk_t callback;
65ee6708 738 struct delayed_work cb_timeout_work;
e126ba97 739 void *context;
746b5583 740 int idx;
e126ba97
EC
741 struct completion done;
742 struct mlx5_cmd *cmd;
743 struct work_struct work;
744 struct mlx5_cmd_layout *lay;
745 int ret;
746 int page_queue;
747 u8 status;
748 u8 token;
14a70046
TG
749 u64 ts1;
750 u64 ts2;
746b5583 751 u16 op;
4525abea 752 bool polling;
e126ba97
EC
753};
754
755struct mlx5_pas {
756 u64 pa;
757 u8 log_sz;
758};
759
707c4602
MD
760enum phy_port_state {
761 MLX5_AAA_111
762};
763
764struct mlx5_hca_vport_context {
765 u32 field_select;
766 bool sm_virt_aware;
767 bool has_smi;
768 bool has_raw;
769 enum port_state_policy policy;
770 enum phy_port_state phys_state;
771 enum ib_port_state vport_state;
772 u8 port_physical_state;
773 u64 sys_image_guid;
774 u64 port_guid;
775 u64 node_guid;
776 u32 cap_mask1;
777 u32 cap_mask1_perm;
4106a758
MG
778 u16 cap_mask2;
779 u16 cap_mask2_perm;
707c4602
MD
780 u16 lid;
781 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
782 u8 lmc;
783 u8 subnet_timeout;
784 u16 sm_lid;
785 u8 sm_sl;
786 u16 qkey_violation_counter;
787 u16 pkey_violation_counter;
788 bool grh_required;
789};
790
388ca8be 791static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 792{
388ca8be 793 return buf->frags->buf + offset;
e126ba97
EC
794}
795
e126ba97
EC
796#define STRUCT_FIELD(header, field) \
797 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
798 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
799
e126ba97
EC
800static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
801{
802 return pci_get_drvdata(pdev);
803}
804
805extern struct dentry *mlx5_debugfs_root;
806
807static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
808{
809 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
810}
811
812static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
813{
814 return ioread32be(&dev->iseg->fw_rev) >> 16;
815}
816
817static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
818{
819 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
820}
821
822static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
823{
824 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
825}
826
3bcdb17a
SG
827static inline u32 mlx5_base_mkey(const u32 key)
828{
829 return key & 0xffffff00u;
830}
831
4972e6fa
TT
832static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
833 u8 log_stride, u8 log_sz,
a0903622 834 u16 strides_offset,
d7037ad7 835 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 836{
4972e6fa 837 fbc->frags = frags;
3a2f7033
TT
838 fbc->log_stride = log_stride;
839 fbc->log_sz = log_sz;
388ca8be
YC
840 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
841 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
842 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
843 fbc->strides_offset = strides_offset;
844}
845
4972e6fa
TT
846static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
847 u8 log_stride, u8 log_sz,
d7037ad7
TT
848 struct mlx5_frag_buf_ctrl *fbc)
849{
4972e6fa 850 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
851}
852
388ca8be
YC
853static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
854 u32 ix)
855{
d7037ad7
TT
856 unsigned int frag;
857
858 ix += fbc->strides_offset;
859 frag = ix >> fbc->log_frag_strides;
388ca8be 860
4972e6fa 861 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
862}
863
37fdffb2
TT
864static inline u32
865mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
866{
867 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
868
869 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
870}
871
e126ba97
EC
872int mlx5_cmd_init(struct mlx5_core_dev *dev);
873void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
874void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
875void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 876
e355477e
JG
877struct mlx5_async_ctx {
878 struct mlx5_core_dev *dev;
879 atomic_t num_inflight;
880 struct wait_queue_head wait;
881};
882
883struct mlx5_async_work;
884
885typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
886
887struct mlx5_async_work {
888 struct mlx5_async_ctx *ctx;
889 mlx5_async_cbk_t user_callback;
890};
891
892void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
893 struct mlx5_async_ctx *ctx);
894void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
895int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
896 void *out, int out_size, mlx5_async_cbk_t callback,
897 struct mlx5_async_work *work);
898
e126ba97
EC
899int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
900 int out_size);
4525abea
MD
901int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
902 void *out, int out_size);
c4f287c4
SM
903void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
904
905int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
906int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
907int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 908void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
909void mlx5_health_cleanup(struct mlx5_core_dev *dev);
910int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 911void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 912void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 913void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 914void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
311c7c71 915int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
388ca8be
YC
916 struct mlx5_frag_buf *buf, int node);
917int mlx5_buf_alloc(struct mlx5_core_dev *dev,
918 int size, struct mlx5_frag_buf *buf);
919void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
920int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
921 struct mlx5_frag_buf *buf, int node);
922void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
923struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
924 gfp_t flags, int npages);
925void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
926 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
927void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
928void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
929int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
930 struct mlx5_core_mkey *mkey,
e355477e
JG
931 struct mlx5_async_ctx *async_ctx, u32 *in,
932 int inlen, u32 *out, int outlen,
933 mlx5_async_cbk_t callback,
934 struct mlx5_async_work *context);
a606b0f6
MB
935int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
936 struct mlx5_core_mkey *mkey,
ec22eb53 937 u32 *in, int inlen);
a606b0f6
MB
938int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
939 struct mlx5_core_mkey *mkey);
940int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 941 u32 *out, int outlen);
e126ba97
EC
942int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
943int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 944int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 945void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 946void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
947void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
948void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 949 s32 npages, bool ec_function);
cd23b14b 950int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
951int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
952void mlx5_register_debugfs(void);
953void mlx5_unregister_debugfs(void);
388ca8be
YC
954
955void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1c1b5228 956void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
0b6e26ce
DT
957int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
958 unsigned int *irqn);
e126ba97
EC
959int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
960int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
961
962int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
963void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
964int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
965 int size_in, void *data_out, int size_out,
966 u16 reg_num, int arg, int write);
adb0c954 967
e126ba97 968int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
969int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
970 int node);
e126ba97
EC
971void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
972
e126ba97
EC
973const char *mlx5_command_str(int command);
974int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
975void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
976int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
977 int npsvs, u32 *sig_index);
978int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 979void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
980int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
981 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
982int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
983 u8 port_num, void *out, size_t sz);
e126ba97 984
1466cc5b
YP
985int mlx5_init_rl_table(struct mlx5_core_dev *dev);
986void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
987int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
988 struct mlx5_rate_limit *rl);
989void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 990bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
05d3ac97
BW
991bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
992 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
993int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
994 bool map_wc, bool fast_path);
995void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 996
f2f3df55
SM
997unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
998struct cpumask *
999mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1000unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1001int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1002 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1003 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1004
e3297246
EC
1005static inline int fw_initializing(struct mlx5_core_dev *dev)
1006{
1007 return ioread32be(&dev->iseg->initializing) >> 31;
1008}
1009
e126ba97
EC
1010static inline u32 mlx5_mkey_to_idx(u32 mkey)
1011{
1012 return mkey >> 8;
1013}
1014
1015static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1016{
1017 return mkey_idx << 8;
1018}
1019
746b5583
EC
1020static inline u8 mlx5_mkey_variant(u32 mkey)
1021{
1022 return mkey & 0xff;
1023}
1024
e126ba97
EC
1025enum {
1026 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1027 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1028};
1029
1030enum {
8b7ff7f3 1031 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1032 MLX5_IMR_MTT_CACHE_ENTRY,
1033 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1034 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1035};
1036
64613d94
SM
1037enum {
1038 MLX5_INTERFACE_PROTOCOL_IB = 0,
1039 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1040};
1041
9603b61d
JM
1042struct mlx5_interface {
1043 void * (*add)(struct mlx5_core_dev *dev);
1044 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1045 int (*attach)(struct mlx5_core_dev *dev, void *context);
1046 void (*detach)(struct mlx5_core_dev *dev, void *context);
64613d94 1047 int protocol;
9603b61d
JM
1048 struct list_head list;
1049};
1050
1051int mlx5_register_interface(struct mlx5_interface *intf);
1052void mlx5_unregister_interface(struct mlx5_interface *intf);
20902be4
SM
1053int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1054int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1055
211e6c80 1056int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1057
3bc34f3b
AH
1058int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1059int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1060bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1061bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1062bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1063bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1064struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
71a0ff65
MD
1065int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1066 u64 *values,
1067 int num_counters,
1068 size_t *offsets);
01187175
EC
1069struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1070void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1071
f6a8a19b 1072#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1073struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1074 struct ib_device *ibdev,
1075 const char *name,
1076 void (*setup)(struct net_device *));
693dfd5a 1077#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1078int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1079 struct ib_device *device,
1080 struct rdma_netdev_alloc_params *params);
693dfd5a 1081
e126ba97
EC
1082struct mlx5_profile {
1083 u64 mask;
f241e749 1084 u8 log_max_qp;
e126ba97
EC
1085 struct {
1086 int size;
1087 int limit;
1088 } mr_cache[MAX_MR_CACHE_ENTRIES];
1089};
1090
fc50db98
EC
1091enum {
1092 MLX5_PCI_DEV_IS_VF = 1 << 0,
1093};
1094
1095static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1096{
1097 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1098}
1099
591905ba
BW
1100static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1101{
1102 return dev->caps.embedded_cpu;
1103}
1104
7f0d11c7
BW
1105static inline bool mlx5_core_is_ecpf_esw_manager(struct mlx5_core_dev *dev)
1106{
1107 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1108}
1109
81cd229c
BW
1110static inline bool mlx5_ecpf_vport_exists(struct mlx5_core_dev *dev)
1111{
1112 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1113}
1114
feb39369
BW
1115#define MLX5_HOST_PF_MAX_VFS (127u)
1116static inline u16 mlx5_core_max_vfs(struct mlx5_core_dev *dev)
1117{
1118 if (mlx5_core_is_ecpf_esw_manager(dev))
1119 return MLX5_HOST_PF_MAX_VFS;
1120 else
1121 return pci_sriov_get_totalvfs(dev->pdev);
1122}
1123
707c4602
MD
1124static inline int mlx5_get_gid_table_len(u16 param)
1125{
1126 if (param > 4) {
1127 pr_warn("gid table length is zero\n");
1128 return 0;
1129 }
1130
1131 return 8 * (1 << param);
1132}
1133
1466cc5b
YP
1134static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1135{
1136 return !!(dev->priv.rl_table.max_size);
1137}
1138
32f69e4b
DJ
1139static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1140{
1141 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1142 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1143}
1144
1145static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1146{
1147 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1148}
1149
1150static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1151{
1152 return mlx5_core_is_mp_slave(dev) ||
1153 mlx5_core_is_mp_master(dev);
1154}
1155
7fd8aefb
DJ
1156static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1157{
32f69e4b
DJ
1158 if (!mlx5_core_mp_enabled(dev))
1159 return 1;
1160
1161 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1162}
1163
020446e0
EC
1164enum {
1165 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1166};
1167
e126ba97 1168#endif /* MLX5_DRIVER_H */