RDMA/mlx5: Store in the cache mkeys instead of mrs
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
6ecde51d 52
e126ba97
EC
53#include <linux/mlx5/device.h>
54#include <linux/mlx5/doorbell.h>
41069256 55#include <linux/mlx5/eq.h>
7c39afb3
FD
56#include <linux/timecounter.h>
57#include <linux/ptp_clock_kernel.h>
1e34f3ef 58#include <net/devlink.h>
e126ba97 59
17a7612b
LR
60#define MLX5_ADEV_NAME "mlx5_core"
61
3663ad34
SD
62#define MLX5_IRQ_EQ_CTRL (U8_MAX)
63
e126ba97
EC
64enum {
65 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
66};
67
68enum {
e126ba97
EC
69 MLX5_CMD_WQ_MAX_NAME = 32,
70};
71
72enum {
73 CMD_OWNER_SW = 0x0,
74 CMD_OWNER_HW = 0x1,
75 CMD_STATUS_SUCCESS = 0,
76};
77
78enum mlx5_sqp_t {
79 MLX5_SQP_SMI = 0,
80 MLX5_SQP_GSI = 1,
81 MLX5_SQP_IEEE_1588 = 2,
82 MLX5_SQP_SNIFFER = 3,
83 MLX5_SQP_SYNC_UMR = 4,
84};
85
86enum {
4cd14d44 87 MLX5_MAX_PORTS = 4,
e126ba97
EC
88};
89
e126ba97 90enum {
a60109dc
YC
91 MLX5_ATOMIC_MODE_OFFSET = 16,
92 MLX5_ATOMIC_MODE_IB_COMP = 1,
93 MLX5_ATOMIC_MODE_CX = 2,
94 MLX5_ATOMIC_MODE_8B = 3,
95 MLX5_ATOMIC_MODE_16B = 4,
96 MLX5_ATOMIC_MODE_32B = 5,
97 MLX5_ATOMIC_MODE_64B = 6,
98 MLX5_ATOMIC_MODE_128B = 7,
99 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
100};
101
e126ba97 102enum {
415a64aa 103 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
104 MLX5_REG_QETCR = 0x4005,
105 MLX5_REG_QTCT = 0x400a,
415a64aa 106 MLX5_REG_QPDPM = 0x4013,
c02762eb 107 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
108 MLX5_REG_DCBX_PARAM = 0x4020,
109 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
110 MLX5_REG_FPGA_CAP = 0x4022,
111 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 112 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 113 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
114 MLX5_REG_PCAP = 0x5001,
115 MLX5_REG_PMTU = 0x5003,
116 MLX5_REG_PTYS = 0x5004,
117 MLX5_REG_PAOS = 0x5006,
3c2d18ef 118 MLX5_REG_PFCC = 0x5007,
efea389d 119 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
120 MLX5_REG_PPTB = 0x500b,
121 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
122 MLX5_REG_PMAOS = 0x5012,
123 MLX5_REG_PUDE = 0x5009,
124 MLX5_REG_PMPE = 0x5010,
125 MLX5_REG_PELC = 0x500e,
a124d13e 126 MLX5_REG_PVLC = 0x500f,
94cb1ebb 127 MLX5_REG_PCMR = 0x5041,
36830159 128 MLX5_REG_PDDR = 0x5031,
bb64143e 129 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 130 MLX5_REG_PPLM = 0x5023,
cfdcbcea 131 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
132 MLX5_REG_NODE_DESC = 0x6001,
133 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 134 MLX5_REG_MCIA = 0x9014,
06939536 135 MLX5_REG_MFRL = 0x9028,
da54d24e 136 MLX5_REG_MLCR = 0x902b,
5a1023de 137 MLX5_REG_MRTC = 0x902d,
eff8ea8f
FD
138 MLX5_REG_MTRC_CAP = 0x9040,
139 MLX5_REG_MTRC_CONF = 0x9041,
140 MLX5_REG_MTRC_STDB = 0x9042,
141 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 142 MLX5_REG_MPEIN = 0x9050,
8ed1a630 143 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
144 MLX5_REG_MTPPS = 0x9053,
145 MLX5_REG_MTPPSE = 0x9054,
ae02d415 146 MLX5_REG_MTUTC = 0x9055,
5e022dd3 147 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 148 MLX5_REG_MCQS = 0x9060,
47176289
OG
149 MLX5_REG_MCQI = 0x9061,
150 MLX5_REG_MCC = 0x9062,
151 MLX5_REG_MCDA = 0x9063,
cfdcbcea 152 MLX5_REG_MCAM = 0x907f,
bab58ba1 153 MLX5_REG_MIRC = 0x9162,
88b3d5c9 154 MLX5_REG_SBCAM = 0xB01F,
609b8272 155 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 156 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
157};
158
415a64aa
HN
159enum mlx5_qpts_trust_state {
160 MLX5_QPTS_TRUST_PCP = 1,
161 MLX5_QPTS_TRUST_DSCP = 2,
162};
163
341c5ee2
HN
164enum mlx5_dcbx_oper_mode {
165 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
166 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
167};
168
da7525d2
EBE
169enum {
170 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
171 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
172 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
173 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
174};
175
e420f0c0
HE
176enum mlx5_page_fault_resume_flags {
177 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
178 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
179 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
180 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
181};
182
e126ba97
EC
183enum dbg_rsc_type {
184 MLX5_DBG_RSC_QP,
185 MLX5_DBG_RSC_EQ,
186 MLX5_DBG_RSC_CQ,
187};
188
7ecf6d8f
BW
189enum port_state_policy {
190 MLX5_POLICY_DOWN = 0,
191 MLX5_POLICY_UP = 1,
192 MLX5_POLICY_FOLLOW = 2,
193 MLX5_POLICY_INVALID = 0xffffffff
194};
195
386e75af
HN
196enum mlx5_coredev_type {
197 MLX5_COREDEV_PF,
1958fc2f
PP
198 MLX5_COREDEV_VF,
199 MLX5_COREDEV_SF,
386e75af
HN
200};
201
e126ba97 202struct mlx5_field_desc {
e126ba97
EC
203 int i;
204};
205
206struct mlx5_rsc_debug {
207 struct mlx5_core_dev *dev;
208 void *object;
209 enum dbg_rsc_type type;
210 struct dentry *root;
b6ca09cb 211 struct mlx5_field_desc fields[];
e126ba97
EC
212};
213
214enum mlx5_dev_event {
58d180b3 215 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 216 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
217};
218
4c916a79 219enum mlx5_port_status {
6fa1bcab
AS
220 MLX5_PORT_UP = 1,
221 MLX5_PORT_DOWN = 2,
4c916a79
RS
222};
223
f7936ddd
EBE
224enum mlx5_cmdif_state {
225 MLX5_CMDIF_STATE_UNINITIALIZED,
226 MLX5_CMDIF_STATE_UP,
227 MLX5_CMDIF_STATE_DOWN,
228};
229
e126ba97
EC
230struct mlx5_cmd_first {
231 __be32 data[4];
232};
233
234struct mlx5_cmd_msg {
235 struct list_head list;
0ac3ea70 236 struct cmd_msg_cache *parent;
e126ba97
EC
237 u32 len;
238 struct mlx5_cmd_first first;
239 struct mlx5_cmd_mailbox *next;
240};
241
242struct mlx5_cmd_debug {
243 struct dentry *dbg_root;
e126ba97
EC
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
34f46ae0
MS
267 /* number of times command failed */
268 u64 failed;
269 /* number of times command failed on bad status returned by FW */
270 u64 failed_mbox_status;
271 /* last command failed returned errno */
272 u32 last_failed_errno;
273 /* last bad status returned by FW */
274 u8 last_failed_mbox_status;
1d2c717b
MS
275 /* last command failed syndrome returned by FW */
276 u32 last_failed_syndrome;
e126ba97 277 struct dentry *root;
e126ba97
EC
278 /* protect command average calculations */
279 spinlock_t lock;
280};
281
282struct mlx5_cmd {
71edc69c
SM
283 struct mlx5_nb nb;
284
f7936ddd 285 enum mlx5_cmdif_state state;
64599cca
EC
286 void *cmd_alloc_buf;
287 dma_addr_t alloc_dma;
288 int alloc_size;
e126ba97
EC
289 void *cmd_buf;
290 dma_addr_t dma;
291 u16 cmdif_rev;
292 u8 log_sz;
293 u8 log_stride;
294 int max_reg_cmds;
295 int events;
296 u32 __iomem *vector;
297
298 /* protect command queue allocations
299 */
300 spinlock_t alloc_lock;
301
302 /* protect token allocations
303 */
304 spinlock_t token_lock;
305 u8 token;
306 unsigned long bitmask;
307 char wq_name[MLX5_CMD_WQ_MAX_NAME];
308 struct workqueue_struct *wq;
309 struct semaphore sem;
310 struct semaphore pages_sem;
311 int mode;
d43b7007 312 u16 allowed_opcode;
e126ba97 313 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 314 struct dma_pool *pool;
e126ba97 315 struct mlx5_cmd_debug dbg;
0ac3ea70 316 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 317 int checksum_disabled;
2553f421 318 struct mlx5_cmd_stats *stats;
e126ba97
EC
319};
320
e126ba97
EC
321struct mlx5_cmd_mailbox {
322 void *buf;
323 dma_addr_t dma;
324 struct mlx5_cmd_mailbox *next;
325};
326
327struct mlx5_buf_list {
328 void *buf;
329 dma_addr_t map;
330};
331
1c1b5228
TT
332struct mlx5_frag_buf {
333 struct mlx5_buf_list *frags;
334 int npages;
335 int size;
336 u8 page_shift;
337};
338
388ca8be 339struct mlx5_frag_buf_ctrl {
4972e6fa 340 struct mlx5_buf_list *frags;
388ca8be 341 u32 sz_m1;
8d71e818 342 u16 frag_sz_m1;
a0903622 343 u16 strides_offset;
388ca8be
YC
344 u8 log_sz;
345 u8 log_stride;
346 u8 log_frag_strides;
347};
348
3121e3c4
SG
349struct mlx5_core_psv {
350 u32 psv_idx;
351 struct psv_layout {
352 u32 pd;
353 u16 syndrome;
354 u16 reserved;
355 u16 bg;
356 u16 app_tag;
357 u32 ref_tag;
358 } psv;
359};
360
361struct mlx5_core_sig_ctx {
362 struct mlx5_core_psv psv_memory;
363 struct mlx5_core_psv psv_wire;
d5436ba0
SG
364 struct ib_sig_err err_item;
365 bool sig_status_checked;
366 bool sig_err_exists;
367 u32 sigerr_count;
3121e3c4 368};
e126ba97 369
d9aaed83
AK
370#define MLX5_24BIT_MASK ((1 << 24) - 1)
371
5903325a 372enum mlx5_res_type {
e2013b21 373 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
374 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
375 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
376 MLX5_RES_SRQ = 3,
377 MLX5_RES_XSRQ = 4,
5b3ec3fc 378 MLX5_RES_XRQ = 5,
57cda166 379 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
380};
381
382struct mlx5_core_rsc_common {
383 enum mlx5_res_type res;
94f3e14e 384 refcount_t refcount;
5903325a
EC
385 struct completion free;
386};
387
a6d51b68 388struct mlx5_uars_page {
e126ba97 389 void __iomem *map;
a6d51b68
EC
390 bool wc;
391 u32 index;
392 struct list_head list;
393 unsigned int bfregs;
394 unsigned long *reg_bitmap; /* for non fast path bf regs */
395 unsigned long *fp_bitmap;
396 unsigned int reg_avail;
397 unsigned int fp_avail;
398 struct kref ref_count;
399 struct mlx5_core_dev *mdev;
e126ba97
EC
400};
401
a6d51b68
EC
402struct mlx5_bfreg_head {
403 /* protect blue flame registers allocations */
404 struct mutex lock;
405 struct list_head list;
406};
407
408struct mlx5_bfreg_data {
409 struct mlx5_bfreg_head reg_head;
410 struct mlx5_bfreg_head wc_head;
411};
412
413struct mlx5_sq_bfreg {
414 void __iomem *map;
415 struct mlx5_uars_page *up;
416 bool wc;
417 u32 index;
418 unsigned int offset;
419};
e126ba97
EC
420
421struct mlx5_core_health {
422 struct health_buffer __iomem *health;
423 __be32 __iomem *health_counter;
424 struct timer_list timer;
e126ba97
EC
425 u32 prev;
426 int miss_counter;
d1bf0e2c 427 u8 synd;
63cbc552 428 u32 fatal_error;
8b9d8baa 429 u32 crdump_size;
05ac2c0b
MHY
430 /* wq spinlock to synchronize draining */
431 spinlock_t wq_lock;
ac6ea6e8 432 struct workqueue_struct *wq;
05ac2c0b 433 unsigned long flags;
b3bd076f 434 struct work_struct fatal_report_work;
d1bf0e2c 435 struct work_struct report_work;
1e34f3ef 436 struct devlink_health_reporter *fw_reporter;
96c82cdf 437 struct devlink_health_reporter *fw_fatal_reporter;
5a1023de 438 struct delayed_work update_fw_log_ts_work;
e126ba97
EC
439};
440
e126ba97 441struct mlx5_qp_table {
451be51c 442 struct notifier_block nb;
221c14f3 443
e126ba97
EC
444 /* protect radix tree
445 */
446 spinlock_t lock;
447 struct radix_tree_root tree;
448};
449
846e4373
YH
450enum {
451 MLX5_PF_NOTIFY_DISABLE_VF,
452 MLX5_PF_NOTIFY_ENABLE_VF,
453};
454
fc50db98
EC
455struct mlx5_vf_context {
456 int enabled;
7ecf6d8f
BW
457 u64 port_guid;
458 u64 node_guid;
4bbd4923
DG
459 /* Valid bits are used to validate administrative guid only.
460 * Enabled after ndo_set_vf_guid
461 */
462 u8 port_guid_valid:1;
463 u8 node_guid_valid:1;
7ecf6d8f 464 enum port_state_policy policy;
846e4373 465 struct blocking_notifier_head notifier;
fc50db98
EC
466};
467
468struct mlx5_core_sriov {
469 struct mlx5_vf_context *vfs_ctx;
470 int num_vfs;
86eec50b 471 u16 max_vfs;
fc50db98
EC
472};
473
558101f1
GT
474struct mlx5_fc_pool {
475 struct mlx5_core_dev *dev;
476 struct mutex pool_lock; /* protects pool lists */
477 struct list_head fully_used;
478 struct list_head partially_used;
479 struct list_head unused;
480 int available_fcs;
481 int used_fcs;
482 int threshold;
483};
484
43a335e0 485struct mlx5_fc_stats {
12d6066c
VB
486 spinlock_t counters_idr_lock; /* protects counters_idr */
487 struct idr counters_idr;
9aff93d7 488 struct list_head counters;
83033688 489 struct llist_head addlist;
6e5e2283 490 struct llist_head dellist;
43a335e0
AV
491
492 struct workqueue_struct *wq;
493 struct delayed_work work;
494 unsigned long next_query;
f6dfb4c3 495 unsigned long sampling_interval; /* jiffies */
6f06e04b 496 u32 *bulk_query_out;
b247f32a
AH
497 int bulk_query_len;
498 size_t num_counters;
499 bool bulk_query_alloc_failed;
500 unsigned long next_bulk_query_alloc;
558101f1 501 struct mlx5_fc_pool fc_pool;
43a335e0
AV
502};
503
69c1280b 504struct mlx5_events;
eeb66cdb 505struct mlx5_mpfs;
073bb189 506struct mlx5_eswitch;
7907f23a 507struct mlx5_lag;
fadd59fc 508struct mlx5_devcom;
38b9f903 509struct mlx5_fw_reset;
f2f3df55 510struct mlx5_eq_table;
561aa15a 511struct mlx5_irq_table;
f3196bb0 512struct mlx5_vhca_state_notifier;
90d010b8 513struct mlx5_sf_dev_table;
8f010541
PP
514struct mlx5_sf_hw_table;
515struct mlx5_sf_table;
073bb189 516
05d3ac97
BW
517struct mlx5_rate_limit {
518 u32 rate;
519 u32 max_burst_sz;
520 u16 typical_pkt_sz;
521};
522
1466cc5b 523struct mlx5_rl_entry {
1326034b 524 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 525 u64 refcount;
4c4c0a89 526 u16 index;
1326034b
YH
527 u16 uid;
528 u8 dedicated : 1;
1466cc5b
YP
529};
530
531struct mlx5_rl_table {
532 /* protect rate limit table */
533 struct mutex rl_lock;
534 u16 max_size;
535 u32 max_rate;
536 u32 min_rate;
537 struct mlx5_rl_entry *rl_entry;
6b30b6d4 538 u64 refcount;
1466cc5b
YP
539};
540
80f09dfc
MG
541struct mlx5_core_roce {
542 struct mlx5_flow_table *ft;
543 struct mlx5_flow_group *fg;
544 struct mlx5_flow_handle *allow_rule;
545};
546
a925b5e3
LR
547enum {
548 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
549 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
550 /* Set during device detach to block any further devices
551 * creation/deletion on drivers rescan. Unset during device attach.
552 */
553 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
a925b5e3
LR
554};
555
556struct mlx5_adev {
557 struct auxiliary_device adev;
558 struct mlx5_core_dev *mdev;
559 int idx;
560};
561
66771a1c
MS
562struct mlx5_debugfs_entries {
563 struct dentry *dbg_root;
564 struct dentry *qp_debugfs;
565 struct dentry *eq_debugfs;
566 struct dentry *cq_debugfs;
567 struct dentry *cmdif_debugfs;
4e05cbf0 568 struct dentry *pages_debugfs;
7f46a0b7 569 struct dentry *lag_debugfs;
66771a1c
MS
570};
571
4a98544d 572struct mlx5_ft_pool;
e126ba97 573struct mlx5_priv {
561aa15a
YA
574 /* IRQ table valid only for real pci devices PF or VF */
575 struct mlx5_irq_table *irq_table;
f2f3df55 576 struct mlx5_eq_table *eq_table;
e126ba97
EC
577
578 /* pages stuff */
0cf53c12 579 struct mlx5_nb pg_nb;
e126ba97 580 struct workqueue_struct *pg_wq;
d6945242 581 struct xarray page_root_xa;
4e05cbf0 582 u32 fw_pages;
6aec21f6 583 atomic_t reg_pages;
bf0bf77f 584 struct list_head free_list;
4e05cbf0
MS
585 u32 vfs_pages;
586 u32 host_pf_pages;
32071187
MS
587 u32 fw_pages_alloc_failed;
588 u32 give_pages_dropped;
589 u32 reclaim_pages_discard;
e126ba97
EC
590
591 struct mlx5_core_health health;
3d347b1b 592 struct list_head traps;
e126ba97 593
66771a1c 594 struct mlx5_debugfs_entries dbg;
e126ba97 595
e126ba97 596 /* start: alloc staff */
39c538d6 597 /* protect buffer allocation according to numa node */
311c7c71
SM
598 struct mutex alloc_mutex;
599 int numa_node;
600
e126ba97
EC
601 struct mutex pgdir_mutex;
602 struct list_head pgdir_list;
603 /* end: alloc staff */
e126ba97 604
9603b61d
JM
605 struct list_head ctx_list;
606 spinlock_t ctx_lock;
a925b5e3
LR
607 struct mlx5_adev **adev;
608 int adev_idx;
02039fb6 609 struct mlx5_events *events;
97834eba 610
fba53f7b 611 struct mlx5_flow_steering *steering;
eeb66cdb 612 struct mlx5_mpfs *mpfs;
073bb189 613 struct mlx5_eswitch *eswitch;
fc50db98 614 struct mlx5_core_sriov sriov;
7907f23a 615 struct mlx5_lag *lag;
a925b5e3 616 u32 flags;
fadd59fc 617 struct mlx5_devcom *devcom;
38b9f903 618 struct mlx5_fw_reset *fw_reset;
80f09dfc 619 struct mlx5_core_roce roce;
43a335e0 620 struct mlx5_fc_stats fc_stats;
1466cc5b 621 struct mlx5_rl_table rl_table;
4a98544d 622 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 623
a6d51b68 624 struct mlx5_bfreg_data bfregs;
01187175 625 struct mlx5_uars_page *uar;
f3196bb0
PP
626#ifdef CONFIG_MLX5_SF
627 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 628 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 629 struct mlx5_core_dev *parent_mdev;
f3196bb0 630#endif
8f010541
PP
631#ifdef CONFIG_MLX5_SF_MANAGER
632 struct mlx5_sf_hw_table *sf_hw_table;
633 struct mlx5_sf_table *sf_table;
634#endif
e126ba97
EC
635};
636
89d44f0a 637enum mlx5_device_state {
8e792700 638 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
639 MLX5_DEVICE_STATE_INTERNAL_ERROR,
640};
641
642enum mlx5_interface_state {
b3cb5388 643 MLX5_INTERFACE_STATE_UP = BIT(0),
8324a02c 644 MLX5_BREAK_FW_WAIT = BIT(1),
89d44f0a
MD
645};
646
647enum mlx5_pci_status {
648 MLX5_PCI_STATUS_DISABLED,
649 MLX5_PCI_STATUS_ENABLED,
650};
651
d9aaed83
AK
652enum mlx5_pagefault_type_flags {
653 MLX5_PFAULT_REQUESTOR = 1 << 0,
654 MLX5_PFAULT_WRITE = 1 << 1,
655 MLX5_PFAULT_RDMA = 1 << 2,
656};
657
b50d292b 658struct mlx5_td {
80a2a902
YA
659 /* protects tirs list changes while tirs refresh */
660 struct mutex list_lock;
b50d292b
HHZ
661 struct list_head tirs_list;
662 u32 tdn;
663};
664
665struct mlx5e_resources {
c276aae8
RD
666 struct mlx5e_hw_objs {
667 u32 pdn;
668 struct mlx5_td td;
83fec3f1 669 u32 mkey;
c276aae8
RD
670 struct mlx5_sq_bfreg bfreg;
671 } hw_objs;
c27971d0 672 struct devlink_port dl_port;
7a9fb35e 673 struct net_device *uplink_netdev;
b50d292b
HHZ
674};
675
c9b9dcb4
AL
676enum mlx5_sw_icm_type {
677 MLX5_SW_ICM_TYPE_STEERING,
678 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
66765836 679 MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN,
c9b9dcb4
AL
680};
681
52ec462e
IT
682#define MLX5_MAX_RESERVED_GIDS 8
683
684struct mlx5_rsvd_gids {
685 unsigned int start;
686 unsigned int count;
687 struct ida ida;
688};
689
7c39afb3
FD
690#define MAX_PIN_NUM 8
691struct mlx5_pps {
692 u8 pin_caps[MAX_PIN_NUM];
693 struct work_struct out_work;
694 u64 start[MAX_PIN_NUM];
695 u8 enabled;
696};
697
d6f3dc8f 698struct mlx5_timer {
7c39afb3
FD
699 struct cyclecounter cycles;
700 struct timecounter tc;
7c39afb3
FD
701 u32 nominal_c_mult;
702 unsigned long overflow_period;
703 struct delayed_work overflow_work;
d6f3dc8f
EBE
704};
705
706struct mlx5_clock {
707 struct mlx5_nb pps_nb;
708 seqlock_t lock;
709 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
710 struct ptp_clock *ptp;
711 struct ptp_clock_info ptp_info;
712 struct mlx5_pps pps_info;
d6f3dc8f 713 struct mlx5_timer timer;
7c39afb3
FD
714};
715
c9b9dcb4 716struct mlx5_dm;
f53aaa31 717struct mlx5_fw_tracer;
358aa5ce 718struct mlx5_vxlan;
0ccc171e 719struct mlx5_geneve;
87175120 720struct mlx5_hv_vhca;
f53aaa31 721
c9b9dcb4
AL
722#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
723#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
724
3410fbcd
MG
725enum {
726 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
727 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
728};
729
730enum {
731 MR_CACHE_LAST_STD_ENTRY = 20,
732 MLX5_IMR_MTT_CACHE_ENTRY,
733 MLX5_IMR_KSM_CACHE_ENTRY,
734 MAX_MR_CACHE_ENTRIES
735};
736
737struct mlx5_profile {
738 u64 mask;
739 u8 log_max_qp;
740 struct {
741 int size;
742 int limit;
743 } mr_cache[MAX_MR_CACHE_ENTRIES];
744};
745
5958a6fa
PP
746struct mlx5_hca_cap {
747 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
748 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
749};
750
e126ba97 751struct mlx5_core_dev {
27b942fb 752 struct device *device;
386e75af 753 enum mlx5_coredev_type coredev_type;
e126ba97 754 struct pci_dev *pdev;
89d44f0a
MD
755 /* sync pci state */
756 struct mutex pci_status_mutex;
757 enum mlx5_pci_status pci_status;
e126ba97
EC
758 u8 rev_id;
759 char board_id[MLX5_BOARD_ID_LEN];
760 struct mlx5_cmd cmd;
71862561 761 struct {
48f02eef 762 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 763 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 764 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 765 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 766 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 767 u8 embedded_cpu;
71862561 768 } caps;
5945e1ad 769 struct mlx5_timeouts *timeouts;
59c9d35e 770 u64 sys_image_guid;
e126ba97
EC
771 phys_addr_t iseg_base;
772 struct mlx5_init_seg __iomem *iseg;
aa8106f1 773 phys_addr_t bar_addr;
89d44f0a
MD
774 enum mlx5_device_state state;
775 /* sync interface state */
776 struct mutex intf_state_mutex;
5fc7197d 777 unsigned long intf_state;
e126ba97 778 struct mlx5_priv priv;
3410fbcd 779 struct mlx5_profile profile;
f62b8bb8 780 u32 issi;
b50d292b 781 struct mlx5e_resources mlx5e_res;
c9b9dcb4 782 struct mlx5_dm *dm;
358aa5ce 783 struct mlx5_vxlan *vxlan;
0ccc171e 784 struct mlx5_geneve *geneve;
52ec462e
IT
785 struct {
786 struct mlx5_rsvd_gids reserved_gids;
734dc065 787 u32 roce_en;
52ec462e 788 } roce;
e29341fb
IT
789#ifdef CONFIG_MLX5_FPGA
790 struct mlx5_fpga_device *fpga;
5a7b27eb 791#endif
7c39afb3 792 struct mlx5_clock clock;
24d33d2c 793 struct mlx5_ib_clock_info *clock_info;
f53aaa31 794 struct mlx5_fw_tracer *tracer;
12206b17 795 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 796 u32 vsc_addr;
87175120 797 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
798};
799
800struct mlx5_db {
801 __be32 *db;
802 union {
803 struct mlx5_db_pgdir *pgdir;
804 struct mlx5_ib_user_db_page *user_page;
805 } u;
806 dma_addr_t dma;
807 int index;
808};
809
6b367174
JK
810enum {
811 MLX5_COMP_EQ_SIZE = 1024,
812};
813
adb0c954
SM
814enum {
815 MLX5_PTYS_IB = 1 << 0,
816 MLX5_PTYS_EN = 1 << 2,
817};
818
e126ba97
EC
819typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
820
73dd3a48
MHY
821enum {
822 MLX5_CMD_ENT_STATE_PENDING_COMP,
823};
824
e126ba97 825struct mlx5_cmd_work_ent {
73dd3a48 826 unsigned long state;
e126ba97
EC
827 struct mlx5_cmd_msg *in;
828 struct mlx5_cmd_msg *out;
746b5583
EC
829 void *uout;
830 int uout_size;
e126ba97 831 mlx5_cmd_cbk_t callback;
65ee6708 832 struct delayed_work cb_timeout_work;
e126ba97 833 void *context;
746b5583 834 int idx;
17d00e83 835 struct completion handling;
e126ba97
EC
836 struct completion done;
837 struct mlx5_cmd *cmd;
838 struct work_struct work;
839 struct mlx5_cmd_layout *lay;
840 int ret;
841 int page_queue;
842 u8 status;
843 u8 token;
14a70046
TG
844 u64 ts1;
845 u64 ts2;
746b5583 846 u16 op;
4525abea 847 bool polling;
50b2412b
EBE
848 /* Track the max comp handlers */
849 refcount_t refcnt;
e126ba97
EC
850};
851
852struct mlx5_pas {
853 u64 pa;
854 u8 log_sz;
855};
856
707c4602
MD
857enum phy_port_state {
858 MLX5_AAA_111
859};
860
861struct mlx5_hca_vport_context {
862 u32 field_select;
863 bool sm_virt_aware;
864 bool has_smi;
865 bool has_raw;
866 enum port_state_policy policy;
867 enum phy_port_state phys_state;
868 enum ib_port_state vport_state;
869 u8 port_physical_state;
870 u64 sys_image_guid;
871 u64 port_guid;
872 u64 node_guid;
873 u32 cap_mask1;
874 u32 cap_mask1_perm;
4106a758
MG
875 u16 cap_mask2;
876 u16 cap_mask2_perm;
707c4602
MD
877 u16 lid;
878 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
879 u8 lmc;
880 u8 subnet_timeout;
881 u16 sm_lid;
882 u8 sm_sl;
883 u16 qkey_violation_counter;
884 u16 pkey_violation_counter;
885 bool grh_required;
886};
887
e126ba97
EC
888#define STRUCT_FIELD(header, field) \
889 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
890 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
891
e126ba97
EC
892extern struct dentry *mlx5_debugfs_root;
893
894static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
895{
896 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
897}
898
899static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
900{
901 return ioread32be(&dev->iseg->fw_rev) >> 16;
902}
903
904static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
905{
906 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
907}
908
3bcdb17a
SG
909static inline u32 mlx5_base_mkey(const u32 key)
910{
911 return key & 0xffffff00u;
912}
913
26bf3090
TT
914static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
915{
916 return ((u32)1 << log_sz) << log_stride;
917}
918
4972e6fa
TT
919static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
920 u8 log_stride, u8 log_sz,
a0903622 921 u16 strides_offset,
d7037ad7 922 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 923{
4972e6fa 924 fbc->frags = frags;
3a2f7033
TT
925 fbc->log_stride = log_stride;
926 fbc->log_sz = log_sz;
388ca8be
YC
927 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
928 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
929 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
930 fbc->strides_offset = strides_offset;
931}
932
4972e6fa
TT
933static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
934 u8 log_stride, u8 log_sz,
d7037ad7
TT
935 struct mlx5_frag_buf_ctrl *fbc)
936{
4972e6fa 937 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
938}
939
388ca8be
YC
940static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
941 u32 ix)
942{
d7037ad7
TT
943 unsigned int frag;
944
945 ix += fbc->strides_offset;
946 frag = ix >> fbc->log_frag_strides;
388ca8be 947
4972e6fa 948 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
949}
950
37fdffb2
TT
951static inline u32
952mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
953{
954 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
955
956 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
957}
958
d43b7007
EBE
959enum {
960 CMD_ALLOWED_OPCODE_ALL,
961};
962
e126ba97
EC
963void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
964void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 965void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 966
e355477e
JG
967struct mlx5_async_ctx {
968 struct mlx5_core_dev *dev;
969 atomic_t num_inflight;
970 struct wait_queue_head wait;
971};
972
973struct mlx5_async_work;
974
975typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
976
977struct mlx5_async_work {
978 struct mlx5_async_ctx *ctx;
979 mlx5_async_cbk_t user_callback;
34f46ae0 980 u16 opcode; /* cmd opcode */
0a415276 981 void *out; /* pointer to the cmd output buffer */
e355477e
JG
982};
983
984void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
985 struct mlx5_async_ctx *ctx);
986void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
987int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
988 void *out, int out_size, mlx5_async_cbk_t callback,
989 struct mlx5_async_work *work);
0a415276 990void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
f23519e5
SM
991int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
992int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
e126ba97
EC
993int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
994 int out_size);
bb7fc863
LR
995
996#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
997 ({ \
998 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
999 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
1000 })
1001
1002#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1003 ({ \
1004 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1005 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1006 })
1007
4525abea
MD
1008int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1009 void *out, int out_size);
b898ce7b 1010bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4
SM
1011
1012int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
52c368dc 1013void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
1014void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1015int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1016void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1017void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 1018void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1019void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1c1b5228
TT
1020int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1021 struct mlx5_frag_buf *buf, int node);
1022void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1023struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1024 gfp_t flags, int npages);
1025void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1026 struct mlx5_cmd_mailbox *head);
83fec3f1
AL
1027int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1028 int inlen);
1029int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1030int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1031 int outlen);
e126ba97
EC
1032int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1033int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1034int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1035void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1036void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97 1037void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
4e05cbf0
MS
1038void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1039void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
e126ba97 1040void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1041 s32 npages, bool ec_function);
cd23b14b 1042int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1043int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1044void mlx5_register_debugfs(void);
1045void mlx5_unregister_debugfs(void);
388ca8be 1046
1dcb6c36 1047void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1048void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1049int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1050int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1051int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1052
66771a1c 1053struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
9f818c8a 1054void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1055void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
45fee8ed
MS
1056int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1057 void *data_out, int size_out, u16 reg_id, int arg,
1058 int write, bool verbose);
e126ba97
EC
1059int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1060 int size_in, void *data_out, int size_out,
1061 u16 reg_num, int arg, int write);
adb0c954 1062
311c7c71
SM
1063int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1064 int node);
9b45bde8
TT
1065
1066static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1067{
1068 return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1069}
1070
e126ba97
EC
1071void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1072
e126ba97 1073const char *mlx5_command_str(int command);
9f818c8a 1074void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1075void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1076int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1077 int npsvs, u32 *sig_index);
1078int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1079void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1080int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1081 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1082int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1083 u8 port_num, void *out, size_t sz);
e126ba97 1084
1466cc5b
YP
1085int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1086void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1087int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1088 struct mlx5_rate_limit *rl);
1089void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1090bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1091int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1092 bool dedicated_entry, u16 *index);
1093void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1094bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1095 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1096int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1097 bool map_wc, bool fast_path);
1098void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1099
f2f3df55
SM
1100unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1101struct cpumask *
1102mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1103unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1104int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1105 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1106 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1107
e126ba97
EC
1108static inline u32 mlx5_mkey_to_idx(u32 mkey)
1109{
1110 return mkey >> 8;
1111}
1112
1113static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1114{
1115 return mkey_idx << 8;
1116}
1117
746b5583
EC
1118static inline u8 mlx5_mkey_variant(u32 mkey)
1119{
1120 return mkey & 0xff;
1121}
1122
241dc159 1123/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1124 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1125 * Optimise event queue dipatching.
1126 */
20902be4
SM
1127int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1128int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1129
1130/* Async-atomic event notifier used for forwarding
1131 * evetns from the event queue into the to mlx5 events dispatcher,
1132 * eswitch, clock and others.
1133 */
c0670781
YH
1134int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1135int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1136
241dc159
AL
1137/* Blocking event notifier used to forward SW events, used for slow path */
1138int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1139int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1140int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1141 void *data);
1142
211e6c80 1143int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1144
3bc34f3b
AH
1145int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1146int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1147bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1148bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
7907f23a 1149bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
af8c0e25
MB
1150bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1151bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
6a32047a 1152struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1153u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1154 struct net_device *slave);
71a0ff65
MD
1155int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1156 u64 *values,
1157 int num_counters,
1158 size_t *offsets);
af8c0e25 1159struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
34a30d76 1160u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
01187175
EC
1161struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1162void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1163int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1164 u64 length, u32 log_alignment, u16 uid,
1165 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1166int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1167 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1168
1695b97b
YH
1169struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1170void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1171
846e4373
YH
1172int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1173 int vf_id,
1174 struct notifier_block *nb);
1175void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1176 int vf_id,
1177 struct notifier_block *nb);
f6a8a19b 1178#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1179struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1180 struct ib_device *ibdev,
1181 const char *name,
1182 void (*setup)(struct net_device *));
693dfd5a 1183#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1184int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1185 struct ib_device *device,
1186 struct rdma_netdev_alloc_params *params);
e126ba97 1187
fc50db98
EC
1188enum {
1189 MLX5_PCI_DEV_IS_VF = 1 << 0,
1190};
1191
2752b823 1192static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1193{
386e75af 1194 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1195}
1196
e53a9d26
PP
1197static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1198{
1199 return dev->coredev_type == MLX5_COREDEV_VF;
1200}
1201
3b1e58aa 1202static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1203{
1204 return dev->caps.embedded_cpu;
1205}
1206
2752b823
PP
1207static inline bool
1208mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1209{
1210 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1211}
1212
2752b823 1213static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1214{
1215 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1216}
1217
2752b823 1218static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1219{
86eec50b 1220 return dev->priv.sriov.max_vfs;
feb39369
BW
1221}
1222
707c4602
MD
1223static inline int mlx5_get_gid_table_len(u16 param)
1224{
1225 if (param > 4) {
1226 pr_warn("gid table length is zero\n");
1227 return 0;
1228 }
1229
1230 return 8 * (1 << param);
1231}
1232
1466cc5b
YP
1233static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1234{
1235 return !!(dev->priv.rl_table.max_size);
1236}
1237
32f69e4b
DJ
1238static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1239{
1240 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1241 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1242}
1243
1244static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1245{
1246 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1247}
1248
1249static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1250{
1251 return mlx5_core_is_mp_slave(dev) ||
1252 mlx5_core_is_mp_master(dev);
1253}
1254
7fd8aefb
DJ
1255static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1256{
32f69e4b
DJ
1257 if (!mlx5_core_mp_enabled(dev))
1258 return 1;
1259
1260 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1261}
1262
2ec16ddd
RL
1263static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1264{
1021d064
RL
1265 int idx = MLX5_CAP_GEN(dev, native_port_num);
1266
1267 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1268 return idx - 1;
1269 else
1270 return PCI_FUNC(dev->pdev->devfn);
2ec16ddd
RL
1271}
1272
020446e0
EC
1273enum {
1274 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1275};
1276
7852546f 1277static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev)
cc9defcb
MG
1278{
1279 struct devlink *devlink = priv_to_devlink(dev);
1280 union devlink_param_value val;
fbfa97b4 1281 int err;
cc9defcb 1282
fbfa97b4
SD
1283 err = devlink_param_driverinit_value_get(devlink,
1284 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1285 &val);
1286 return err ? MLX5_CAP_GEN(dev, roce) : val.vbool;
cc9defcb
MG
1287}
1288
e126ba97 1289#endif /* MLX5_DRIVER_H */