net/mlx5: Move debugfs entries to separate struct
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
6ecde51d 52
e126ba97
EC
53#include <linux/mlx5/device.h>
54#include <linux/mlx5/doorbell.h>
41069256 55#include <linux/mlx5/eq.h>
7c39afb3
FD
56#include <linux/timecounter.h>
57#include <linux/ptp_clock_kernel.h>
1e34f3ef 58#include <net/devlink.h>
e126ba97 59
17a7612b
LR
60#define MLX5_ADEV_NAME "mlx5_core"
61
3663ad34
SD
62#define MLX5_IRQ_EQ_CTRL (U8_MAX)
63
e126ba97
EC
64enum {
65 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
66};
67
68enum {
e126ba97
EC
69 MLX5_CMD_WQ_MAX_NAME = 32,
70};
71
72enum {
73 CMD_OWNER_SW = 0x0,
74 CMD_OWNER_HW = 0x1,
75 CMD_STATUS_SUCCESS = 0,
76};
77
78enum mlx5_sqp_t {
79 MLX5_SQP_SMI = 0,
80 MLX5_SQP_GSI = 1,
81 MLX5_SQP_IEEE_1588 = 2,
82 MLX5_SQP_SNIFFER = 3,
83 MLX5_SQP_SYNC_UMR = 4,
84};
85
86enum {
87 MLX5_MAX_PORTS = 2,
88};
89
e126ba97 90enum {
a60109dc
YC
91 MLX5_ATOMIC_MODE_OFFSET = 16,
92 MLX5_ATOMIC_MODE_IB_COMP = 1,
93 MLX5_ATOMIC_MODE_CX = 2,
94 MLX5_ATOMIC_MODE_8B = 3,
95 MLX5_ATOMIC_MODE_16B = 4,
96 MLX5_ATOMIC_MODE_32B = 5,
97 MLX5_ATOMIC_MODE_64B = 6,
98 MLX5_ATOMIC_MODE_128B = 7,
99 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
100};
101
e126ba97 102enum {
415a64aa 103 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
104 MLX5_REG_QETCR = 0x4005,
105 MLX5_REG_QTCT = 0x400a,
415a64aa 106 MLX5_REG_QPDPM = 0x4013,
c02762eb 107 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
108 MLX5_REG_DCBX_PARAM = 0x4020,
109 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
110 MLX5_REG_FPGA_CAP = 0x4022,
111 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 112 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 113 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
114 MLX5_REG_PCAP = 0x5001,
115 MLX5_REG_PMTU = 0x5003,
116 MLX5_REG_PTYS = 0x5004,
117 MLX5_REG_PAOS = 0x5006,
3c2d18ef 118 MLX5_REG_PFCC = 0x5007,
efea389d 119 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
120 MLX5_REG_PPTB = 0x500b,
121 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
122 MLX5_REG_PMAOS = 0x5012,
123 MLX5_REG_PUDE = 0x5009,
124 MLX5_REG_PMPE = 0x5010,
125 MLX5_REG_PELC = 0x500e,
a124d13e 126 MLX5_REG_PVLC = 0x500f,
94cb1ebb 127 MLX5_REG_PCMR = 0x5041,
36830159 128 MLX5_REG_PDDR = 0x5031,
bb64143e 129 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 130 MLX5_REG_PPLM = 0x5023,
cfdcbcea 131 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
132 MLX5_REG_NODE_DESC = 0x6001,
133 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 134 MLX5_REG_MCIA = 0x9014,
06939536 135 MLX5_REG_MFRL = 0x9028,
da54d24e 136 MLX5_REG_MLCR = 0x902b,
5a1023de 137 MLX5_REG_MRTC = 0x902d,
eff8ea8f
FD
138 MLX5_REG_MTRC_CAP = 0x9040,
139 MLX5_REG_MTRC_CONF = 0x9041,
140 MLX5_REG_MTRC_STDB = 0x9042,
141 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 142 MLX5_REG_MPEIN = 0x9050,
8ed1a630 143 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
144 MLX5_REG_MTPPS = 0x9053,
145 MLX5_REG_MTPPSE = 0x9054,
ae02d415 146 MLX5_REG_MTUTC = 0x9055,
5e022dd3 147 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 148 MLX5_REG_MCQS = 0x9060,
47176289
OG
149 MLX5_REG_MCQI = 0x9061,
150 MLX5_REG_MCC = 0x9062,
151 MLX5_REG_MCDA = 0x9063,
cfdcbcea 152 MLX5_REG_MCAM = 0x907f,
bab58ba1 153 MLX5_REG_MIRC = 0x9162,
88b3d5c9 154 MLX5_REG_SBCAM = 0xB01F,
609b8272 155 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 156 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
157};
158
415a64aa
HN
159enum mlx5_qpts_trust_state {
160 MLX5_QPTS_TRUST_PCP = 1,
161 MLX5_QPTS_TRUST_DSCP = 2,
162};
163
341c5ee2
HN
164enum mlx5_dcbx_oper_mode {
165 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
166 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
167};
168
da7525d2
EBE
169enum {
170 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
171 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
172 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
173 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
174};
175
e420f0c0
HE
176enum mlx5_page_fault_resume_flags {
177 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
178 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
179 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
180 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
181};
182
e126ba97
EC
183enum dbg_rsc_type {
184 MLX5_DBG_RSC_QP,
185 MLX5_DBG_RSC_EQ,
186 MLX5_DBG_RSC_CQ,
187};
188
7ecf6d8f
BW
189enum port_state_policy {
190 MLX5_POLICY_DOWN = 0,
191 MLX5_POLICY_UP = 1,
192 MLX5_POLICY_FOLLOW = 2,
193 MLX5_POLICY_INVALID = 0xffffffff
194};
195
386e75af
HN
196enum mlx5_coredev_type {
197 MLX5_COREDEV_PF,
1958fc2f
PP
198 MLX5_COREDEV_VF,
199 MLX5_COREDEV_SF,
386e75af
HN
200};
201
e126ba97 202struct mlx5_field_desc {
e126ba97
EC
203 int i;
204};
205
206struct mlx5_rsc_debug {
207 struct mlx5_core_dev *dev;
208 void *object;
209 enum dbg_rsc_type type;
210 struct dentry *root;
b6ca09cb 211 struct mlx5_field_desc fields[];
e126ba97
EC
212};
213
214enum mlx5_dev_event {
58d180b3 215 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 216 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
217};
218
4c916a79 219enum mlx5_port_status {
6fa1bcab
AS
220 MLX5_PORT_UP = 1,
221 MLX5_PORT_DOWN = 2,
4c916a79
RS
222};
223
f7936ddd
EBE
224enum mlx5_cmdif_state {
225 MLX5_CMDIF_STATE_UNINITIALIZED,
226 MLX5_CMDIF_STATE_UP,
227 MLX5_CMDIF_STATE_DOWN,
228};
229
e126ba97
EC
230struct mlx5_cmd_first {
231 __be32 data[4];
232};
233
234struct mlx5_cmd_msg {
235 struct list_head list;
0ac3ea70 236 struct cmd_msg_cache *parent;
e126ba97
EC
237 u32 len;
238 struct mlx5_cmd_first first;
239 struct mlx5_cmd_mailbox *next;
240};
241
242struct mlx5_cmd_debug {
243 struct dentry *dbg_root;
e126ba97
EC
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
34f46ae0
MS
267 /* number of times command failed */
268 u64 failed;
269 /* number of times command failed on bad status returned by FW */
270 u64 failed_mbox_status;
271 /* last command failed returned errno */
272 u32 last_failed_errno;
273 /* last bad status returned by FW */
274 u8 last_failed_mbox_status;
e126ba97 275 struct dentry *root;
e126ba97
EC
276 /* protect command average calculations */
277 spinlock_t lock;
278};
279
280struct mlx5_cmd {
71edc69c
SM
281 struct mlx5_nb nb;
282
f7936ddd 283 enum mlx5_cmdif_state state;
64599cca
EC
284 void *cmd_alloc_buf;
285 dma_addr_t alloc_dma;
286 int alloc_size;
e126ba97
EC
287 void *cmd_buf;
288 dma_addr_t dma;
289 u16 cmdif_rev;
290 u8 log_sz;
291 u8 log_stride;
292 int max_reg_cmds;
293 int events;
294 u32 __iomem *vector;
295
296 /* protect command queue allocations
297 */
298 spinlock_t alloc_lock;
299
300 /* protect token allocations
301 */
302 spinlock_t token_lock;
303 u8 token;
304 unsigned long bitmask;
305 char wq_name[MLX5_CMD_WQ_MAX_NAME];
306 struct workqueue_struct *wq;
307 struct semaphore sem;
308 struct semaphore pages_sem;
309 int mode;
d43b7007 310 u16 allowed_opcode;
e126ba97 311 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 312 struct dma_pool *pool;
e126ba97 313 struct mlx5_cmd_debug dbg;
0ac3ea70 314 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 315 int checksum_disabled;
2553f421 316 struct mlx5_cmd_stats *stats;
e126ba97
EC
317};
318
e126ba97
EC
319struct mlx5_cmd_mailbox {
320 void *buf;
321 dma_addr_t dma;
322 struct mlx5_cmd_mailbox *next;
323};
324
325struct mlx5_buf_list {
326 void *buf;
327 dma_addr_t map;
328};
329
1c1b5228
TT
330struct mlx5_frag_buf {
331 struct mlx5_buf_list *frags;
332 int npages;
333 int size;
334 u8 page_shift;
335};
336
388ca8be 337struct mlx5_frag_buf_ctrl {
4972e6fa 338 struct mlx5_buf_list *frags;
388ca8be 339 u32 sz_m1;
8d71e818 340 u16 frag_sz_m1;
a0903622 341 u16 strides_offset;
388ca8be
YC
342 u8 log_sz;
343 u8 log_stride;
344 u8 log_frag_strides;
345};
346
3121e3c4
SG
347struct mlx5_core_psv {
348 u32 psv_idx;
349 struct psv_layout {
350 u32 pd;
351 u16 syndrome;
352 u16 reserved;
353 u16 bg;
354 u16 app_tag;
355 u32 ref_tag;
356 } psv;
357};
358
359struct mlx5_core_sig_ctx {
360 struct mlx5_core_psv psv_memory;
361 struct mlx5_core_psv psv_wire;
d5436ba0
SG
362 struct ib_sig_err err_item;
363 bool sig_status_checked;
364 bool sig_err_exists;
365 u32 sigerr_count;
3121e3c4 366};
e126ba97 367
d9aaed83
AK
368#define MLX5_24BIT_MASK ((1 << 24) - 1)
369
5903325a 370enum mlx5_res_type {
e2013b21 371 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
372 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
373 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
374 MLX5_RES_SRQ = 3,
375 MLX5_RES_XSRQ = 4,
5b3ec3fc 376 MLX5_RES_XRQ = 5,
57cda166 377 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
378};
379
380struct mlx5_core_rsc_common {
381 enum mlx5_res_type res;
94f3e14e 382 refcount_t refcount;
5903325a
EC
383 struct completion free;
384};
385
a6d51b68 386struct mlx5_uars_page {
e126ba97 387 void __iomem *map;
a6d51b68
EC
388 bool wc;
389 u32 index;
390 struct list_head list;
391 unsigned int bfregs;
392 unsigned long *reg_bitmap; /* for non fast path bf regs */
393 unsigned long *fp_bitmap;
394 unsigned int reg_avail;
395 unsigned int fp_avail;
396 struct kref ref_count;
397 struct mlx5_core_dev *mdev;
e126ba97
EC
398};
399
a6d51b68
EC
400struct mlx5_bfreg_head {
401 /* protect blue flame registers allocations */
402 struct mutex lock;
403 struct list_head list;
404};
405
406struct mlx5_bfreg_data {
407 struct mlx5_bfreg_head reg_head;
408 struct mlx5_bfreg_head wc_head;
409};
410
411struct mlx5_sq_bfreg {
412 void __iomem *map;
413 struct mlx5_uars_page *up;
414 bool wc;
415 u32 index;
416 unsigned int offset;
417};
e126ba97
EC
418
419struct mlx5_core_health {
420 struct health_buffer __iomem *health;
421 __be32 __iomem *health_counter;
422 struct timer_list timer;
e126ba97
EC
423 u32 prev;
424 int miss_counter;
d1bf0e2c 425 u8 synd;
63cbc552 426 u32 fatal_error;
8b9d8baa 427 u32 crdump_size;
05ac2c0b
MHY
428 /* wq spinlock to synchronize draining */
429 spinlock_t wq_lock;
ac6ea6e8 430 struct workqueue_struct *wq;
05ac2c0b 431 unsigned long flags;
b3bd076f 432 struct work_struct fatal_report_work;
d1bf0e2c 433 struct work_struct report_work;
1e34f3ef 434 struct devlink_health_reporter *fw_reporter;
96c82cdf 435 struct devlink_health_reporter *fw_fatal_reporter;
5a1023de 436 struct delayed_work update_fw_log_ts_work;
e126ba97
EC
437};
438
e126ba97 439struct mlx5_qp_table {
451be51c 440 struct notifier_block nb;
221c14f3 441
e126ba97
EC
442 /* protect radix tree
443 */
444 spinlock_t lock;
445 struct radix_tree_root tree;
446};
447
fc50db98
EC
448struct mlx5_vf_context {
449 int enabled;
7ecf6d8f
BW
450 u64 port_guid;
451 u64 node_guid;
4bbd4923
DG
452 /* Valid bits are used to validate administrative guid only.
453 * Enabled after ndo_set_vf_guid
454 */
455 u8 port_guid_valid:1;
456 u8 node_guid_valid:1;
7ecf6d8f 457 enum port_state_policy policy;
fc50db98
EC
458};
459
460struct mlx5_core_sriov {
461 struct mlx5_vf_context *vfs_ctx;
462 int num_vfs;
86eec50b 463 u16 max_vfs;
fc50db98
EC
464};
465
558101f1
GT
466struct mlx5_fc_pool {
467 struct mlx5_core_dev *dev;
468 struct mutex pool_lock; /* protects pool lists */
469 struct list_head fully_used;
470 struct list_head partially_used;
471 struct list_head unused;
472 int available_fcs;
473 int used_fcs;
474 int threshold;
475};
476
43a335e0 477struct mlx5_fc_stats {
12d6066c
VB
478 spinlock_t counters_idr_lock; /* protects counters_idr */
479 struct idr counters_idr;
9aff93d7 480 struct list_head counters;
83033688 481 struct llist_head addlist;
6e5e2283 482 struct llist_head dellist;
43a335e0
AV
483
484 struct workqueue_struct *wq;
485 struct delayed_work work;
486 unsigned long next_query;
f6dfb4c3 487 unsigned long sampling_interval; /* jiffies */
6f06e04b 488 u32 *bulk_query_out;
b247f32a
AH
489 int bulk_query_len;
490 size_t num_counters;
491 bool bulk_query_alloc_failed;
492 unsigned long next_bulk_query_alloc;
558101f1 493 struct mlx5_fc_pool fc_pool;
43a335e0
AV
494};
495
69c1280b 496struct mlx5_events;
eeb66cdb 497struct mlx5_mpfs;
073bb189 498struct mlx5_eswitch;
7907f23a 499struct mlx5_lag;
fadd59fc 500struct mlx5_devcom;
38b9f903 501struct mlx5_fw_reset;
f2f3df55 502struct mlx5_eq_table;
561aa15a 503struct mlx5_irq_table;
f3196bb0 504struct mlx5_vhca_state_notifier;
90d010b8 505struct mlx5_sf_dev_table;
8f010541
PP
506struct mlx5_sf_hw_table;
507struct mlx5_sf_table;
073bb189 508
05d3ac97
BW
509struct mlx5_rate_limit {
510 u32 rate;
511 u32 max_burst_sz;
512 u16 typical_pkt_sz;
513};
514
1466cc5b 515struct mlx5_rl_entry {
1326034b 516 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 517 u64 refcount;
4c4c0a89 518 u16 index;
1326034b
YH
519 u16 uid;
520 u8 dedicated : 1;
1466cc5b
YP
521};
522
523struct mlx5_rl_table {
524 /* protect rate limit table */
525 struct mutex rl_lock;
526 u16 max_size;
527 u32 max_rate;
528 u32 min_rate;
529 struct mlx5_rl_entry *rl_entry;
6b30b6d4 530 u64 refcount;
1466cc5b
YP
531};
532
80f09dfc
MG
533struct mlx5_core_roce {
534 struct mlx5_flow_table *ft;
535 struct mlx5_flow_group *fg;
536 struct mlx5_flow_handle *allow_rule;
537};
538
a925b5e3
LR
539enum {
540 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
541 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
542 /* Set during device detach to block any further devices
543 * creation/deletion on drivers rescan. Unset during device attach.
544 */
545 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
a925b5e3
LR
546};
547
548struct mlx5_adev {
549 struct auxiliary_device adev;
550 struct mlx5_core_dev *mdev;
551 int idx;
552};
553
66771a1c
MS
554struct mlx5_debugfs_entries {
555 struct dentry *dbg_root;
556 struct dentry *qp_debugfs;
557 struct dentry *eq_debugfs;
558 struct dentry *cq_debugfs;
559 struct dentry *cmdif_debugfs;
560};
561
4a98544d 562struct mlx5_ft_pool;
e126ba97 563struct mlx5_priv {
561aa15a
YA
564 /* IRQ table valid only for real pci devices PF or VF */
565 struct mlx5_irq_table *irq_table;
f2f3df55 566 struct mlx5_eq_table *eq_table;
e126ba97
EC
567
568 /* pages stuff */
0cf53c12 569 struct mlx5_nb pg_nb;
e126ba97 570 struct workqueue_struct *pg_wq;
d6945242 571 struct xarray page_root_xa;
e126ba97 572 int fw_pages;
6aec21f6 573 atomic_t reg_pages;
bf0bf77f 574 struct list_head free_list;
fc50db98 575 int vfs_pages;
8a90f2fc 576 int host_pf_pages;
e126ba97
EC
577
578 struct mlx5_core_health health;
3d347b1b 579 struct list_head traps;
e126ba97 580
66771a1c 581 struct mlx5_debugfs_entries dbg;
e126ba97 582
e126ba97 583 /* start: alloc staff */
39c538d6 584 /* protect buffer allocation according to numa node */
311c7c71
SM
585 struct mutex alloc_mutex;
586 int numa_node;
587
e126ba97
EC
588 struct mutex pgdir_mutex;
589 struct list_head pgdir_list;
590 /* end: alloc staff */
e126ba97 591
9603b61d
JM
592 struct list_head ctx_list;
593 spinlock_t ctx_lock;
a925b5e3
LR
594 struct mlx5_adev **adev;
595 int adev_idx;
02039fb6 596 struct mlx5_events *events;
97834eba 597
fba53f7b 598 struct mlx5_flow_steering *steering;
eeb66cdb 599 struct mlx5_mpfs *mpfs;
073bb189 600 struct mlx5_eswitch *eswitch;
fc50db98 601 struct mlx5_core_sriov sriov;
7907f23a 602 struct mlx5_lag *lag;
a925b5e3 603 u32 flags;
fadd59fc 604 struct mlx5_devcom *devcom;
38b9f903 605 struct mlx5_fw_reset *fw_reset;
80f09dfc 606 struct mlx5_core_roce roce;
43a335e0 607 struct mlx5_fc_stats fc_stats;
1466cc5b 608 struct mlx5_rl_table rl_table;
4a98544d 609 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 610
a6d51b68 611 struct mlx5_bfreg_data bfregs;
01187175 612 struct mlx5_uars_page *uar;
f3196bb0
PP
613#ifdef CONFIG_MLX5_SF
614 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 615 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 616 struct mlx5_core_dev *parent_mdev;
f3196bb0 617#endif
8f010541
PP
618#ifdef CONFIG_MLX5_SF_MANAGER
619 struct mlx5_sf_hw_table *sf_hw_table;
620 struct mlx5_sf_table *sf_table;
621#endif
e126ba97
EC
622};
623
89d44f0a 624enum mlx5_device_state {
8e792700 625 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
626 MLX5_DEVICE_STATE_INTERNAL_ERROR,
627};
628
629enum mlx5_interface_state {
b3cb5388 630 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
631};
632
633enum mlx5_pci_status {
634 MLX5_PCI_STATUS_DISABLED,
635 MLX5_PCI_STATUS_ENABLED,
636};
637
d9aaed83
AK
638enum mlx5_pagefault_type_flags {
639 MLX5_PFAULT_REQUESTOR = 1 << 0,
640 MLX5_PFAULT_WRITE = 1 << 1,
641 MLX5_PFAULT_RDMA = 1 << 2,
642};
643
b50d292b 644struct mlx5_td {
80a2a902
YA
645 /* protects tirs list changes while tirs refresh */
646 struct mutex list_lock;
b50d292b
HHZ
647 struct list_head tirs_list;
648 u32 tdn;
649};
650
651struct mlx5e_resources {
c276aae8
RD
652 struct mlx5e_hw_objs {
653 u32 pdn;
654 struct mlx5_td td;
83fec3f1 655 u32 mkey;
c276aae8
RD
656 struct mlx5_sq_bfreg bfreg;
657 } hw_objs;
c27971d0 658 struct devlink_port dl_port;
7a9fb35e 659 struct net_device *uplink_netdev;
b50d292b
HHZ
660};
661
c9b9dcb4
AL
662enum mlx5_sw_icm_type {
663 MLX5_SW_ICM_TYPE_STEERING,
664 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
665};
666
52ec462e
IT
667#define MLX5_MAX_RESERVED_GIDS 8
668
669struct mlx5_rsvd_gids {
670 unsigned int start;
671 unsigned int count;
672 struct ida ida;
673};
674
7c39afb3
FD
675#define MAX_PIN_NUM 8
676struct mlx5_pps {
677 u8 pin_caps[MAX_PIN_NUM];
678 struct work_struct out_work;
679 u64 start[MAX_PIN_NUM];
680 u8 enabled;
681};
682
d6f3dc8f 683struct mlx5_timer {
7c39afb3
FD
684 struct cyclecounter cycles;
685 struct timecounter tc;
7c39afb3
FD
686 u32 nominal_c_mult;
687 unsigned long overflow_period;
688 struct delayed_work overflow_work;
d6f3dc8f
EBE
689};
690
691struct mlx5_clock {
692 struct mlx5_nb pps_nb;
693 seqlock_t lock;
694 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
695 struct ptp_clock *ptp;
696 struct ptp_clock_info ptp_info;
697 struct mlx5_pps pps_info;
d6f3dc8f 698 struct mlx5_timer timer;
7c39afb3
FD
699};
700
c9b9dcb4 701struct mlx5_dm;
f53aaa31 702struct mlx5_fw_tracer;
358aa5ce 703struct mlx5_vxlan;
0ccc171e 704struct mlx5_geneve;
87175120 705struct mlx5_hv_vhca;
f53aaa31 706
c9b9dcb4
AL
707#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
708#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
709
3410fbcd
MG
710enum {
711 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
712 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
713};
714
715enum {
716 MR_CACHE_LAST_STD_ENTRY = 20,
717 MLX5_IMR_MTT_CACHE_ENTRY,
718 MLX5_IMR_KSM_CACHE_ENTRY,
719 MAX_MR_CACHE_ENTRIES
720};
721
722struct mlx5_profile {
723 u64 mask;
724 u8 log_max_qp;
725 struct {
726 int size;
727 int limit;
728 } mr_cache[MAX_MR_CACHE_ENTRIES];
729};
730
5958a6fa
PP
731struct mlx5_hca_cap {
732 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
733 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
734};
735
e126ba97 736struct mlx5_core_dev {
27b942fb 737 struct device *device;
386e75af 738 enum mlx5_coredev_type coredev_type;
e126ba97 739 struct pci_dev *pdev;
89d44f0a
MD
740 /* sync pci state */
741 struct mutex pci_status_mutex;
742 enum mlx5_pci_status pci_status;
e126ba97
EC
743 u8 rev_id;
744 char board_id[MLX5_BOARD_ID_LEN];
745 struct mlx5_cmd cmd;
71862561 746 struct {
48f02eef 747 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 748 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 749 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 750 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 751 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 752 u8 embedded_cpu;
71862561 753 } caps;
5945e1ad 754 struct mlx5_timeouts *timeouts;
59c9d35e 755 u64 sys_image_guid;
e126ba97
EC
756 phys_addr_t iseg_base;
757 struct mlx5_init_seg __iomem *iseg;
aa8106f1 758 phys_addr_t bar_addr;
89d44f0a
MD
759 enum mlx5_device_state state;
760 /* sync interface state */
761 struct mutex intf_state_mutex;
5fc7197d 762 unsigned long intf_state;
e126ba97 763 struct mlx5_priv priv;
3410fbcd 764 struct mlx5_profile profile;
f62b8bb8 765 u32 issi;
b50d292b 766 struct mlx5e_resources mlx5e_res;
c9b9dcb4 767 struct mlx5_dm *dm;
358aa5ce 768 struct mlx5_vxlan *vxlan;
0ccc171e 769 struct mlx5_geneve *geneve;
52ec462e
IT
770 struct {
771 struct mlx5_rsvd_gids reserved_gids;
734dc065 772 u32 roce_en;
52ec462e 773 } roce;
e29341fb
IT
774#ifdef CONFIG_MLX5_FPGA
775 struct mlx5_fpga_device *fpga;
9a6ad1ad
RS
776#endif
777#ifdef CONFIG_MLX5_ACCEL
778 const struct mlx5_accel_ipsec_ops *ipsec_ops;
5a7b27eb 779#endif
7c39afb3 780 struct mlx5_clock clock;
24d33d2c 781 struct mlx5_ib_clock_info *clock_info;
f53aaa31 782 struct mlx5_fw_tracer *tracer;
12206b17 783 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 784 u32 vsc_addr;
87175120 785 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
786};
787
788struct mlx5_db {
789 __be32 *db;
790 union {
791 struct mlx5_db_pgdir *pgdir;
792 struct mlx5_ib_user_db_page *user_page;
793 } u;
794 dma_addr_t dma;
795 int index;
796};
797
6b367174
JK
798enum {
799 MLX5_COMP_EQ_SIZE = 1024,
800};
801
adb0c954
SM
802enum {
803 MLX5_PTYS_IB = 1 << 0,
804 MLX5_PTYS_EN = 1 << 2,
805};
806
e126ba97
EC
807typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
808
73dd3a48
MHY
809enum {
810 MLX5_CMD_ENT_STATE_PENDING_COMP,
811};
812
e126ba97 813struct mlx5_cmd_work_ent {
73dd3a48 814 unsigned long state;
e126ba97
EC
815 struct mlx5_cmd_msg *in;
816 struct mlx5_cmd_msg *out;
746b5583
EC
817 void *uout;
818 int uout_size;
e126ba97 819 mlx5_cmd_cbk_t callback;
65ee6708 820 struct delayed_work cb_timeout_work;
e126ba97 821 void *context;
746b5583 822 int idx;
17d00e83 823 struct completion handling;
e126ba97
EC
824 struct completion done;
825 struct mlx5_cmd *cmd;
826 struct work_struct work;
827 struct mlx5_cmd_layout *lay;
828 int ret;
829 int page_queue;
830 u8 status;
831 u8 token;
14a70046
TG
832 u64 ts1;
833 u64 ts2;
746b5583 834 u16 op;
4525abea 835 bool polling;
50b2412b
EBE
836 /* Track the max comp handlers */
837 refcount_t refcnt;
e126ba97
EC
838};
839
840struct mlx5_pas {
841 u64 pa;
842 u8 log_sz;
843};
844
707c4602
MD
845enum phy_port_state {
846 MLX5_AAA_111
847};
848
849struct mlx5_hca_vport_context {
850 u32 field_select;
851 bool sm_virt_aware;
852 bool has_smi;
853 bool has_raw;
854 enum port_state_policy policy;
855 enum phy_port_state phys_state;
856 enum ib_port_state vport_state;
857 u8 port_physical_state;
858 u64 sys_image_guid;
859 u64 port_guid;
860 u64 node_guid;
861 u32 cap_mask1;
862 u32 cap_mask1_perm;
4106a758
MG
863 u16 cap_mask2;
864 u16 cap_mask2_perm;
707c4602
MD
865 u16 lid;
866 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
867 u8 lmc;
868 u8 subnet_timeout;
869 u16 sm_lid;
870 u8 sm_sl;
871 u16 qkey_violation_counter;
872 u16 pkey_violation_counter;
873 bool grh_required;
874};
875
e126ba97
EC
876#define STRUCT_FIELD(header, field) \
877 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
878 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
879
e126ba97
EC
880extern struct dentry *mlx5_debugfs_root;
881
882static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
883{
884 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
885}
886
887static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
888{
889 return ioread32be(&dev->iseg->fw_rev) >> 16;
890}
891
892static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
893{
894 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
895}
896
3bcdb17a
SG
897static inline u32 mlx5_base_mkey(const u32 key)
898{
899 return key & 0xffffff00u;
900}
901
26bf3090
TT
902static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
903{
904 return ((u32)1 << log_sz) << log_stride;
905}
906
4972e6fa
TT
907static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
908 u8 log_stride, u8 log_sz,
a0903622 909 u16 strides_offset,
d7037ad7 910 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 911{
4972e6fa 912 fbc->frags = frags;
3a2f7033
TT
913 fbc->log_stride = log_stride;
914 fbc->log_sz = log_sz;
388ca8be
YC
915 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
916 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
917 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
918 fbc->strides_offset = strides_offset;
919}
920
4972e6fa
TT
921static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
922 u8 log_stride, u8 log_sz,
d7037ad7
TT
923 struct mlx5_frag_buf_ctrl *fbc)
924{
4972e6fa 925 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
926}
927
388ca8be
YC
928static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
929 u32 ix)
930{
d7037ad7
TT
931 unsigned int frag;
932
933 ix += fbc->strides_offset;
934 frag = ix >> fbc->log_frag_strides;
388ca8be 935
4972e6fa 936 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
937}
938
37fdffb2
TT
939static inline u32
940mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
941{
942 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
943
944 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
945}
946
d43b7007
EBE
947enum {
948 CMD_ALLOWED_OPCODE_ALL,
949};
950
e126ba97
EC
951void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
952void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 953void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 954
e355477e
JG
955struct mlx5_async_ctx {
956 struct mlx5_core_dev *dev;
957 atomic_t num_inflight;
958 struct wait_queue_head wait;
959};
960
961struct mlx5_async_work;
962
963typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
964
965struct mlx5_async_work {
966 struct mlx5_async_ctx *ctx;
967 mlx5_async_cbk_t user_callback;
34f46ae0 968 u16 opcode; /* cmd opcode */
0a415276 969 void *out; /* pointer to the cmd output buffer */
e355477e
JG
970};
971
972void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
973 struct mlx5_async_ctx *ctx);
974void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
975int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
976 void *out, int out_size, mlx5_async_cbk_t callback,
977 struct mlx5_async_work *work);
0a415276 978void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
f23519e5
SM
979int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
980int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
e126ba97
EC
981int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
982 int out_size);
bb7fc863
LR
983
984#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
985 ({ \
986 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
987 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
988 })
989
990#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
991 ({ \
992 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
993 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
994 })
995
4525abea
MD
996int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
997 void *out, int out_size);
b898ce7b 998bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4
SM
999
1000int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
52c368dc 1001void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
1002void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1003int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1004void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1005void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 1006void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1007void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
388ca8be
YC
1008int mlx5_buf_alloc(struct mlx5_core_dev *dev,
1009 int size, struct mlx5_frag_buf *buf);
1010void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
1011int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1012 struct mlx5_frag_buf *buf, int node);
1013void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1014struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1015 gfp_t flags, int npages);
1016void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1017 struct mlx5_cmd_mailbox *head);
83fec3f1
AL
1018int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1019 int inlen);
1020int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1021int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1022 int outlen);
e126ba97
EC
1023int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1024int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1025int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1026void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1027void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
1028void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1029void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1030 s32 npages, bool ec_function);
cd23b14b 1031int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1032int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1033void mlx5_register_debugfs(void);
1034void mlx5_unregister_debugfs(void);
388ca8be
YC
1035
1036void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1dcb6c36 1037void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1038void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1039int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1040int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1041int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1042
66771a1c 1043struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
9f818c8a 1044void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1045void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
45fee8ed
MS
1046int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1047 void *data_out, int size_out, u16 reg_id, int arg,
1048 int write, bool verbose);
e126ba97
EC
1049int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1050 int size_in, void *data_out, int size_out,
1051 u16 reg_num, int arg, int write);
adb0c954 1052
e126ba97 1053int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1054int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1055 int node);
e126ba97
EC
1056void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1057
e126ba97 1058const char *mlx5_command_str(int command);
9f818c8a 1059void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1060void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1061int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1062 int npsvs, u32 *sig_index);
1063int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1064void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1065int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1066 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1067int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1068 u8 port_num, void *out, size_t sz);
e126ba97 1069
1466cc5b
YP
1070int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1071void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1072int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1073 struct mlx5_rate_limit *rl);
1074void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1075bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1076int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1077 bool dedicated_entry, u16 *index);
1078void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1079bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1080 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1081int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1082 bool map_wc, bool fast_path);
1083void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1084
f2f3df55
SM
1085unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1086struct cpumask *
1087mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1088unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1089int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1090 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1091 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1092
e126ba97
EC
1093static inline u32 mlx5_mkey_to_idx(u32 mkey)
1094{
1095 return mkey >> 8;
1096}
1097
1098static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1099{
1100 return mkey_idx << 8;
1101}
1102
746b5583
EC
1103static inline u8 mlx5_mkey_variant(u32 mkey)
1104{
1105 return mkey & 0xff;
1106}
1107
241dc159 1108/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1109 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1110 * Optimise event queue dipatching.
1111 */
20902be4
SM
1112int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1113int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1114
1115/* Async-atomic event notifier used for forwarding
1116 * evetns from the event queue into the to mlx5 events dispatcher,
1117 * eswitch, clock and others.
1118 */
c0670781
YH
1119int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1120int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1121
241dc159
AL
1122/* Blocking event notifier used to forward SW events, used for slow path */
1123int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1124int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1125int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1126 void *data);
1127
211e6c80 1128int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1129
3bc34f3b
AH
1130int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1131int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1132bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1133bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
7907f23a 1134bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
af8c0e25
MB
1135bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1136bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
6a32047a 1137struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1138u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1139 struct net_device *slave);
71a0ff65
MD
1140int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1141 u64 *values,
1142 int num_counters,
1143 size_t *offsets);
af8c0e25 1144struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
01187175
EC
1145struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1146void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1147int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1148 u64 length, u32 log_alignment, u16 uid,
1149 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1150int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1151 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1152
f6a8a19b 1153#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1154struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1155 struct ib_device *ibdev,
1156 const char *name,
1157 void (*setup)(struct net_device *));
693dfd5a 1158#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1159int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1160 struct ib_device *device,
1161 struct rdma_netdev_alloc_params *params);
e126ba97 1162
fc50db98
EC
1163enum {
1164 MLX5_PCI_DEV_IS_VF = 1 << 0,
1165};
1166
2752b823 1167static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1168{
386e75af 1169 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1170}
1171
e53a9d26
PP
1172static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1173{
1174 return dev->coredev_type == MLX5_COREDEV_VF;
1175}
1176
3b1e58aa 1177static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1178{
1179 return dev->caps.embedded_cpu;
1180}
1181
2752b823
PP
1182static inline bool
1183mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1184{
1185 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1186}
1187
2752b823 1188static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1189{
1190 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1191}
1192
2752b823 1193static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1194{
86eec50b 1195 return dev->priv.sriov.max_vfs;
feb39369
BW
1196}
1197
707c4602
MD
1198static inline int mlx5_get_gid_table_len(u16 param)
1199{
1200 if (param > 4) {
1201 pr_warn("gid table length is zero\n");
1202 return 0;
1203 }
1204
1205 return 8 * (1 << param);
1206}
1207
1466cc5b
YP
1208static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1209{
1210 return !!(dev->priv.rl_table.max_size);
1211}
1212
32f69e4b
DJ
1213static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1214{
1215 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1216 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1217}
1218
1219static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1220{
1221 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1222}
1223
1224static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1225{
1226 return mlx5_core_is_mp_slave(dev) ||
1227 mlx5_core_is_mp_master(dev);
1228}
1229
7fd8aefb
DJ
1230static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1231{
32f69e4b
DJ
1232 if (!mlx5_core_mp_enabled(dev))
1233 return 1;
1234
1235 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1236}
1237
2ec16ddd
RL
1238static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1239{
1021d064
RL
1240 int idx = MLX5_CAP_GEN(dev, native_port_num);
1241
1242 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1243 return idx - 1;
1244 else
1245 return PCI_FUNC(dev->pdev->devfn);
2ec16ddd
RL
1246}
1247
020446e0
EC
1248enum {
1249 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1250};
1251
7852546f 1252static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev)
cc9defcb
MG
1253{
1254 struct devlink *devlink = priv_to_devlink(dev);
1255 union devlink_param_value val;
fbfa97b4 1256 int err;
cc9defcb 1257
fbfa97b4
SD
1258 err = devlink_param_driverinit_value_get(devlink,
1259 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1260 &val);
1261 return err ? MLX5_CAP_GEN(dev, roce) : val.vbool;
cc9defcb
MG
1262}
1263
e126ba97 1264#endif /* MLX5_DRIVER_H */