net/mlx5: Change lag mutex lock to spin lock
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
6ecde51d 51
e126ba97
EC
52#include <linux/mlx5/device.h>
53#include <linux/mlx5/doorbell.h>
41069256 54#include <linux/mlx5/eq.h>
7c39afb3
FD
55#include <linux/timecounter.h>
56#include <linux/ptp_clock_kernel.h>
1e34f3ef 57#include <net/devlink.h>
e126ba97
EC
58
59enum {
60 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
61};
62
63enum {
64 /* one minute for the sake of bringup. Generally, commands must always
65 * complete and we may need to increase this timeout value
66 */
6b6c07bd 67 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
68 MLX5_CMD_WQ_MAX_NAME = 32,
69};
70
71enum {
72 CMD_OWNER_SW = 0x0,
73 CMD_OWNER_HW = 0x1,
74 CMD_STATUS_SUCCESS = 0,
75};
76
77enum mlx5_sqp_t {
78 MLX5_SQP_SMI = 0,
79 MLX5_SQP_GSI = 1,
80 MLX5_SQP_IEEE_1588 = 2,
81 MLX5_SQP_SNIFFER = 3,
82 MLX5_SQP_SYNC_UMR = 4,
83};
84
85enum {
86 MLX5_MAX_PORTS = 2,
87};
88
e126ba97 89enum {
a60109dc
YC
90 MLX5_ATOMIC_MODE_OFFSET = 16,
91 MLX5_ATOMIC_MODE_IB_COMP = 1,
92 MLX5_ATOMIC_MODE_CX = 2,
93 MLX5_ATOMIC_MODE_8B = 3,
94 MLX5_ATOMIC_MODE_16B = 4,
95 MLX5_ATOMIC_MODE_32B = 5,
96 MLX5_ATOMIC_MODE_64B = 6,
97 MLX5_ATOMIC_MODE_128B = 7,
98 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
99};
100
e126ba97 101enum {
415a64aa 102 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
103 MLX5_REG_QETCR = 0x4005,
104 MLX5_REG_QTCT = 0x400a,
415a64aa 105 MLX5_REG_QPDPM = 0x4013,
c02762eb 106 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
107 MLX5_REG_DCBX_PARAM = 0x4020,
108 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
109 MLX5_REG_FPGA_CAP = 0x4022,
110 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 111 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 112 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
113 MLX5_REG_PCAP = 0x5001,
114 MLX5_REG_PMTU = 0x5003,
115 MLX5_REG_PTYS = 0x5004,
116 MLX5_REG_PAOS = 0x5006,
3c2d18ef 117 MLX5_REG_PFCC = 0x5007,
efea389d 118 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
119 MLX5_REG_PPTB = 0x500b,
120 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
a124d13e 125 MLX5_REG_PVLC = 0x500f,
94cb1ebb 126 MLX5_REG_PCMR = 0x5041,
bb64143e 127 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 128 MLX5_REG_PPLM = 0x5023,
cfdcbcea 129 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
130 MLX5_REG_NODE_DESC = 0x6001,
131 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 132 MLX5_REG_MCIA = 0x9014,
06939536 133 MLX5_REG_MFRL = 0x9028,
da54d24e 134 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
135 MLX5_REG_MTRC_CAP = 0x9040,
136 MLX5_REG_MTRC_CONF = 0x9041,
137 MLX5_REG_MTRC_STDB = 0x9042,
138 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 139 MLX5_REG_MPEIN = 0x9050,
8ed1a630 140 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
141 MLX5_REG_MTPPS = 0x9053,
142 MLX5_REG_MTPPSE = 0x9054,
5e022dd3 143 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 144 MLX5_REG_MCQS = 0x9060,
47176289
OG
145 MLX5_REG_MCQI = 0x9061,
146 MLX5_REG_MCC = 0x9062,
147 MLX5_REG_MCDA = 0x9063,
cfdcbcea 148 MLX5_REG_MCAM = 0x907f,
bab58ba1 149 MLX5_REG_MIRC = 0x9162,
609b8272 150 MLX5_REG_RESOURCE_DUMP = 0xC000,
e126ba97
EC
151};
152
415a64aa
HN
153enum mlx5_qpts_trust_state {
154 MLX5_QPTS_TRUST_PCP = 1,
155 MLX5_QPTS_TRUST_DSCP = 2,
156};
157
341c5ee2
HN
158enum mlx5_dcbx_oper_mode {
159 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
160 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
161};
162
da7525d2
EBE
163enum {
164 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
165 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
166 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
167 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
168};
169
e420f0c0
HE
170enum mlx5_page_fault_resume_flags {
171 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
172 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
173 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
174 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
175};
176
e126ba97
EC
177enum dbg_rsc_type {
178 MLX5_DBG_RSC_QP,
179 MLX5_DBG_RSC_EQ,
180 MLX5_DBG_RSC_CQ,
181};
182
7ecf6d8f
BW
183enum port_state_policy {
184 MLX5_POLICY_DOWN = 0,
185 MLX5_POLICY_UP = 1,
186 MLX5_POLICY_FOLLOW = 2,
187 MLX5_POLICY_INVALID = 0xffffffff
188};
189
386e75af
HN
190enum mlx5_coredev_type {
191 MLX5_COREDEV_PF,
192 MLX5_COREDEV_VF
193};
194
e126ba97 195struct mlx5_field_desc {
e126ba97
EC
196 int i;
197};
198
199struct mlx5_rsc_debug {
200 struct mlx5_core_dev *dev;
201 void *object;
202 enum dbg_rsc_type type;
203 struct dentry *root;
204 struct mlx5_field_desc fields[0];
205};
206
207enum mlx5_dev_event {
58d180b3 208 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 209 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
210};
211
4c916a79 212enum mlx5_port_status {
6fa1bcab
AS
213 MLX5_PORT_UP = 1,
214 MLX5_PORT_DOWN = 2,
4c916a79
RS
215};
216
e126ba97
EC
217struct mlx5_cmd_first {
218 __be32 data[4];
219};
220
221struct mlx5_cmd_msg {
222 struct list_head list;
0ac3ea70 223 struct cmd_msg_cache *parent;
e126ba97
EC
224 u32 len;
225 struct mlx5_cmd_first first;
226 struct mlx5_cmd_mailbox *next;
227};
228
229struct mlx5_cmd_debug {
230 struct dentry *dbg_root;
e126ba97
EC
231 void *in_msg;
232 void *out_msg;
233 u8 status;
234 u16 inlen;
235 u16 outlen;
236};
237
0ac3ea70 238struct cmd_msg_cache {
e126ba97
EC
239 /* protect block chain allocations
240 */
241 spinlock_t lock;
242 struct list_head head;
0ac3ea70
MHY
243 unsigned int max_inbox_size;
244 unsigned int num_ent;
e126ba97
EC
245};
246
0ac3ea70
MHY
247enum {
248 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
249};
250
251struct mlx5_cmd_stats {
252 u64 sum;
253 u64 n;
254 struct dentry *root;
e126ba97
EC
255 /* protect command average calculations */
256 spinlock_t lock;
257};
258
259struct mlx5_cmd {
71edc69c
SM
260 struct mlx5_nb nb;
261
64599cca
EC
262 void *cmd_alloc_buf;
263 dma_addr_t alloc_dma;
264 int alloc_size;
e126ba97
EC
265 void *cmd_buf;
266 dma_addr_t dma;
267 u16 cmdif_rev;
268 u8 log_sz;
269 u8 log_stride;
270 int max_reg_cmds;
271 int events;
272 u32 __iomem *vector;
273
274 /* protect command queue allocations
275 */
276 spinlock_t alloc_lock;
277
278 /* protect token allocations
279 */
280 spinlock_t token_lock;
281 u8 token;
282 unsigned long bitmask;
283 char wq_name[MLX5_CMD_WQ_MAX_NAME];
284 struct workqueue_struct *wq;
285 struct semaphore sem;
286 struct semaphore pages_sem;
287 int mode;
288 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 289 struct dma_pool *pool;
e126ba97 290 struct mlx5_cmd_debug dbg;
0ac3ea70 291 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
292 int checksum_disabled;
293 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
294};
295
296struct mlx5_port_caps {
297 int gid_table_len;
298 int pkey_table_len;
938fe83c 299 u8 ext_port_cap;
c43f1112 300 bool has_smi;
e126ba97
EC
301};
302
303struct mlx5_cmd_mailbox {
304 void *buf;
305 dma_addr_t dma;
306 struct mlx5_cmd_mailbox *next;
307};
308
309struct mlx5_buf_list {
310 void *buf;
311 dma_addr_t map;
312};
313
1c1b5228
TT
314struct mlx5_frag_buf {
315 struct mlx5_buf_list *frags;
316 int npages;
317 int size;
318 u8 page_shift;
319};
320
388ca8be 321struct mlx5_frag_buf_ctrl {
4972e6fa 322 struct mlx5_buf_list *frags;
388ca8be 323 u32 sz_m1;
8d71e818 324 u16 frag_sz_m1;
a0903622 325 u16 strides_offset;
388ca8be
YC
326 u8 log_sz;
327 u8 log_stride;
328 u8 log_frag_strides;
329};
330
3121e3c4
SG
331struct mlx5_core_psv {
332 u32 psv_idx;
333 struct psv_layout {
334 u32 pd;
335 u16 syndrome;
336 u16 reserved;
337 u16 bg;
338 u16 app_tag;
339 u32 ref_tag;
340 } psv;
341};
342
343struct mlx5_core_sig_ctx {
344 struct mlx5_core_psv psv_memory;
345 struct mlx5_core_psv psv_wire;
d5436ba0
SG
346 struct ib_sig_err err_item;
347 bool sig_status_checked;
348 bool sig_err_exists;
349 u32 sigerr_count;
3121e3c4 350};
e126ba97 351
aa8e08d2
AK
352enum {
353 MLX5_MKEY_MR = 1,
354 MLX5_MKEY_MW,
534fd7aa 355 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
356};
357
a606b0f6 358struct mlx5_core_mkey {
e126ba97
EC
359 u64 iova;
360 u64 size;
361 u32 key;
362 u32 pd;
aa8e08d2 363 u32 type;
e126ba97
EC
364};
365
d9aaed83
AK
366#define MLX5_24BIT_MASK ((1 << 24) - 1)
367
5903325a 368enum mlx5_res_type {
e2013b21 369 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
370 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
371 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
372 MLX5_RES_SRQ = 3,
373 MLX5_RES_XSRQ = 4,
5b3ec3fc 374 MLX5_RES_XRQ = 5,
57cda166 375 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
376};
377
378struct mlx5_core_rsc_common {
379 enum mlx5_res_type res;
94f3e14e 380 refcount_t refcount;
5903325a
EC
381 struct completion free;
382};
383
a6d51b68 384struct mlx5_uars_page {
e126ba97 385 void __iomem *map;
a6d51b68
EC
386 bool wc;
387 u32 index;
388 struct list_head list;
389 unsigned int bfregs;
390 unsigned long *reg_bitmap; /* for non fast path bf regs */
391 unsigned long *fp_bitmap;
392 unsigned int reg_avail;
393 unsigned int fp_avail;
394 struct kref ref_count;
395 struct mlx5_core_dev *mdev;
e126ba97
EC
396};
397
a6d51b68
EC
398struct mlx5_bfreg_head {
399 /* protect blue flame registers allocations */
400 struct mutex lock;
401 struct list_head list;
402};
403
404struct mlx5_bfreg_data {
405 struct mlx5_bfreg_head reg_head;
406 struct mlx5_bfreg_head wc_head;
407};
408
409struct mlx5_sq_bfreg {
410 void __iomem *map;
411 struct mlx5_uars_page *up;
412 bool wc;
413 u32 index;
414 unsigned int offset;
415};
e126ba97
EC
416
417struct mlx5_core_health {
418 struct health_buffer __iomem *health;
419 __be32 __iomem *health_counter;
420 struct timer_list timer;
e126ba97
EC
421 u32 prev;
422 int miss_counter;
d1bf0e2c 423 u8 synd;
63cbc552 424 u32 fatal_error;
8b9d8baa 425 u32 crdump_size;
05ac2c0b
MHY
426 /* wq spinlock to synchronize draining */
427 spinlock_t wq_lock;
ac6ea6e8 428 struct workqueue_struct *wq;
05ac2c0b 429 unsigned long flags;
b3bd076f 430 struct work_struct fatal_report_work;
d1bf0e2c 431 struct work_struct report_work;
04c0c1ab 432 struct delayed_work recover_work;
1e34f3ef 433 struct devlink_health_reporter *fw_reporter;
96c82cdf 434 struct devlink_health_reporter *fw_fatal_reporter;
e126ba97
EC
435};
436
e126ba97 437struct mlx5_qp_table {
451be51c 438 struct notifier_block nb;
221c14f3 439
e126ba97
EC
440 /* protect radix tree
441 */
442 spinlock_t lock;
443 struct radix_tree_root tree;
444};
445
fc50db98
EC
446struct mlx5_vf_context {
447 int enabled;
7ecf6d8f
BW
448 u64 port_guid;
449 u64 node_guid;
4bbd4923
DG
450 /* Valid bits are used to validate administrative guid only.
451 * Enabled after ndo_set_vf_guid
452 */
453 u8 port_guid_valid:1;
454 u8 node_guid_valid:1;
7ecf6d8f 455 enum port_state_policy policy;
fc50db98
EC
456};
457
458struct mlx5_core_sriov {
459 struct mlx5_vf_context *vfs_ctx;
460 int num_vfs;
86eec50b 461 u16 max_vfs;
fc50db98
EC
462};
463
558101f1
GT
464struct mlx5_fc_pool {
465 struct mlx5_core_dev *dev;
466 struct mutex pool_lock; /* protects pool lists */
467 struct list_head fully_used;
468 struct list_head partially_used;
469 struct list_head unused;
470 int available_fcs;
471 int used_fcs;
472 int threshold;
473};
474
43a335e0 475struct mlx5_fc_stats {
12d6066c
VB
476 spinlock_t counters_idr_lock; /* protects counters_idr */
477 struct idr counters_idr;
9aff93d7 478 struct list_head counters;
83033688 479 struct llist_head addlist;
6e5e2283 480 struct llist_head dellist;
43a335e0
AV
481
482 struct workqueue_struct *wq;
483 struct delayed_work work;
484 unsigned long next_query;
f6dfb4c3 485 unsigned long sampling_interval; /* jiffies */
6f06e04b 486 u32 *bulk_query_out;
558101f1 487 struct mlx5_fc_pool fc_pool;
43a335e0
AV
488};
489
69c1280b 490struct mlx5_events;
eeb66cdb 491struct mlx5_mpfs;
073bb189 492struct mlx5_eswitch;
7907f23a 493struct mlx5_lag;
fadd59fc 494struct mlx5_devcom;
f2f3df55 495struct mlx5_eq_table;
561aa15a 496struct mlx5_irq_table;
073bb189 497
05d3ac97
BW
498struct mlx5_rate_limit {
499 u32 rate;
500 u32 max_burst_sz;
501 u16 typical_pkt_sz;
502};
503
1466cc5b 504struct mlx5_rl_entry {
1326034b
YH
505 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
506 u16 index;
507 u64 refcount;
508 u16 uid;
509 u8 dedicated : 1;
1466cc5b
YP
510};
511
512struct mlx5_rl_table {
513 /* protect rate limit table */
514 struct mutex rl_lock;
515 u16 max_size;
516 u32 max_rate;
517 u32 min_rate;
518 struct mlx5_rl_entry *rl_entry;
519};
520
80f09dfc
MG
521struct mlx5_core_roce {
522 struct mlx5_flow_table *ft;
523 struct mlx5_flow_group *fg;
524 struct mlx5_flow_handle *allow_rule;
525};
526
e126ba97 527struct mlx5_priv {
561aa15a
YA
528 /* IRQ table valid only for real pci devices PF or VF */
529 struct mlx5_irq_table *irq_table;
f2f3df55 530 struct mlx5_eq_table *eq_table;
e126ba97
EC
531
532 /* pages stuff */
0cf53c12 533 struct mlx5_nb pg_nb;
e126ba97
EC
534 struct workqueue_struct *pg_wq;
535 struct rb_root page_root;
536 int fw_pages;
6aec21f6 537 atomic_t reg_pages;
bf0bf77f 538 struct list_head free_list;
fc50db98 539 int vfs_pages;
591905ba 540 int peer_pf_pages;
e126ba97
EC
541
542 struct mlx5_core_health health;
543
e126ba97 544 /* start: qp staff */
e126ba97
EC
545 struct dentry *qp_debugfs;
546 struct dentry *eq_debugfs;
547 struct dentry *cq_debugfs;
548 struct dentry *cmdif_debugfs;
549 /* end: qp staff */
550
e126ba97 551 /* start: alloc staff */
311c7c71
SM
552 /* protect buffer alocation according to numa node */
553 struct mutex alloc_mutex;
554 int numa_node;
555
e126ba97
EC
556 struct mutex pgdir_mutex;
557 struct list_head pgdir_list;
558 /* end: alloc staff */
559 struct dentry *dbg_root;
560
9603b61d
JM
561 struct list_head dev_list;
562 struct list_head ctx_list;
563 spinlock_t ctx_lock;
02039fb6 564 struct mlx5_events *events;
97834eba 565
fba53f7b 566 struct mlx5_flow_steering *steering;
eeb66cdb 567 struct mlx5_mpfs *mpfs;
073bb189 568 struct mlx5_eswitch *eswitch;
fc50db98 569 struct mlx5_core_sriov sriov;
7907f23a 570 struct mlx5_lag *lag;
fadd59fc 571 struct mlx5_devcom *devcom;
80f09dfc 572 struct mlx5_core_roce roce;
43a335e0 573 struct mlx5_fc_stats fc_stats;
1466cc5b 574 struct mlx5_rl_table rl_table;
d4eb4cd7 575
a6d51b68 576 struct mlx5_bfreg_data bfregs;
01187175 577 struct mlx5_uars_page *uar;
e126ba97
EC
578};
579
89d44f0a 580enum mlx5_device_state {
3e5b72ac 581 MLX5_DEVICE_STATE_UNINITIALIZED,
89d44f0a
MD
582 MLX5_DEVICE_STATE_UP,
583 MLX5_DEVICE_STATE_INTERNAL_ERROR,
584};
585
586enum mlx5_interface_state {
b3cb5388 587 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
588};
589
590enum mlx5_pci_status {
591 MLX5_PCI_STATUS_DISABLED,
592 MLX5_PCI_STATUS_ENABLED,
593};
594
d9aaed83
AK
595enum mlx5_pagefault_type_flags {
596 MLX5_PFAULT_REQUESTOR = 1 << 0,
597 MLX5_PFAULT_WRITE = 1 << 1,
598 MLX5_PFAULT_RDMA = 1 << 2,
599};
600
b50d292b 601struct mlx5_td {
80a2a902
YA
602 /* protects tirs list changes while tirs refresh */
603 struct mutex list_lock;
b50d292b
HHZ
604 struct list_head tirs_list;
605 u32 tdn;
606};
607
608struct mlx5e_resources {
b50d292b
HHZ
609 u32 pdn;
610 struct mlx5_td td;
611 struct mlx5_core_mkey mkey;
aff26157 612 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
613};
614
c9b9dcb4
AL
615enum mlx5_sw_icm_type {
616 MLX5_SW_ICM_TYPE_STEERING,
617 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
618};
619
52ec462e
IT
620#define MLX5_MAX_RESERVED_GIDS 8
621
622struct mlx5_rsvd_gids {
623 unsigned int start;
624 unsigned int count;
625 struct ida ida;
626};
627
7c39afb3
FD
628#define MAX_PIN_NUM 8
629struct mlx5_pps {
630 u8 pin_caps[MAX_PIN_NUM];
631 struct work_struct out_work;
632 u64 start[MAX_PIN_NUM];
633 u8 enabled;
634};
635
636struct mlx5_clock {
41069256
SM
637 struct mlx5_core_dev *mdev;
638 struct mlx5_nb pps_nb;
64109f1d 639 seqlock_t lock;
7c39afb3
FD
640 struct cyclecounter cycles;
641 struct timecounter tc;
642 struct hwtstamp_config hwtstamp_config;
643 u32 nominal_c_mult;
644 unsigned long overflow_period;
645 struct delayed_work overflow_work;
646 struct ptp_clock *ptp;
647 struct ptp_clock_info ptp_info;
648 struct mlx5_pps pps_info;
649};
650
c9b9dcb4 651struct mlx5_dm;
f53aaa31 652struct mlx5_fw_tracer;
358aa5ce 653struct mlx5_vxlan;
0ccc171e 654struct mlx5_geneve;
87175120 655struct mlx5_hv_vhca;
f53aaa31 656
c9b9dcb4
AL
657#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
658#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
659
e126ba97 660struct mlx5_core_dev {
27b942fb 661 struct device *device;
386e75af 662 enum mlx5_coredev_type coredev_type;
e126ba97 663 struct pci_dev *pdev;
89d44f0a
MD
664 /* sync pci state */
665 struct mutex pci_status_mutex;
666 enum mlx5_pci_status pci_status;
e126ba97
EC
667 u8 rev_id;
668 char board_id[MLX5_BOARD_ID_LEN];
669 struct mlx5_cmd cmd;
938fe83c 670 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 671 struct {
701052c5
GP
672 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
673 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561 674 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 675 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 676 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 677 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 678 u8 embedded_cpu;
71862561 679 } caps;
59c9d35e 680 u64 sys_image_guid;
e126ba97
EC
681 phys_addr_t iseg_base;
682 struct mlx5_init_seg __iomem *iseg;
aa8106f1 683 phys_addr_t bar_addr;
89d44f0a
MD
684 enum mlx5_device_state state;
685 /* sync interface state */
686 struct mutex intf_state_mutex;
5fc7197d 687 unsigned long intf_state;
e126ba97
EC
688 struct mlx5_priv priv;
689 struct mlx5_profile *profile;
f62b8bb8 690 u32 issi;
b50d292b 691 struct mlx5e_resources mlx5e_res;
c9b9dcb4 692 struct mlx5_dm *dm;
358aa5ce 693 struct mlx5_vxlan *vxlan;
0ccc171e 694 struct mlx5_geneve *geneve;
52ec462e
IT
695 struct {
696 struct mlx5_rsvd_gids reserved_gids;
734dc065 697 u32 roce_en;
52ec462e 698 } roce;
e29341fb
IT
699#ifdef CONFIG_MLX5_FPGA
700 struct mlx5_fpga_device *fpga;
5a7b27eb 701#endif
7c39afb3 702 struct mlx5_clock clock;
24d33d2c 703 struct mlx5_ib_clock_info *clock_info;
f53aaa31 704 struct mlx5_fw_tracer *tracer;
12206b17 705 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 706 u32 vsc_addr;
87175120 707 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
708};
709
710struct mlx5_db {
711 __be32 *db;
712 union {
713 struct mlx5_db_pgdir *pgdir;
714 struct mlx5_ib_user_db_page *user_page;
715 } u;
716 dma_addr_t dma;
717 int index;
718};
719
e126ba97
EC
720enum {
721 MLX5_COMP_EQ_SIZE = 1024,
722};
723
adb0c954
SM
724enum {
725 MLX5_PTYS_IB = 1 << 0,
726 MLX5_PTYS_EN = 1 << 2,
727};
728
e126ba97
EC
729typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
730
73dd3a48
MHY
731enum {
732 MLX5_CMD_ENT_STATE_PENDING_COMP,
733};
734
e126ba97 735struct mlx5_cmd_work_ent {
73dd3a48 736 unsigned long state;
e126ba97
EC
737 struct mlx5_cmd_msg *in;
738 struct mlx5_cmd_msg *out;
746b5583
EC
739 void *uout;
740 int uout_size;
e126ba97 741 mlx5_cmd_cbk_t callback;
65ee6708 742 struct delayed_work cb_timeout_work;
e126ba97 743 void *context;
746b5583 744 int idx;
e126ba97
EC
745 struct completion done;
746 struct mlx5_cmd *cmd;
747 struct work_struct work;
748 struct mlx5_cmd_layout *lay;
749 int ret;
750 int page_queue;
751 u8 status;
752 u8 token;
14a70046
TG
753 u64 ts1;
754 u64 ts2;
746b5583 755 u16 op;
4525abea 756 bool polling;
e126ba97
EC
757};
758
759struct mlx5_pas {
760 u64 pa;
761 u8 log_sz;
762};
763
707c4602
MD
764enum phy_port_state {
765 MLX5_AAA_111
766};
767
768struct mlx5_hca_vport_context {
769 u32 field_select;
770 bool sm_virt_aware;
771 bool has_smi;
772 bool has_raw;
773 enum port_state_policy policy;
774 enum phy_port_state phys_state;
775 enum ib_port_state vport_state;
776 u8 port_physical_state;
777 u64 sys_image_guid;
778 u64 port_guid;
779 u64 node_guid;
780 u32 cap_mask1;
781 u32 cap_mask1_perm;
4106a758
MG
782 u16 cap_mask2;
783 u16 cap_mask2_perm;
707c4602
MD
784 u16 lid;
785 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
786 u8 lmc;
787 u8 subnet_timeout;
788 u16 sm_lid;
789 u8 sm_sl;
790 u16 qkey_violation_counter;
791 u16 pkey_violation_counter;
792 bool grh_required;
793};
794
388ca8be 795static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 796{
388ca8be 797 return buf->frags->buf + offset;
e126ba97
EC
798}
799
e126ba97
EC
800#define STRUCT_FIELD(header, field) \
801 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
802 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
803
e126ba97
EC
804static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
805{
806 return pci_get_drvdata(pdev);
807}
808
809extern struct dentry *mlx5_debugfs_root;
810
811static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
812{
813 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
814}
815
816static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
817{
818 return ioread32be(&dev->iseg->fw_rev) >> 16;
819}
820
821static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
822{
823 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
824}
825
826static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
827{
828 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
829}
830
3bcdb17a
SG
831static inline u32 mlx5_base_mkey(const u32 key)
832{
833 return key & 0xffffff00u;
834}
835
4972e6fa
TT
836static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
837 u8 log_stride, u8 log_sz,
a0903622 838 u16 strides_offset,
d7037ad7 839 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 840{
4972e6fa 841 fbc->frags = frags;
3a2f7033
TT
842 fbc->log_stride = log_stride;
843 fbc->log_sz = log_sz;
388ca8be
YC
844 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
845 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
846 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
847 fbc->strides_offset = strides_offset;
848}
849
4972e6fa
TT
850static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
851 u8 log_stride, u8 log_sz,
d7037ad7
TT
852 struct mlx5_frag_buf_ctrl *fbc)
853{
4972e6fa 854 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
855}
856
388ca8be
YC
857static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
858 u32 ix)
859{
d7037ad7
TT
860 unsigned int frag;
861
862 ix += fbc->strides_offset;
863 frag = ix >> fbc->log_frag_strides;
388ca8be 864
4972e6fa 865 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
866}
867
37fdffb2
TT
868static inline u32
869mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
870{
871 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
872
873 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
874}
875
e126ba97
EC
876int mlx5_cmd_init(struct mlx5_core_dev *dev);
877void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
878void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
879void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 880
e355477e
JG
881struct mlx5_async_ctx {
882 struct mlx5_core_dev *dev;
883 atomic_t num_inflight;
884 struct wait_queue_head wait;
885};
886
887struct mlx5_async_work;
888
889typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
890
891struct mlx5_async_work {
892 struct mlx5_async_ctx *ctx;
893 mlx5_async_cbk_t user_callback;
894};
895
896void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
897 struct mlx5_async_ctx *ctx);
898void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
899int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
900 void *out, int out_size, mlx5_async_cbk_t callback,
901 struct mlx5_async_work *work);
902
e126ba97
EC
903int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
904 int out_size);
bb7fc863
LR
905
906#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
907 ({ \
908 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
909 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
910 })
911
912#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
913 ({ \
914 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
915 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
916 })
917
4525abea
MD
918int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
919 void *out, int out_size);
c4f287c4
SM
920void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
921
922int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
923int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
924int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 925void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
926void mlx5_health_cleanup(struct mlx5_core_dev *dev);
927int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 928void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 929void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 930void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 931void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
388ca8be
YC
932int mlx5_buf_alloc(struct mlx5_core_dev *dev,
933 int size, struct mlx5_frag_buf *buf);
934void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
935int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
936 struct mlx5_frag_buf *buf, int node);
937void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
938struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
939 gfp_t flags, int npages);
940void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
941 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
942int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
943 struct mlx5_core_mkey *mkey,
ec22eb53 944 u32 *in, int inlen);
a606b0f6
MB
945int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
946 struct mlx5_core_mkey *mkey);
947int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 948 u32 *out, int outlen);
e126ba97
EC
949int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
950int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 951int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 952void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 953void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
954void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
955void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 956 s32 npages, bool ec_function);
cd23b14b 957int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
958int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
959void mlx5_register_debugfs(void);
960void mlx5_unregister_debugfs(void);
388ca8be
YC
961
962void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1c1b5228 963void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
0b6e26ce
DT
964int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
965 unsigned int *irqn);
e126ba97
EC
966int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
967int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
968
9f818c8a 969void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97
EC
970void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
971int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
972 int size_in, void *data_out, int size_out,
973 u16 reg_num, int arg, int write);
adb0c954 974
e126ba97 975int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
976int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
977 int node);
e126ba97
EC
978void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
979
e126ba97 980const char *mlx5_command_str(int command);
9f818c8a 981void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 982void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
983int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
984 int npsvs, u32 *sig_index);
985int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 986void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
987int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
988 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
989int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
990 u8 port_num, void *out, size_t sz);
e126ba97 991
1466cc5b
YP
992int mlx5_init_rl_table(struct mlx5_core_dev *dev);
993void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
994int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
995 struct mlx5_rate_limit *rl);
996void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 997bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
998int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
999 bool dedicated_entry, u16 *index);
1000void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1001bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1002 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1003int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1004 bool map_wc, bool fast_path);
1005void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1006
f2f3df55
SM
1007unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1008struct cpumask *
1009mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1010unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1011int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1012 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1013 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1014
e3297246
EC
1015static inline int fw_initializing(struct mlx5_core_dev *dev)
1016{
1017 return ioread32be(&dev->iseg->initializing) >> 31;
1018}
1019
e126ba97
EC
1020static inline u32 mlx5_mkey_to_idx(u32 mkey)
1021{
1022 return mkey >> 8;
1023}
1024
1025static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1026{
1027 return mkey_idx << 8;
1028}
1029
746b5583
EC
1030static inline u8 mlx5_mkey_variant(u32 mkey)
1031{
1032 return mkey & 0xff;
1033}
1034
e126ba97
EC
1035enum {
1036 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1037 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1038};
1039
1040enum {
8b7ff7f3 1041 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1042 MLX5_IMR_MTT_CACHE_ENTRY,
1043 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1044 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1045};
1046
64613d94
SM
1047enum {
1048 MLX5_INTERFACE_PROTOCOL_IB = 0,
1049 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1050};
1051
9603b61d
JM
1052struct mlx5_interface {
1053 void * (*add)(struct mlx5_core_dev *dev);
1054 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1055 int (*attach)(struct mlx5_core_dev *dev, void *context);
1056 void (*detach)(struct mlx5_core_dev *dev, void *context);
64613d94 1057 int protocol;
9603b61d
JM
1058 struct list_head list;
1059};
1060
1061int mlx5_register_interface(struct mlx5_interface *intf);
1062void mlx5_unregister_interface(struct mlx5_interface *intf);
20902be4
SM
1063int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1064int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
c0670781
YH
1065int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1066int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1067
211e6c80 1068int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1069
3bc34f3b
AH
1070int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1071int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1072bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1073bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1074bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1075bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1076struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
71a0ff65
MD
1077int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1078 u64 *values,
1079 int num_counters,
1080 size_t *offsets);
01187175
EC
1081struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1082void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1083int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1084 u64 length, u32 log_alignment, u16 uid,
1085 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1086int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1087 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1088
f6a8a19b 1089#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1090struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1091 struct ib_device *ibdev,
1092 const char *name,
1093 void (*setup)(struct net_device *));
693dfd5a 1094#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1095int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1096 struct ib_device *device,
1097 struct rdma_netdev_alloc_params *params);
693dfd5a 1098
e126ba97
EC
1099struct mlx5_profile {
1100 u64 mask;
f241e749 1101 u8 log_max_qp;
e126ba97
EC
1102 struct {
1103 int size;
1104 int limit;
1105 } mr_cache[MAX_MR_CACHE_ENTRIES];
1106};
1107
fc50db98
EC
1108enum {
1109 MLX5_PCI_DEV_IS_VF = 1 << 0,
1110};
1111
2752b823 1112static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1113{
386e75af 1114 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1115}
1116
e53a9d26
PP
1117static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1118{
1119 return dev->coredev_type == MLX5_COREDEV_VF;
1120}
1121
591905ba
BW
1122static inline bool mlx5_core_is_ecpf(struct mlx5_core_dev *dev)
1123{
1124 return dev->caps.embedded_cpu;
1125}
1126
2752b823
PP
1127static inline bool
1128mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1129{
1130 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1131}
1132
2752b823 1133static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1134{
1135 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1136}
1137
2752b823 1138static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1139{
86eec50b 1140 return dev->priv.sriov.max_vfs;
feb39369
BW
1141}
1142
707c4602
MD
1143static inline int mlx5_get_gid_table_len(u16 param)
1144{
1145 if (param > 4) {
1146 pr_warn("gid table length is zero\n");
1147 return 0;
1148 }
1149
1150 return 8 * (1 << param);
1151}
1152
1466cc5b
YP
1153static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1154{
1155 return !!(dev->priv.rl_table.max_size);
1156}
1157
32f69e4b
DJ
1158static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1159{
1160 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1161 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1162}
1163
1164static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1165{
1166 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1167}
1168
1169static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1170{
1171 return mlx5_core_is_mp_slave(dev) ||
1172 mlx5_core_is_mp_master(dev);
1173}
1174
7fd8aefb
DJ
1175static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1176{
32f69e4b
DJ
1177 if (!mlx5_core_mp_enabled(dev))
1178 return 1;
1179
1180 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1181}
1182
020446e0
EC
1183enum {
1184 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1185};
1186
cc9defcb
MG
1187static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev)
1188{
1189 struct devlink *devlink = priv_to_devlink(dev);
1190 union devlink_param_value val;
1191
1192 devlink_param_driverinit_value_get(devlink,
1193 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1194 &val);
1195 return val.vbool;
1196}
1197
e126ba97 1198#endif /* MLX5_DRIVER_H */