IB/mlx5: Use blue flame register allocator in mlx5_ib
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
6ecde51d 47
e126ba97
EC
48#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
af1ba291 50#include <linux/mlx5/srq.h>
e126ba97
EC
51
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
6b6c07bd 61 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
62 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 87 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
88 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
db058a18 92 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
93};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
e126ba97 106enum {
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
a124d13e 121 MLX5_REG_PVLC = 0x500f,
94cb1ebb 122 MLX5_REG_PCMR = 0x5041,
bb64143e 123 MLX5_REG_PMLP = 0x5002,
e126ba97
EC
124 MLX5_REG_NODE_DESC = 0x6001,
125 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 126 MLX5_REG_MCIA = 0x9014,
da54d24e 127 MLX5_REG_MLCR = 0x902b,
7f503169 128 MLX5_REG_MPCNT = 0x9051,
e126ba97
EC
129};
130
341c5ee2
HN
131enum mlx5_dcbx_oper_mode {
132 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
133 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
134};
135
da7525d2
EBE
136enum {
137 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
138 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
139};
140
e420f0c0
HE
141enum mlx5_page_fault_resume_flags {
142 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
143 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
144 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
145 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
146};
147
e126ba97
EC
148enum dbg_rsc_type {
149 MLX5_DBG_RSC_QP,
150 MLX5_DBG_RSC_EQ,
151 MLX5_DBG_RSC_CQ,
152};
153
154struct mlx5_field_desc {
155 struct dentry *dent;
156 int i;
157};
158
159struct mlx5_rsc_debug {
160 struct mlx5_core_dev *dev;
161 void *object;
162 enum dbg_rsc_type type;
163 struct dentry *root;
164 struct mlx5_field_desc fields[0];
165};
166
167enum mlx5_dev_event {
168 MLX5_DEV_EVENT_SYS_ERROR,
169 MLX5_DEV_EVENT_PORT_UP,
170 MLX5_DEV_EVENT_PORT_DOWN,
171 MLX5_DEV_EVENT_PORT_INITIALIZED,
172 MLX5_DEV_EVENT_LID_CHANGE,
173 MLX5_DEV_EVENT_PKEY_CHANGE,
174 MLX5_DEV_EVENT_GUID_CHANGE,
175 MLX5_DEV_EVENT_CLIENT_REREG,
176};
177
4c916a79 178enum mlx5_port_status {
6fa1bcab
AS
179 MLX5_PORT_UP = 1,
180 MLX5_PORT_DOWN = 2,
4c916a79
RS
181};
182
d9aaed83
AK
183enum mlx5_eq_type {
184 MLX5_EQ_TYPE_COMP,
185 MLX5_EQ_TYPE_ASYNC,
186#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
187 MLX5_EQ_TYPE_PF,
188#endif
189};
190
2f5ff264 191struct mlx5_bfreg_info {
e126ba97
EC
192 struct mlx5_uar *uars;
193 int num_uars;
2f5ff264 194 int num_low_latency_bfregs;
e126ba97
EC
195 unsigned long *bitmap;
196 unsigned int *count;
197 struct mlx5_bf *bfs;
198
199 /*
2f5ff264 200 * protect bfreg allocation data structs
e126ba97
EC
201 */
202 struct mutex lock;
78c0f98c 203 u32 ver;
e126ba97
EC
204};
205
e126ba97
EC
206struct mlx5_cmd_first {
207 __be32 data[4];
208};
209
210struct mlx5_cmd_msg {
211 struct list_head list;
0ac3ea70 212 struct cmd_msg_cache *parent;
e126ba97
EC
213 u32 len;
214 struct mlx5_cmd_first first;
215 struct mlx5_cmd_mailbox *next;
216};
217
218struct mlx5_cmd_debug {
219 struct dentry *dbg_root;
220 struct dentry *dbg_in;
221 struct dentry *dbg_out;
222 struct dentry *dbg_outlen;
223 struct dentry *dbg_status;
224 struct dentry *dbg_run;
225 void *in_msg;
226 void *out_msg;
227 u8 status;
228 u16 inlen;
229 u16 outlen;
230};
231
0ac3ea70 232struct cmd_msg_cache {
e126ba97
EC
233 /* protect block chain allocations
234 */
235 spinlock_t lock;
236 struct list_head head;
0ac3ea70
MHY
237 unsigned int max_inbox_size;
238 unsigned int num_ent;
e126ba97
EC
239};
240
0ac3ea70
MHY
241enum {
242 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
243};
244
245struct mlx5_cmd_stats {
246 u64 sum;
247 u64 n;
248 struct dentry *root;
249 struct dentry *avg;
250 struct dentry *count;
251 /* protect command average calculations */
252 spinlock_t lock;
253};
254
255struct mlx5_cmd {
64599cca
EC
256 void *cmd_alloc_buf;
257 dma_addr_t alloc_dma;
258 int alloc_size;
e126ba97
EC
259 void *cmd_buf;
260 dma_addr_t dma;
261 u16 cmdif_rev;
262 u8 log_sz;
263 u8 log_stride;
264 int max_reg_cmds;
265 int events;
266 u32 __iomem *vector;
267
268 /* protect command queue allocations
269 */
270 spinlock_t alloc_lock;
271
272 /* protect token allocations
273 */
274 spinlock_t token_lock;
275 u8 token;
276 unsigned long bitmask;
277 char wq_name[MLX5_CMD_WQ_MAX_NAME];
278 struct workqueue_struct *wq;
279 struct semaphore sem;
280 struct semaphore pages_sem;
281 int mode;
282 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
283 struct pci_pool *pool;
284 struct mlx5_cmd_debug dbg;
0ac3ea70 285 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
286 int checksum_disabled;
287 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
288};
289
290struct mlx5_port_caps {
291 int gid_table_len;
292 int pkey_table_len;
938fe83c 293 u8 ext_port_cap;
e126ba97
EC
294};
295
296struct mlx5_cmd_mailbox {
297 void *buf;
298 dma_addr_t dma;
299 struct mlx5_cmd_mailbox *next;
300};
301
302struct mlx5_buf_list {
303 void *buf;
304 dma_addr_t map;
305};
306
307struct mlx5_buf {
308 struct mlx5_buf_list direct;
e126ba97 309 int npages;
e126ba97 310 int size;
f241e749 311 u8 page_shift;
e126ba97
EC
312};
313
1c1b5228
TT
314struct mlx5_frag_buf {
315 struct mlx5_buf_list *frags;
316 int npages;
317 int size;
318 u8 page_shift;
319};
320
94c6825e
MB
321struct mlx5_eq_tasklet {
322 struct list_head list;
323 struct list_head process_list;
324 struct tasklet_struct task;
325 /* lock on completion tasklet list */
326 spinlock_t lock;
327};
328
d9aaed83
AK
329struct mlx5_eq_pagefault {
330 struct work_struct work;
331 /* Pagefaults lock */
332 spinlock_t lock;
333 struct workqueue_struct *wq;
334 mempool_t *pool;
335};
336
e126ba97
EC
337struct mlx5_eq {
338 struct mlx5_core_dev *dev;
339 __be32 __iomem *doorbell;
340 u32 cons_index;
341 struct mlx5_buf buf;
342 int size;
0b6e26ce 343 unsigned int irqn;
e126ba97
EC
344 u8 eqn;
345 int nent;
346 u64 mask;
e126ba97
EC
347 struct list_head list;
348 int index;
349 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
350 enum mlx5_eq_type type;
351 union {
352 struct mlx5_eq_tasklet tasklet_ctx;
353#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
354 struct mlx5_eq_pagefault pf_ctx;
355#endif
356 };
e126ba97
EC
357};
358
3121e3c4
SG
359struct mlx5_core_psv {
360 u32 psv_idx;
361 struct psv_layout {
362 u32 pd;
363 u16 syndrome;
364 u16 reserved;
365 u16 bg;
366 u16 app_tag;
367 u32 ref_tag;
368 } psv;
369};
370
371struct mlx5_core_sig_ctx {
372 struct mlx5_core_psv psv_memory;
373 struct mlx5_core_psv psv_wire;
d5436ba0
SG
374 struct ib_sig_err err_item;
375 bool sig_status_checked;
376 bool sig_err_exists;
377 u32 sigerr_count;
3121e3c4 378};
e126ba97 379
aa8e08d2
AK
380enum {
381 MLX5_MKEY_MR = 1,
382 MLX5_MKEY_MW,
383};
384
a606b0f6 385struct mlx5_core_mkey {
e126ba97
EC
386 u64 iova;
387 u64 size;
388 u32 key;
389 u32 pd;
aa8e08d2 390 u32 type;
e126ba97
EC
391};
392
d9aaed83
AK
393#define MLX5_24BIT_MASK ((1 << 24) - 1)
394
5903325a 395enum mlx5_res_type {
e2013b21 396 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
397 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
398 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
399 MLX5_RES_SRQ = 3,
400 MLX5_RES_XSRQ = 4,
5903325a
EC
401};
402
403struct mlx5_core_rsc_common {
404 enum mlx5_res_type res;
405 atomic_t refcount;
406 struct completion free;
407};
408
e126ba97 409struct mlx5_core_srq {
01949d01 410 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
411 u32 srqn;
412 int max;
413 int max_gs;
414 int max_avail_gather;
415 int wqe_shift;
416 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
417
418 atomic_t refcount;
419 struct completion free;
420};
421
422struct mlx5_eq_table {
423 void __iomem *update_ci;
424 void __iomem *update_arm_ci;
233d05d2 425 struct list_head comp_eqs_list;
e126ba97
EC
426 struct mlx5_eq pages_eq;
427 struct mlx5_eq async_eq;
428 struct mlx5_eq cmd_eq;
d9aaed83
AK
429#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
430 struct mlx5_eq pfault_eq;
431#endif
e126ba97
EC
432 int num_comp_vectors;
433 /* protect EQs list
434 */
435 spinlock_t lock;
436};
437
a6d51b68
EC
438struct mlx5_uars_page {
439 void __iomem *map;
440 bool wc;
441 u32 index;
442 struct list_head list;
443 unsigned int bfregs;
444 unsigned long *reg_bitmap; /* for non fast path bf regs */
445 unsigned long *fp_bitmap;
446 unsigned int reg_avail;
447 unsigned int fp_avail;
448 struct kref ref_count;
449 struct mlx5_core_dev *mdev;
450};
451
452struct mlx5_bfreg_head {
453 /* protect blue flame registers allocations */
454 struct mutex lock;
455 struct list_head list;
456};
457
458struct mlx5_bfreg_data {
459 struct mlx5_bfreg_head reg_head;
460 struct mlx5_bfreg_head wc_head;
461};
462
463struct mlx5_sq_bfreg {
464 void __iomem *map;
465 struct mlx5_uars_page *up;
466 bool wc;
467 u32 index;
468 unsigned int offset;
469};
470
e126ba97
EC
471struct mlx5_uar {
472 u32 index;
473 struct list_head bf_list;
474 unsigned free_bf_bmap;
88a85f99 475 void __iomem *bf_map;
e126ba97
EC
476 void __iomem *map;
477};
478
479
480struct mlx5_core_health {
481 struct health_buffer __iomem *health;
482 __be32 __iomem *health_counter;
483 struct timer_list timer;
e126ba97
EC
484 u32 prev;
485 int miss_counter;
fd76ee4d 486 bool sick;
05ac2c0b
MHY
487 /* wq spinlock to synchronize draining */
488 spinlock_t wq_lock;
ac6ea6e8 489 struct workqueue_struct *wq;
05ac2c0b 490 unsigned long flags;
ac6ea6e8 491 struct work_struct work;
04c0c1ab 492 struct delayed_work recover_work;
e126ba97
EC
493};
494
495struct mlx5_cq_table {
496 /* protect radix tree
497 */
498 spinlock_t lock;
499 struct radix_tree_root tree;
500};
501
502struct mlx5_qp_table {
503 /* protect radix tree
504 */
505 spinlock_t lock;
506 struct radix_tree_root tree;
507};
508
509struct mlx5_srq_table {
510 /* protect radix tree
511 */
512 spinlock_t lock;
513 struct radix_tree_root tree;
514};
515
a606b0f6 516struct mlx5_mkey_table {
3bcdb17a
SG
517 /* protect radix tree
518 */
519 rwlock_t lock;
520 struct radix_tree_root tree;
521};
522
fc50db98
EC
523struct mlx5_vf_context {
524 int enabled;
525};
526
527struct mlx5_core_sriov {
528 struct mlx5_vf_context *vfs_ctx;
529 int num_vfs;
530 int enabled_vfs;
531};
532
db058a18
SM
533struct mlx5_irq_info {
534 cpumask_var_t mask;
535 char name[MLX5_MAX_IRQ_NAME];
536};
537
43a335e0 538struct mlx5_fc_stats {
29cc6679 539 struct rb_root counters;
43a335e0
AV
540 struct list_head addlist;
541 /* protect addlist add/splice operations */
542 spinlock_t addlist_lock;
543
544 struct workqueue_struct *wq;
545 struct delayed_work work;
546 unsigned long next_query;
547};
548
073bb189 549struct mlx5_eswitch;
7907f23a 550struct mlx5_lag;
d9aaed83 551struct mlx5_pagefault;
073bb189 552
1466cc5b
YP
553struct mlx5_rl_entry {
554 u32 rate;
555 u16 index;
556 u16 refcount;
557};
558
559struct mlx5_rl_table {
560 /* protect rate limit table */
561 struct mutex rl_lock;
562 u16 max_size;
563 u32 max_rate;
564 u32 min_rate;
565 struct mlx5_rl_entry *rl_entry;
566};
567
d4eb4cd7
HN
568enum port_module_event_status_type {
569 MLX5_MODULE_STATUS_PLUGGED = 0x1,
570 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
571 MLX5_MODULE_STATUS_ERROR = 0x3,
572 MLX5_MODULE_STATUS_NUM = 0x3,
573};
574
575enum port_module_event_error_type {
576 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
577 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
578 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
579 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
580 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
581 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
582 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
583 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
584 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
585 MLX5_MODULE_EVENT_ERROR_NUM,
586};
587
588struct mlx5_port_module_event_stats {
589 u64 status_counters[MLX5_MODULE_STATUS_NUM];
590 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
591};
592
e126ba97
EC
593struct mlx5_priv {
594 char name[MLX5_MAX_NAME_LEN];
595 struct mlx5_eq_table eq_table;
db058a18
SM
596 struct msix_entry *msix_arr;
597 struct mlx5_irq_info *irq_info;
e126ba97
EC
598
599 /* pages stuff */
600 struct workqueue_struct *pg_wq;
601 struct rb_root page_root;
602 int fw_pages;
6aec21f6 603 atomic_t reg_pages;
bf0bf77f 604 struct list_head free_list;
fc50db98 605 int vfs_pages;
e126ba97
EC
606
607 struct mlx5_core_health health;
608
609 struct mlx5_srq_table srq_table;
610
611 /* start: qp staff */
612 struct mlx5_qp_table qp_table;
613 struct dentry *qp_debugfs;
614 struct dentry *eq_debugfs;
615 struct dentry *cq_debugfs;
616 struct dentry *cmdif_debugfs;
617 /* end: qp staff */
618
619 /* start: cq staff */
620 struct mlx5_cq_table cq_table;
621 /* end: cq staff */
622
a606b0f6
MB
623 /* start: mkey staff */
624 struct mlx5_mkey_table mkey_table;
625 /* end: mkey staff */
3bcdb17a 626
e126ba97 627 /* start: alloc staff */
311c7c71
SM
628 /* protect buffer alocation according to numa node */
629 struct mutex alloc_mutex;
630 int numa_node;
631
e126ba97
EC
632 struct mutex pgdir_mutex;
633 struct list_head pgdir_list;
634 /* end: alloc staff */
635 struct dentry *dbg_root;
636
637 /* protect mkey key part */
638 spinlock_t mkey_lock;
639 u8 mkey_key;
9603b61d
JM
640
641 struct list_head dev_list;
642 struct list_head ctx_list;
643 spinlock_t ctx_lock;
073bb189 644
fba53f7b 645 struct mlx5_flow_steering *steering;
073bb189 646 struct mlx5_eswitch *eswitch;
fc50db98 647 struct mlx5_core_sriov sriov;
7907f23a 648 struct mlx5_lag *lag;
fc50db98 649 unsigned long pci_dev_data;
43a335e0 650 struct mlx5_fc_stats fc_stats;
1466cc5b 651 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
652
653 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
654
655#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
656 void (*pfault)(struct mlx5_core_dev *dev,
657 void *context,
658 struct mlx5_pagefault *pfault);
659 void *pfault_ctx;
660 struct srcu_struct pfault_srcu;
661#endif
a6d51b68 662 struct mlx5_bfreg_data bfregs;
01187175 663 struct mlx5_uars_page *uar;
e126ba97
EC
664};
665
89d44f0a
MD
666enum mlx5_device_state {
667 MLX5_DEVICE_STATE_UP,
668 MLX5_DEVICE_STATE_INTERNAL_ERROR,
669};
670
671enum mlx5_interface_state {
5fc7197d
MD
672 MLX5_INTERFACE_STATE_DOWN = BIT(0),
673 MLX5_INTERFACE_STATE_UP = BIT(1),
674 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
675};
676
677enum mlx5_pci_status {
678 MLX5_PCI_STATUS_DISABLED,
679 MLX5_PCI_STATUS_ENABLED,
680};
681
d9aaed83
AK
682enum mlx5_pagefault_type_flags {
683 MLX5_PFAULT_REQUESTOR = 1 << 0,
684 MLX5_PFAULT_WRITE = 1 << 1,
685 MLX5_PFAULT_RDMA = 1 << 2,
686};
687
688/* Contains the details of a pagefault. */
689struct mlx5_pagefault {
690 u32 bytes_committed;
691 u32 token;
692 u8 event_subtype;
693 u8 type;
694 union {
695 /* Initiator or send message responder pagefault details. */
696 struct {
697 /* Received packet size, only valid for responders. */
698 u32 packet_size;
699 /*
700 * Number of resource holding WQE, depends on type.
701 */
702 u32 wq_num;
703 /*
704 * WQE index. Refers to either the send queue or
705 * receive queue, according to event_subtype.
706 */
707 u16 wqe_index;
708 } wqe;
709 /* RDMA responder pagefault details */
710 struct {
711 u32 r_key;
712 /*
713 * Received packet size, minimal size page fault
714 * resolution required for forward progress.
715 */
716 u32 packet_size;
717 u32 rdma_op_len;
718 u64 rdma_va;
719 } rdma;
720 };
721
722 struct mlx5_eq *eq;
723 struct work_struct work;
724};
725
b50d292b
HHZ
726struct mlx5_td {
727 struct list_head tirs_list;
728 u32 tdn;
729};
730
731struct mlx5e_resources {
732 struct mlx5_uar cq_uar;
733 u32 pdn;
734 struct mlx5_td td;
735 struct mlx5_core_mkey mkey;
736};
737
e126ba97
EC
738struct mlx5_core_dev {
739 struct pci_dev *pdev;
89d44f0a
MD
740 /* sync pci state */
741 struct mutex pci_status_mutex;
742 enum mlx5_pci_status pci_status;
e126ba97
EC
743 u8 rev_id;
744 char board_id[MLX5_BOARD_ID_LEN];
745 struct mlx5_cmd cmd;
938fe83c
SM
746 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
747 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
748 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
e126ba97
EC
749 phys_addr_t iseg_base;
750 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
751 enum mlx5_device_state state;
752 /* sync interface state */
753 struct mutex intf_state_mutex;
5fc7197d 754 unsigned long intf_state;
e126ba97
EC
755 void (*event) (struct mlx5_core_dev *dev,
756 enum mlx5_dev_event event,
4d2f9bbb 757 unsigned long param);
e126ba97
EC
758 struct mlx5_priv priv;
759 struct mlx5_profile *profile;
760 atomic_t num_qps;
f62b8bb8 761 u32 issi;
b50d292b 762 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
763#ifdef CONFIG_RFS_ACCEL
764 struct cpu_rmap *rmap;
765#endif
e126ba97
EC
766};
767
768struct mlx5_db {
769 __be32 *db;
770 union {
771 struct mlx5_db_pgdir *pgdir;
772 struct mlx5_ib_user_db_page *user_page;
773 } u;
774 dma_addr_t dma;
775 int index;
776};
777
e126ba97
EC
778enum {
779 MLX5_COMP_EQ_SIZE = 1024,
780};
781
adb0c954
SM
782enum {
783 MLX5_PTYS_IB = 1 << 0,
784 MLX5_PTYS_EN = 1 << 2,
785};
786
e126ba97
EC
787typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
788
789struct mlx5_cmd_work_ent {
790 struct mlx5_cmd_msg *in;
791 struct mlx5_cmd_msg *out;
746b5583
EC
792 void *uout;
793 int uout_size;
e126ba97 794 mlx5_cmd_cbk_t callback;
65ee6708 795 struct delayed_work cb_timeout_work;
e126ba97 796 void *context;
746b5583 797 int idx;
e126ba97
EC
798 struct completion done;
799 struct mlx5_cmd *cmd;
800 struct work_struct work;
801 struct mlx5_cmd_layout *lay;
802 int ret;
803 int page_queue;
804 u8 status;
805 u8 token;
14a70046
TG
806 u64 ts1;
807 u64 ts2;
746b5583 808 u16 op;
e126ba97
EC
809};
810
811struct mlx5_pas {
812 u64 pa;
813 u8 log_sz;
814};
815
707c4602 816enum port_state_policy {
eff901d3
EC
817 MLX5_POLICY_DOWN = 0,
818 MLX5_POLICY_UP = 1,
819 MLX5_POLICY_FOLLOW = 2,
820 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
821};
822
823enum phy_port_state {
824 MLX5_AAA_111
825};
826
827struct mlx5_hca_vport_context {
828 u32 field_select;
829 bool sm_virt_aware;
830 bool has_smi;
831 bool has_raw;
832 enum port_state_policy policy;
833 enum phy_port_state phys_state;
834 enum ib_port_state vport_state;
835 u8 port_physical_state;
836 u64 sys_image_guid;
837 u64 port_guid;
838 u64 node_guid;
839 u32 cap_mask1;
840 u32 cap_mask1_perm;
841 u32 cap_mask2;
842 u32 cap_mask2_perm;
843 u16 lid;
844 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
845 u8 lmc;
846 u8 subnet_timeout;
847 u16 sm_lid;
848 u8 sm_sl;
849 u16 qkey_violation_counter;
850 u16 pkey_violation_counter;
851 bool grh_required;
852};
853
e126ba97
EC
854static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
855{
e126ba97 856 return buf->direct.buf + offset;
e126ba97
EC
857}
858
859extern struct workqueue_struct *mlx5_core_wq;
860
861#define STRUCT_FIELD(header, field) \
862 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
863 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
864
e126ba97
EC
865static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
866{
867 return pci_get_drvdata(pdev);
868}
869
870extern struct dentry *mlx5_debugfs_root;
871
872static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
873{
874 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
875}
876
877static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
878{
879 return ioread32be(&dev->iseg->fw_rev) >> 16;
880}
881
882static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
883{
884 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
885}
886
887static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
888{
889 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
890}
891
892static inline void *mlx5_vzalloc(unsigned long size)
893{
894 void *rtn;
895
896 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
897 if (!rtn)
898 rtn = vzalloc(size);
899 return rtn;
900}
901
3bcdb17a
SG
902static inline u32 mlx5_base_mkey(const u32 key)
903{
904 return key & 0xffffff00u;
905}
906
e126ba97
EC
907int mlx5_cmd_init(struct mlx5_core_dev *dev);
908void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
909void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
910void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 911
e126ba97
EC
912int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
913 int out_size);
746b5583
EC
914int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
915 void *out, int out_size, mlx5_cmd_cbk_t callback,
916 void *context);
c4f287c4
SM
917void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
918
919int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
920int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
921int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
2f5ff264
EC
922int mlx5_alloc_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
923int mlx5_free_bfregs(struct mlx5_core_dev *dev, struct mlx5_bfreg_info *bfregi);
0ba42241
ML
924int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
925 bool map_wc);
e281682b 926void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
ac6ea6e8
EC
927void mlx5_health_cleanup(struct mlx5_core_dev *dev);
928int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
929void mlx5_start_health_poll(struct mlx5_core_dev *dev);
930void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 931void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
311c7c71
SM
932int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
933 struct mlx5_buf *buf, int node);
64ffaa21 934int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 935void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
936int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
937 struct mlx5_frag_buf *buf, int node);
938void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
939struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
940 gfp_t flags, int npages);
941void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
942 struct mlx5_cmd_mailbox *head);
943int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 944 struct mlx5_srq_attr *in);
e126ba97
EC
945int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
946int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 947 struct mlx5_srq_attr *out);
e126ba97
EC
948int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
949 u16 lwm, int is_srq);
a606b0f6
MB
950void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
951void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
952int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
953 struct mlx5_core_mkey *mkey,
954 u32 *in, int inlen,
955 u32 *out, int outlen,
956 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
957int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
958 struct mlx5_core_mkey *mkey,
ec22eb53 959 u32 *in, int inlen);
a606b0f6
MB
960int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
961 struct mlx5_core_mkey *mkey);
962int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 963 u32 *out, int outlen);
a606b0f6 964int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
965 u32 *mkey);
966int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
967int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 968int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 969 u16 opmod, u8 port);
e126ba97
EC
970void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
971void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
972int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
973void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
974void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 975 s32 npages);
cd23b14b 976int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
977int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
978void mlx5_register_debugfs(void);
979void mlx5_unregister_debugfs(void);
980int mlx5_eq_init(struct mlx5_core_dev *dev);
981void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
982void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 983void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 984void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 985void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
986void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
987struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 988void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
989void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
990int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 991 int nent, u64 mask, const char *name,
01187175 992 enum mlx5_eq_type type);
e126ba97
EC
993int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
994int mlx5_start_eqs(struct mlx5_core_dev *dev);
995int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
996int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
997 unsigned int *irqn);
e126ba97
EC
998int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
999int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1000
1001int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1002void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1003int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1004 int size_in, void *data_out, int size_out,
1005 u16 reg_num, int arg, int write);
adb0c954 1006
e126ba97
EC
1007int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1008void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1009int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1010 u32 *out, int outlen);
e126ba97
EC
1011int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1012void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1013int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1014void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1015int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1016int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1017 int node);
e126ba97
EC
1018void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1019
e126ba97
EC
1020const char *mlx5_command_str(int command);
1021int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1022void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1023int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1024 int npsvs, u32 *sig_index);
1025int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1026void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1027int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1028 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1029int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1030 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1031#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1032int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1033 u32 wq_num, u8 type, int error);
1034#endif
e126ba97 1035
1466cc5b
YP
1036int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1037void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1038int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1039void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1040bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1041int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1042 bool map_wc, bool fast_path);
1043void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1044
e3297246
EC
1045static inline int fw_initializing(struct mlx5_core_dev *dev)
1046{
1047 return ioread32be(&dev->iseg->initializing) >> 31;
1048}
1049
e126ba97
EC
1050static inline u32 mlx5_mkey_to_idx(u32 mkey)
1051{
1052 return mkey >> 8;
1053}
1054
1055static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1056{
1057 return mkey_idx << 8;
1058}
1059
746b5583
EC
1060static inline u8 mlx5_mkey_variant(u32 mkey)
1061{
1062 return mkey & 0xff;
1063}
1064
e126ba97
EC
1065enum {
1066 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1067 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1068};
1069
1070enum {
7d0cc6ed 1071 MAX_MR_CACHE_ENTRIES = 21,
e126ba97
EC
1072};
1073
64613d94
SM
1074enum {
1075 MLX5_INTERFACE_PROTOCOL_IB = 0,
1076 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1077};
1078
9603b61d
JM
1079struct mlx5_interface {
1080 void * (*add)(struct mlx5_core_dev *dev);
1081 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1082 int (*attach)(struct mlx5_core_dev *dev, void *context);
1083 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1084 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1085 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1086 void (*pfault)(struct mlx5_core_dev *dev,
1087 void *context,
1088 struct mlx5_pagefault *pfault);
64613d94
SM
1089 void * (*get_dev)(void *context);
1090 int protocol;
9603b61d
JM
1091 struct list_head list;
1092};
1093
64613d94 1094void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1095int mlx5_register_interface(struct mlx5_interface *intf);
1096void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1097int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1098
3bc34f3b
AH
1099int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1100int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1101bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1102struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1103struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1104void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1105
e126ba97
EC
1106struct mlx5_profile {
1107 u64 mask;
f241e749 1108 u8 log_max_qp;
e126ba97
EC
1109 struct {
1110 int size;
1111 int limit;
1112 } mr_cache[MAX_MR_CACHE_ENTRIES];
1113};
1114
fc50db98
EC
1115enum {
1116 MLX5_PCI_DEV_IS_VF = 1 << 0,
1117};
1118
1119static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1120{
1121 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1122}
1123
707c4602
MD
1124static inline int mlx5_get_gid_table_len(u16 param)
1125{
1126 if (param > 4) {
1127 pr_warn("gid table length is zero\n");
1128 return 0;
1129 }
1130
1131 return 8 * (1 << param);
1132}
1133
1466cc5b
YP
1134static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1135{
1136 return !!(dev->priv.rl_table.max_size);
1137}
1138
020446e0
EC
1139enum {
1140 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1141};
1142
e126ba97 1143#endif /* MLX5_DRIVER_H */