net/mlx5: Add layout to support default timeouts register
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
6ecde51d 52
e126ba97
EC
53#include <linux/mlx5/device.h>
54#include <linux/mlx5/doorbell.h>
41069256 55#include <linux/mlx5/eq.h>
7c39afb3
FD
56#include <linux/timecounter.h>
57#include <linux/ptp_clock_kernel.h>
1e34f3ef 58#include <net/devlink.h>
e126ba97 59
17a7612b
LR
60#define MLX5_ADEV_NAME "mlx5_core"
61
3663ad34
SD
62#define MLX5_IRQ_EQ_CTRL (U8_MAX)
63
e126ba97
EC
64enum {
65 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
66};
67
68enum {
69 /* one minute for the sake of bringup. Generally, commands must always
70 * complete and we may need to increase this timeout value
71 */
6b6c07bd 72 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
73 MLX5_CMD_WQ_MAX_NAME = 32,
74};
75
76enum {
77 CMD_OWNER_SW = 0x0,
78 CMD_OWNER_HW = 0x1,
79 CMD_STATUS_SUCCESS = 0,
80};
81
82enum mlx5_sqp_t {
83 MLX5_SQP_SMI = 0,
84 MLX5_SQP_GSI = 1,
85 MLX5_SQP_IEEE_1588 = 2,
86 MLX5_SQP_SNIFFER = 3,
87 MLX5_SQP_SYNC_UMR = 4,
88};
89
90enum {
91 MLX5_MAX_PORTS = 2,
92};
93
e126ba97 94enum {
a60109dc
YC
95 MLX5_ATOMIC_MODE_OFFSET = 16,
96 MLX5_ATOMIC_MODE_IB_COMP = 1,
97 MLX5_ATOMIC_MODE_CX = 2,
98 MLX5_ATOMIC_MODE_8B = 3,
99 MLX5_ATOMIC_MODE_16B = 4,
100 MLX5_ATOMIC_MODE_32B = 5,
101 MLX5_ATOMIC_MODE_64B = 6,
102 MLX5_ATOMIC_MODE_128B = 7,
103 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
104};
105
e126ba97 106enum {
415a64aa 107 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
415a64aa 110 MLX5_REG_QPDPM = 0x4013,
c02762eb 111 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
112 MLX5_REG_DCBX_PARAM = 0x4020,
113 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
114 MLX5_REG_FPGA_CAP = 0x4022,
115 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 116 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 117 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
118 MLX5_REG_PCAP = 0x5001,
119 MLX5_REG_PMTU = 0x5003,
120 MLX5_REG_PTYS = 0x5004,
121 MLX5_REG_PAOS = 0x5006,
3c2d18ef 122 MLX5_REG_PFCC = 0x5007,
efea389d 123 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
124 MLX5_REG_PPTB = 0x500b,
125 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
126 MLX5_REG_PMAOS = 0x5012,
127 MLX5_REG_PUDE = 0x5009,
128 MLX5_REG_PMPE = 0x5010,
129 MLX5_REG_PELC = 0x500e,
a124d13e 130 MLX5_REG_PVLC = 0x500f,
94cb1ebb 131 MLX5_REG_PCMR = 0x5041,
36830159 132 MLX5_REG_PDDR = 0x5031,
bb64143e 133 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 134 MLX5_REG_PPLM = 0x5023,
cfdcbcea 135 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
136 MLX5_REG_NODE_DESC = 0x6001,
137 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 138 MLX5_REG_MCIA = 0x9014,
06939536 139 MLX5_REG_MFRL = 0x9028,
da54d24e 140 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
141 MLX5_REG_MTRC_CAP = 0x9040,
142 MLX5_REG_MTRC_CONF = 0x9041,
143 MLX5_REG_MTRC_STDB = 0x9042,
144 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 145 MLX5_REG_MPEIN = 0x9050,
8ed1a630 146 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
147 MLX5_REG_MTPPS = 0x9053,
148 MLX5_REG_MTPPSE = 0x9054,
ae02d415 149 MLX5_REG_MTUTC = 0x9055,
5e022dd3 150 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 151 MLX5_REG_MCQS = 0x9060,
47176289
OG
152 MLX5_REG_MCQI = 0x9061,
153 MLX5_REG_MCC = 0x9062,
154 MLX5_REG_MCDA = 0x9063,
cfdcbcea 155 MLX5_REG_MCAM = 0x907f,
bab58ba1 156 MLX5_REG_MIRC = 0x9162,
88b3d5c9 157 MLX5_REG_SBCAM = 0xB01F,
609b8272 158 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 159 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
160};
161
415a64aa
HN
162enum mlx5_qpts_trust_state {
163 MLX5_QPTS_TRUST_PCP = 1,
164 MLX5_QPTS_TRUST_DSCP = 2,
165};
166
341c5ee2
HN
167enum mlx5_dcbx_oper_mode {
168 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
169 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
170};
171
da7525d2
EBE
172enum {
173 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
174 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
175 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
176 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
177};
178
e420f0c0
HE
179enum mlx5_page_fault_resume_flags {
180 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
181 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
182 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
183 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
184};
185
e126ba97
EC
186enum dbg_rsc_type {
187 MLX5_DBG_RSC_QP,
188 MLX5_DBG_RSC_EQ,
189 MLX5_DBG_RSC_CQ,
190};
191
7ecf6d8f
BW
192enum port_state_policy {
193 MLX5_POLICY_DOWN = 0,
194 MLX5_POLICY_UP = 1,
195 MLX5_POLICY_FOLLOW = 2,
196 MLX5_POLICY_INVALID = 0xffffffff
197};
198
386e75af
HN
199enum mlx5_coredev_type {
200 MLX5_COREDEV_PF,
1958fc2f
PP
201 MLX5_COREDEV_VF,
202 MLX5_COREDEV_SF,
386e75af
HN
203};
204
e126ba97 205struct mlx5_field_desc {
e126ba97
EC
206 int i;
207};
208
209struct mlx5_rsc_debug {
210 struct mlx5_core_dev *dev;
211 void *object;
212 enum dbg_rsc_type type;
213 struct dentry *root;
b6ca09cb 214 struct mlx5_field_desc fields[];
e126ba97
EC
215};
216
217enum mlx5_dev_event {
58d180b3 218 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 219 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
220};
221
4c916a79 222enum mlx5_port_status {
6fa1bcab
AS
223 MLX5_PORT_UP = 1,
224 MLX5_PORT_DOWN = 2,
4c916a79
RS
225};
226
f7936ddd
EBE
227enum mlx5_cmdif_state {
228 MLX5_CMDIF_STATE_UNINITIALIZED,
229 MLX5_CMDIF_STATE_UP,
230 MLX5_CMDIF_STATE_DOWN,
231};
232
e126ba97
EC
233struct mlx5_cmd_first {
234 __be32 data[4];
235};
236
237struct mlx5_cmd_msg {
238 struct list_head list;
0ac3ea70 239 struct cmd_msg_cache *parent;
e126ba97
EC
240 u32 len;
241 struct mlx5_cmd_first first;
242 struct mlx5_cmd_mailbox *next;
243};
244
245struct mlx5_cmd_debug {
246 struct dentry *dbg_root;
e126ba97
EC
247 void *in_msg;
248 void *out_msg;
249 u8 status;
250 u16 inlen;
251 u16 outlen;
252};
253
0ac3ea70 254struct cmd_msg_cache {
e126ba97
EC
255 /* protect block chain allocations
256 */
257 spinlock_t lock;
258 struct list_head head;
0ac3ea70
MHY
259 unsigned int max_inbox_size;
260 unsigned int num_ent;
e126ba97
EC
261};
262
0ac3ea70
MHY
263enum {
264 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
265};
266
267struct mlx5_cmd_stats {
268 u64 sum;
269 u64 n;
270 struct dentry *root;
e126ba97
EC
271 /* protect command average calculations */
272 spinlock_t lock;
273};
274
275struct mlx5_cmd {
71edc69c
SM
276 struct mlx5_nb nb;
277
f7936ddd 278 enum mlx5_cmdif_state state;
64599cca
EC
279 void *cmd_alloc_buf;
280 dma_addr_t alloc_dma;
281 int alloc_size;
e126ba97
EC
282 void *cmd_buf;
283 dma_addr_t dma;
284 u16 cmdif_rev;
285 u8 log_sz;
286 u8 log_stride;
287 int max_reg_cmds;
288 int events;
289 u32 __iomem *vector;
290
291 /* protect command queue allocations
292 */
293 spinlock_t alloc_lock;
294
295 /* protect token allocations
296 */
297 spinlock_t token_lock;
298 u8 token;
299 unsigned long bitmask;
300 char wq_name[MLX5_CMD_WQ_MAX_NAME];
301 struct workqueue_struct *wq;
302 struct semaphore sem;
303 struct semaphore pages_sem;
304 int mode;
d43b7007 305 u16 allowed_opcode;
e126ba97 306 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 307 struct dma_pool *pool;
e126ba97 308 struct mlx5_cmd_debug dbg;
0ac3ea70 309 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 310 int checksum_disabled;
2553f421 311 struct mlx5_cmd_stats *stats;
e126ba97
EC
312};
313
e126ba97
EC
314struct mlx5_cmd_mailbox {
315 void *buf;
316 dma_addr_t dma;
317 struct mlx5_cmd_mailbox *next;
318};
319
320struct mlx5_buf_list {
321 void *buf;
322 dma_addr_t map;
323};
324
1c1b5228
TT
325struct mlx5_frag_buf {
326 struct mlx5_buf_list *frags;
327 int npages;
328 int size;
329 u8 page_shift;
330};
331
388ca8be 332struct mlx5_frag_buf_ctrl {
4972e6fa 333 struct mlx5_buf_list *frags;
388ca8be 334 u32 sz_m1;
8d71e818 335 u16 frag_sz_m1;
a0903622 336 u16 strides_offset;
388ca8be
YC
337 u8 log_sz;
338 u8 log_stride;
339 u8 log_frag_strides;
340};
341
3121e3c4
SG
342struct mlx5_core_psv {
343 u32 psv_idx;
344 struct psv_layout {
345 u32 pd;
346 u16 syndrome;
347 u16 reserved;
348 u16 bg;
349 u16 app_tag;
350 u32 ref_tag;
351 } psv;
352};
353
354struct mlx5_core_sig_ctx {
355 struct mlx5_core_psv psv_memory;
356 struct mlx5_core_psv psv_wire;
d5436ba0
SG
357 struct ib_sig_err err_item;
358 bool sig_status_checked;
359 bool sig_err_exists;
360 u32 sigerr_count;
3121e3c4 361};
e126ba97 362
aa8e08d2
AK
363enum {
364 MLX5_MKEY_MR = 1,
365 MLX5_MKEY_MW,
534fd7aa 366 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
367};
368
a606b0f6 369struct mlx5_core_mkey {
e126ba97
EC
370 u64 iova;
371 u64 size;
372 u32 key;
373 u32 pd;
aa8e08d2 374 u32 type;
db72438c
YH
375 struct wait_queue_head wait;
376 refcount_t usecount;
e126ba97
EC
377};
378
d9aaed83
AK
379#define MLX5_24BIT_MASK ((1 << 24) - 1)
380
5903325a 381enum mlx5_res_type {
e2013b21 382 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
383 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
384 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
385 MLX5_RES_SRQ = 3,
386 MLX5_RES_XSRQ = 4,
5b3ec3fc 387 MLX5_RES_XRQ = 5,
57cda166 388 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
389};
390
391struct mlx5_core_rsc_common {
392 enum mlx5_res_type res;
94f3e14e 393 refcount_t refcount;
5903325a
EC
394 struct completion free;
395};
396
a6d51b68 397struct mlx5_uars_page {
e126ba97 398 void __iomem *map;
a6d51b68
EC
399 bool wc;
400 u32 index;
401 struct list_head list;
402 unsigned int bfregs;
403 unsigned long *reg_bitmap; /* for non fast path bf regs */
404 unsigned long *fp_bitmap;
405 unsigned int reg_avail;
406 unsigned int fp_avail;
407 struct kref ref_count;
408 struct mlx5_core_dev *mdev;
e126ba97
EC
409};
410
a6d51b68
EC
411struct mlx5_bfreg_head {
412 /* protect blue flame registers allocations */
413 struct mutex lock;
414 struct list_head list;
415};
416
417struct mlx5_bfreg_data {
418 struct mlx5_bfreg_head reg_head;
419 struct mlx5_bfreg_head wc_head;
420};
421
422struct mlx5_sq_bfreg {
423 void __iomem *map;
424 struct mlx5_uars_page *up;
425 bool wc;
426 u32 index;
427 unsigned int offset;
428};
e126ba97
EC
429
430struct mlx5_core_health {
431 struct health_buffer __iomem *health;
432 __be32 __iomem *health_counter;
433 struct timer_list timer;
e126ba97
EC
434 u32 prev;
435 int miss_counter;
d1bf0e2c 436 u8 synd;
63cbc552 437 u32 fatal_error;
8b9d8baa 438 u32 crdump_size;
05ac2c0b
MHY
439 /* wq spinlock to synchronize draining */
440 spinlock_t wq_lock;
ac6ea6e8 441 struct workqueue_struct *wq;
05ac2c0b 442 unsigned long flags;
b3bd076f 443 struct work_struct fatal_report_work;
d1bf0e2c 444 struct work_struct report_work;
1e34f3ef 445 struct devlink_health_reporter *fw_reporter;
96c82cdf 446 struct devlink_health_reporter *fw_fatal_reporter;
e126ba97
EC
447};
448
e126ba97 449struct mlx5_qp_table {
451be51c 450 struct notifier_block nb;
221c14f3 451
e126ba97
EC
452 /* protect radix tree
453 */
454 spinlock_t lock;
455 struct radix_tree_root tree;
456};
457
fc50db98
EC
458struct mlx5_vf_context {
459 int enabled;
7ecf6d8f
BW
460 u64 port_guid;
461 u64 node_guid;
4bbd4923
DG
462 /* Valid bits are used to validate administrative guid only.
463 * Enabled after ndo_set_vf_guid
464 */
465 u8 port_guid_valid:1;
466 u8 node_guid_valid:1;
7ecf6d8f 467 enum port_state_policy policy;
fc50db98
EC
468};
469
470struct mlx5_core_sriov {
471 struct mlx5_vf_context *vfs_ctx;
472 int num_vfs;
86eec50b 473 u16 max_vfs;
fc50db98
EC
474};
475
558101f1
GT
476struct mlx5_fc_pool {
477 struct mlx5_core_dev *dev;
478 struct mutex pool_lock; /* protects pool lists */
479 struct list_head fully_used;
480 struct list_head partially_used;
481 struct list_head unused;
482 int available_fcs;
483 int used_fcs;
484 int threshold;
485};
486
43a335e0 487struct mlx5_fc_stats {
12d6066c
VB
488 spinlock_t counters_idr_lock; /* protects counters_idr */
489 struct idr counters_idr;
9aff93d7 490 struct list_head counters;
83033688 491 struct llist_head addlist;
6e5e2283 492 struct llist_head dellist;
43a335e0
AV
493
494 struct workqueue_struct *wq;
495 struct delayed_work work;
496 unsigned long next_query;
f6dfb4c3 497 unsigned long sampling_interval; /* jiffies */
6f06e04b 498 u32 *bulk_query_out;
558101f1 499 struct mlx5_fc_pool fc_pool;
43a335e0
AV
500};
501
69c1280b 502struct mlx5_events;
eeb66cdb 503struct mlx5_mpfs;
073bb189 504struct mlx5_eswitch;
7907f23a 505struct mlx5_lag;
fadd59fc 506struct mlx5_devcom;
38b9f903 507struct mlx5_fw_reset;
f2f3df55 508struct mlx5_eq_table;
561aa15a 509struct mlx5_irq_table;
f3196bb0 510struct mlx5_vhca_state_notifier;
90d010b8 511struct mlx5_sf_dev_table;
8f010541
PP
512struct mlx5_sf_hw_table;
513struct mlx5_sf_table;
073bb189 514
05d3ac97
BW
515struct mlx5_rate_limit {
516 u32 rate;
517 u32 max_burst_sz;
518 u16 typical_pkt_sz;
519};
520
1466cc5b 521struct mlx5_rl_entry {
1326034b 522 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 523 u64 refcount;
4c4c0a89 524 u16 index;
1326034b
YH
525 u16 uid;
526 u8 dedicated : 1;
1466cc5b
YP
527};
528
529struct mlx5_rl_table {
530 /* protect rate limit table */
531 struct mutex rl_lock;
532 u16 max_size;
533 u32 max_rate;
534 u32 min_rate;
535 struct mlx5_rl_entry *rl_entry;
6b30b6d4 536 u64 refcount;
1466cc5b
YP
537};
538
80f09dfc
MG
539struct mlx5_core_roce {
540 struct mlx5_flow_table *ft;
541 struct mlx5_flow_group *fg;
542 struct mlx5_flow_handle *allow_rule;
543};
544
a925b5e3
LR
545enum {
546 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
547 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
548 /* Set during device detach to block any further devices
549 * creation/deletion on drivers rescan. Unset during device attach.
550 */
551 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
a925b5e3
LR
552};
553
554struct mlx5_adev {
555 struct auxiliary_device adev;
556 struct mlx5_core_dev *mdev;
557 int idx;
558};
559
4a98544d 560struct mlx5_ft_pool;
e126ba97 561struct mlx5_priv {
561aa15a
YA
562 /* IRQ table valid only for real pci devices PF or VF */
563 struct mlx5_irq_table *irq_table;
f2f3df55 564 struct mlx5_eq_table *eq_table;
e126ba97
EC
565
566 /* pages stuff */
0cf53c12 567 struct mlx5_nb pg_nb;
e126ba97 568 struct workqueue_struct *pg_wq;
d6945242 569 struct xarray page_root_xa;
e126ba97 570 int fw_pages;
6aec21f6 571 atomic_t reg_pages;
bf0bf77f 572 struct list_head free_list;
fc50db98 573 int vfs_pages;
8a90f2fc 574 int host_pf_pages;
e126ba97
EC
575
576 struct mlx5_core_health health;
3d347b1b 577 struct list_head traps;
e126ba97 578
e126ba97 579 /* start: qp staff */
e126ba97
EC
580 struct dentry *qp_debugfs;
581 struct dentry *eq_debugfs;
582 struct dentry *cq_debugfs;
583 struct dentry *cmdif_debugfs;
584 /* end: qp staff */
585
e126ba97 586 /* start: alloc staff */
39c538d6 587 /* protect buffer allocation according to numa node */
311c7c71
SM
588 struct mutex alloc_mutex;
589 int numa_node;
590
e126ba97
EC
591 struct mutex pgdir_mutex;
592 struct list_head pgdir_list;
593 /* end: alloc staff */
594 struct dentry *dbg_root;
595
9603b61d
JM
596 struct list_head ctx_list;
597 spinlock_t ctx_lock;
a925b5e3
LR
598 struct mlx5_adev **adev;
599 int adev_idx;
02039fb6 600 struct mlx5_events *events;
97834eba 601
fba53f7b 602 struct mlx5_flow_steering *steering;
eeb66cdb 603 struct mlx5_mpfs *mpfs;
073bb189 604 struct mlx5_eswitch *eswitch;
fc50db98 605 struct mlx5_core_sriov sriov;
7907f23a 606 struct mlx5_lag *lag;
a925b5e3 607 u32 flags;
fadd59fc 608 struct mlx5_devcom *devcom;
38b9f903 609 struct mlx5_fw_reset *fw_reset;
80f09dfc 610 struct mlx5_core_roce roce;
43a335e0 611 struct mlx5_fc_stats fc_stats;
1466cc5b 612 struct mlx5_rl_table rl_table;
4a98544d 613 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 614
a6d51b68 615 struct mlx5_bfreg_data bfregs;
01187175 616 struct mlx5_uars_page *uar;
f3196bb0
PP
617#ifdef CONFIG_MLX5_SF
618 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 619 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 620 struct mlx5_core_dev *parent_mdev;
f3196bb0 621#endif
8f010541
PP
622#ifdef CONFIG_MLX5_SF_MANAGER
623 struct mlx5_sf_hw_table *sf_hw_table;
624 struct mlx5_sf_table *sf_table;
625#endif
e126ba97
EC
626};
627
89d44f0a 628enum mlx5_device_state {
8e792700 629 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
630 MLX5_DEVICE_STATE_INTERNAL_ERROR,
631};
632
633enum mlx5_interface_state {
b3cb5388 634 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
635};
636
637enum mlx5_pci_status {
638 MLX5_PCI_STATUS_DISABLED,
639 MLX5_PCI_STATUS_ENABLED,
640};
641
d9aaed83
AK
642enum mlx5_pagefault_type_flags {
643 MLX5_PFAULT_REQUESTOR = 1 << 0,
644 MLX5_PFAULT_WRITE = 1 << 1,
645 MLX5_PFAULT_RDMA = 1 << 2,
646};
647
b50d292b 648struct mlx5_td {
80a2a902
YA
649 /* protects tirs list changes while tirs refresh */
650 struct mutex list_lock;
b50d292b
HHZ
651 struct list_head tirs_list;
652 u32 tdn;
653};
654
655struct mlx5e_resources {
c276aae8
RD
656 struct mlx5e_hw_objs {
657 u32 pdn;
658 struct mlx5_td td;
659 struct mlx5_core_mkey mkey;
660 struct mlx5_sq_bfreg bfreg;
661 } hw_objs;
c27971d0 662 struct devlink_port dl_port;
7a9fb35e 663 struct net_device *uplink_netdev;
b50d292b
HHZ
664};
665
c9b9dcb4
AL
666enum mlx5_sw_icm_type {
667 MLX5_SW_ICM_TYPE_STEERING,
668 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
669};
670
52ec462e
IT
671#define MLX5_MAX_RESERVED_GIDS 8
672
673struct mlx5_rsvd_gids {
674 unsigned int start;
675 unsigned int count;
676 struct ida ida;
677};
678
7c39afb3
FD
679#define MAX_PIN_NUM 8
680struct mlx5_pps {
681 u8 pin_caps[MAX_PIN_NUM];
682 struct work_struct out_work;
683 u64 start[MAX_PIN_NUM];
684 u8 enabled;
685};
686
d6f3dc8f 687struct mlx5_timer {
7c39afb3
FD
688 struct cyclecounter cycles;
689 struct timecounter tc;
7c39afb3
FD
690 u32 nominal_c_mult;
691 unsigned long overflow_period;
692 struct delayed_work overflow_work;
d6f3dc8f
EBE
693};
694
695struct mlx5_clock {
696 struct mlx5_nb pps_nb;
697 seqlock_t lock;
698 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
699 struct ptp_clock *ptp;
700 struct ptp_clock_info ptp_info;
701 struct mlx5_pps pps_info;
d6f3dc8f 702 struct mlx5_timer timer;
7c39afb3
FD
703};
704
c9b9dcb4 705struct mlx5_dm;
f53aaa31 706struct mlx5_fw_tracer;
358aa5ce 707struct mlx5_vxlan;
0ccc171e 708struct mlx5_geneve;
87175120 709struct mlx5_hv_vhca;
f53aaa31 710
c9b9dcb4
AL
711#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
712#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
713
3410fbcd
MG
714enum {
715 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
716 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
717};
718
719enum {
720 MR_CACHE_LAST_STD_ENTRY = 20,
721 MLX5_IMR_MTT_CACHE_ENTRY,
722 MLX5_IMR_KSM_CACHE_ENTRY,
723 MAX_MR_CACHE_ENTRIES
724};
725
726struct mlx5_profile {
727 u64 mask;
728 u8 log_max_qp;
729 struct {
730 int size;
731 int limit;
732 } mr_cache[MAX_MR_CACHE_ENTRIES];
733};
734
5958a6fa
PP
735struct mlx5_hca_cap {
736 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
737 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
738};
739
e126ba97 740struct mlx5_core_dev {
27b942fb 741 struct device *device;
386e75af 742 enum mlx5_coredev_type coredev_type;
e126ba97 743 struct pci_dev *pdev;
89d44f0a
MD
744 /* sync pci state */
745 struct mutex pci_status_mutex;
746 enum mlx5_pci_status pci_status;
e126ba97
EC
747 u8 rev_id;
748 char board_id[MLX5_BOARD_ID_LEN];
749 struct mlx5_cmd cmd;
71862561 750 struct {
48f02eef 751 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 752 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 753 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 754 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 755 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 756 u8 embedded_cpu;
71862561 757 } caps;
59c9d35e 758 u64 sys_image_guid;
e126ba97
EC
759 phys_addr_t iseg_base;
760 struct mlx5_init_seg __iomem *iseg;
aa8106f1 761 phys_addr_t bar_addr;
89d44f0a
MD
762 enum mlx5_device_state state;
763 /* sync interface state */
764 struct mutex intf_state_mutex;
5fc7197d 765 unsigned long intf_state;
e126ba97 766 struct mlx5_priv priv;
3410fbcd 767 struct mlx5_profile profile;
f62b8bb8 768 u32 issi;
b50d292b 769 struct mlx5e_resources mlx5e_res;
c9b9dcb4 770 struct mlx5_dm *dm;
358aa5ce 771 struct mlx5_vxlan *vxlan;
0ccc171e 772 struct mlx5_geneve *geneve;
52ec462e
IT
773 struct {
774 struct mlx5_rsvd_gids reserved_gids;
734dc065 775 u32 roce_en;
52ec462e 776 } roce;
e29341fb
IT
777#ifdef CONFIG_MLX5_FPGA
778 struct mlx5_fpga_device *fpga;
9a6ad1ad
RS
779#endif
780#ifdef CONFIG_MLX5_ACCEL
781 const struct mlx5_accel_ipsec_ops *ipsec_ops;
5a7b27eb 782#endif
7c39afb3 783 struct mlx5_clock clock;
24d33d2c 784 struct mlx5_ib_clock_info *clock_info;
f53aaa31 785 struct mlx5_fw_tracer *tracer;
12206b17 786 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 787 u32 vsc_addr;
87175120 788 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
789};
790
791struct mlx5_db {
792 __be32 *db;
793 union {
794 struct mlx5_db_pgdir *pgdir;
795 struct mlx5_ib_user_db_page *user_page;
796 } u;
797 dma_addr_t dma;
798 int index;
799};
800
e126ba97
EC
801enum {
802 MLX5_COMP_EQ_SIZE = 1024,
803};
804
adb0c954
SM
805enum {
806 MLX5_PTYS_IB = 1 << 0,
807 MLX5_PTYS_EN = 1 << 2,
808};
809
e126ba97
EC
810typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
811
73dd3a48
MHY
812enum {
813 MLX5_CMD_ENT_STATE_PENDING_COMP,
814};
815
e126ba97 816struct mlx5_cmd_work_ent {
73dd3a48 817 unsigned long state;
e126ba97
EC
818 struct mlx5_cmd_msg *in;
819 struct mlx5_cmd_msg *out;
746b5583
EC
820 void *uout;
821 int uout_size;
e126ba97 822 mlx5_cmd_cbk_t callback;
65ee6708 823 struct delayed_work cb_timeout_work;
e126ba97 824 void *context;
746b5583 825 int idx;
17d00e83 826 struct completion handling;
e126ba97
EC
827 struct completion done;
828 struct mlx5_cmd *cmd;
829 struct work_struct work;
830 struct mlx5_cmd_layout *lay;
831 int ret;
832 int page_queue;
833 u8 status;
834 u8 token;
14a70046
TG
835 u64 ts1;
836 u64 ts2;
746b5583 837 u16 op;
4525abea 838 bool polling;
50b2412b
EBE
839 /* Track the max comp handlers */
840 refcount_t refcnt;
e126ba97
EC
841};
842
843struct mlx5_pas {
844 u64 pa;
845 u8 log_sz;
846};
847
707c4602
MD
848enum phy_port_state {
849 MLX5_AAA_111
850};
851
852struct mlx5_hca_vport_context {
853 u32 field_select;
854 bool sm_virt_aware;
855 bool has_smi;
856 bool has_raw;
857 enum port_state_policy policy;
858 enum phy_port_state phys_state;
859 enum ib_port_state vport_state;
860 u8 port_physical_state;
861 u64 sys_image_guid;
862 u64 port_guid;
863 u64 node_guid;
864 u32 cap_mask1;
865 u32 cap_mask1_perm;
4106a758
MG
866 u16 cap_mask2;
867 u16 cap_mask2_perm;
707c4602
MD
868 u16 lid;
869 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
870 u8 lmc;
871 u8 subnet_timeout;
872 u16 sm_lid;
873 u8 sm_sl;
874 u16 qkey_violation_counter;
875 u16 pkey_violation_counter;
876 bool grh_required;
877};
878
388ca8be 879static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 880{
388ca8be 881 return buf->frags->buf + offset;
e126ba97
EC
882}
883
e126ba97
EC
884#define STRUCT_FIELD(header, field) \
885 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
886 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
887
e126ba97
EC
888static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
889{
890 return pci_get_drvdata(pdev);
891}
892
893extern struct dentry *mlx5_debugfs_root;
894
895static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
896{
897 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
898}
899
900static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
901{
902 return ioread32be(&dev->iseg->fw_rev) >> 16;
903}
904
905static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
906{
907 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
908}
909
3bcdb17a
SG
910static inline u32 mlx5_base_mkey(const u32 key)
911{
912 return key & 0xffffff00u;
913}
914
26bf3090
TT
915static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
916{
917 return ((u32)1 << log_sz) << log_stride;
918}
919
4972e6fa
TT
920static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
921 u8 log_stride, u8 log_sz,
a0903622 922 u16 strides_offset,
d7037ad7 923 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 924{
4972e6fa 925 fbc->frags = frags;
3a2f7033
TT
926 fbc->log_stride = log_stride;
927 fbc->log_sz = log_sz;
388ca8be
YC
928 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
929 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
930 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
931 fbc->strides_offset = strides_offset;
932}
933
4972e6fa
TT
934static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
935 u8 log_stride, u8 log_sz,
d7037ad7
TT
936 struct mlx5_frag_buf_ctrl *fbc)
937{
4972e6fa 938 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
939}
940
388ca8be
YC
941static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
942 u32 ix)
943{
d7037ad7
TT
944 unsigned int frag;
945
946 ix += fbc->strides_offset;
947 frag = ix >> fbc->log_frag_strides;
388ca8be 948
4972e6fa 949 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
950}
951
37fdffb2
TT
952static inline u32
953mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
954{
955 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
956
957 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
958}
959
d43b7007
EBE
960enum {
961 CMD_ALLOWED_OPCODE_ALL,
962};
963
e126ba97
EC
964void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
965void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 966void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 967
e355477e
JG
968struct mlx5_async_ctx {
969 struct mlx5_core_dev *dev;
970 atomic_t num_inflight;
971 struct wait_queue_head wait;
972};
973
974struct mlx5_async_work;
975
976typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
977
978struct mlx5_async_work {
979 struct mlx5_async_ctx *ctx;
980 mlx5_async_cbk_t user_callback;
981};
982
983void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
984 struct mlx5_async_ctx *ctx);
985void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
986int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
987 void *out, int out_size, mlx5_async_cbk_t callback,
988 struct mlx5_async_work *work);
989
e126ba97
EC
990int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
991 int out_size);
bb7fc863
LR
992
993#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
994 ({ \
995 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
996 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
997 })
998
999#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1000 ({ \
1001 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1002 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1003 })
1004
4525abea
MD
1005int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1006 void *out, int out_size);
c4f287c4 1007void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
b898ce7b 1008bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4
SM
1009
1010int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
1011int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
1012int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 1013void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
1014void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1015int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1016void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1017void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 1018void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1019void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
388ca8be
YC
1020int mlx5_buf_alloc(struct mlx5_core_dev *dev,
1021 int size, struct mlx5_frag_buf *buf);
1022void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
1023int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1024 struct mlx5_frag_buf *buf, int node);
1025void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1026struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1027 gfp_t flags, int npages);
1028void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1029 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
1030int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
1031 struct mlx5_core_mkey *mkey,
ec22eb53 1032 u32 *in, int inlen);
a606b0f6
MB
1033int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
1034 struct mlx5_core_mkey *mkey);
1035int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 1036 u32 *out, int outlen);
e126ba97
EC
1037int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1038int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1039int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1040void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1041void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
1042void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1043void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1044 s32 npages, bool ec_function);
cd23b14b 1045int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1046int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1047void mlx5_register_debugfs(void);
1048void mlx5_unregister_debugfs(void);
388ca8be
YC
1049
1050void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1dcb6c36 1051void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1052void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1053int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1054int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1055int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1056
9f818c8a 1057void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97
EC
1058void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1059int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1060 int size_in, void *data_out, int size_out,
1061 u16 reg_num, int arg, int write);
adb0c954 1062
e126ba97 1063int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1064int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1065 int node);
e126ba97
EC
1066void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1067
e126ba97 1068const char *mlx5_command_str(int command);
9f818c8a 1069void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1070void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1071int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1072 int npsvs, u32 *sig_index);
1073int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1074void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1075int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1076 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1077int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1078 u8 port_num, void *out, size_t sz);
e126ba97 1079
1466cc5b
YP
1080int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1081void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1082int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1083 struct mlx5_rate_limit *rl);
1084void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1085bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1086int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1087 bool dedicated_entry, u16 *index);
1088void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1089bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1090 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1091int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1092 bool map_wc, bool fast_path);
1093void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1094
f2f3df55
SM
1095unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1096struct cpumask *
1097mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1098unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1099int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1100 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1101 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1102
e126ba97
EC
1103static inline u32 mlx5_mkey_to_idx(u32 mkey)
1104{
1105 return mkey >> 8;
1106}
1107
1108static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1109{
1110 return mkey_idx << 8;
1111}
1112
746b5583
EC
1113static inline u8 mlx5_mkey_variant(u32 mkey)
1114{
1115 return mkey & 0xff;
1116}
1117
241dc159 1118/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1119 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1120 * Optimise event queue dipatching.
1121 */
20902be4
SM
1122int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1123int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1124
1125/* Async-atomic event notifier used for forwarding
1126 * evetns from the event queue into the to mlx5 events dispatcher,
1127 * eswitch, clock and others.
1128 */
c0670781
YH
1129int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1130int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1131
241dc159
AL
1132/* Blocking event notifier used to forward SW events, used for slow path */
1133int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1134int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1135int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1136 void *data);
1137
211e6c80 1138int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1139
3bc34f3b
AH
1140int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1141int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1142bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1143bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1144bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1145bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
af8c0e25
MB
1146bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1147bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
6a32047a 1148struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1149u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1150 struct net_device *slave);
71a0ff65
MD
1151int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1152 u64 *values,
1153 int num_counters,
1154 size_t *offsets);
af8c0e25 1155struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
01187175
EC
1156struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1157void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1158int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1159 u64 length, u32 log_alignment, u16 uid,
1160 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1161int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1162 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1163
f6a8a19b 1164#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1165struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1166 struct ib_device *ibdev,
1167 const char *name,
1168 void (*setup)(struct net_device *));
693dfd5a 1169#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1170int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1171 struct ib_device *device,
1172 struct rdma_netdev_alloc_params *params);
e126ba97 1173
fc50db98
EC
1174enum {
1175 MLX5_PCI_DEV_IS_VF = 1 << 0,
1176};
1177
2752b823 1178static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1179{
386e75af 1180 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1181}
1182
e53a9d26
PP
1183static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1184{
1185 return dev->coredev_type == MLX5_COREDEV_VF;
1186}
1187
3b1e58aa 1188static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1189{
1190 return dev->caps.embedded_cpu;
1191}
1192
2752b823
PP
1193static inline bool
1194mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1195{
1196 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1197}
1198
2752b823 1199static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1200{
1201 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1202}
1203
2752b823 1204static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1205{
86eec50b 1206 return dev->priv.sriov.max_vfs;
feb39369
BW
1207}
1208
707c4602
MD
1209static inline int mlx5_get_gid_table_len(u16 param)
1210{
1211 if (param > 4) {
1212 pr_warn("gid table length is zero\n");
1213 return 0;
1214 }
1215
1216 return 8 * (1 << param);
1217}
1218
1466cc5b
YP
1219static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1220{
1221 return !!(dev->priv.rl_table.max_size);
1222}
1223
32f69e4b
DJ
1224static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1225{
1226 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1227 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1228}
1229
1230static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1231{
1232 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1233}
1234
1235static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1236{
1237 return mlx5_core_is_mp_slave(dev) ||
1238 mlx5_core_is_mp_master(dev);
1239}
1240
7fd8aefb
DJ
1241static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1242{
32f69e4b
DJ
1243 if (!mlx5_core_mp_enabled(dev))
1244 return 1;
1245
1246 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1247}
1248
020446e0
EC
1249enum {
1250 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1251};
1252
7852546f 1253static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev)
cc9defcb
MG
1254{
1255 struct devlink *devlink = priv_to_devlink(dev);
1256 union devlink_param_value val;
1257
1258 devlink_param_driverinit_value_get(devlink,
1259 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1260 &val);
1261 return val.vbool;
1262}
1263
e126ba97 1264#endif /* MLX5_DRIVER_H */