net/mlx5: Refactor init clock function
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
6ecde51d 52
e126ba97
EC
53#include <linux/mlx5/device.h>
54#include <linux/mlx5/doorbell.h>
41069256 55#include <linux/mlx5/eq.h>
7c39afb3
FD
56#include <linux/timecounter.h>
57#include <linux/ptp_clock_kernel.h>
1e34f3ef 58#include <net/devlink.h>
e126ba97 59
17a7612b
LR
60#define MLX5_ADEV_NAME "mlx5_core"
61
e126ba97
EC
62enum {
63 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
64};
65
66enum {
67 /* one minute for the sake of bringup. Generally, commands must always
68 * complete and we may need to increase this timeout value
69 */
6b6c07bd 70 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
71 MLX5_CMD_WQ_MAX_NAME = 32,
72};
73
74enum {
75 CMD_OWNER_SW = 0x0,
76 CMD_OWNER_HW = 0x1,
77 CMD_STATUS_SUCCESS = 0,
78};
79
80enum mlx5_sqp_t {
81 MLX5_SQP_SMI = 0,
82 MLX5_SQP_GSI = 1,
83 MLX5_SQP_IEEE_1588 = 2,
84 MLX5_SQP_SNIFFER = 3,
85 MLX5_SQP_SYNC_UMR = 4,
86};
87
88enum {
89 MLX5_MAX_PORTS = 2,
90};
91
e126ba97 92enum {
a60109dc
YC
93 MLX5_ATOMIC_MODE_OFFSET = 16,
94 MLX5_ATOMIC_MODE_IB_COMP = 1,
95 MLX5_ATOMIC_MODE_CX = 2,
96 MLX5_ATOMIC_MODE_8B = 3,
97 MLX5_ATOMIC_MODE_16B = 4,
98 MLX5_ATOMIC_MODE_32B = 5,
99 MLX5_ATOMIC_MODE_64B = 6,
100 MLX5_ATOMIC_MODE_128B = 7,
101 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
102};
103
e126ba97 104enum {
415a64aa 105 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
106 MLX5_REG_QETCR = 0x4005,
107 MLX5_REG_QTCT = 0x400a,
415a64aa 108 MLX5_REG_QPDPM = 0x4013,
c02762eb 109 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 114 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 115 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
116 MLX5_REG_PCAP = 0x5001,
117 MLX5_REG_PMTU = 0x5003,
118 MLX5_REG_PTYS = 0x5004,
119 MLX5_REG_PAOS = 0x5006,
3c2d18ef 120 MLX5_REG_PFCC = 0x5007,
efea389d 121 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
122 MLX5_REG_PPTB = 0x500b,
123 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
124 MLX5_REG_PMAOS = 0x5012,
125 MLX5_REG_PUDE = 0x5009,
126 MLX5_REG_PMPE = 0x5010,
127 MLX5_REG_PELC = 0x500e,
a124d13e 128 MLX5_REG_PVLC = 0x500f,
94cb1ebb 129 MLX5_REG_PCMR = 0x5041,
bb64143e 130 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 131 MLX5_REG_PPLM = 0x5023,
cfdcbcea 132 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
133 MLX5_REG_NODE_DESC = 0x6001,
134 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 135 MLX5_REG_MCIA = 0x9014,
06939536 136 MLX5_REG_MFRL = 0x9028,
da54d24e 137 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
138 MLX5_REG_MTRC_CAP = 0x9040,
139 MLX5_REG_MTRC_CONF = 0x9041,
140 MLX5_REG_MTRC_STDB = 0x9042,
141 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 142 MLX5_REG_MPEIN = 0x9050,
8ed1a630 143 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
144 MLX5_REG_MTPPS = 0x9053,
145 MLX5_REG_MTPPSE = 0x9054,
ae02d415 146 MLX5_REG_MTUTC = 0x9055,
5e022dd3 147 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 148 MLX5_REG_MCQS = 0x9060,
47176289
OG
149 MLX5_REG_MCQI = 0x9061,
150 MLX5_REG_MCC = 0x9062,
151 MLX5_REG_MCDA = 0x9063,
cfdcbcea 152 MLX5_REG_MCAM = 0x907f,
bab58ba1 153 MLX5_REG_MIRC = 0x9162,
88b3d5c9 154 MLX5_REG_SBCAM = 0xB01F,
609b8272 155 MLX5_REG_RESOURCE_DUMP = 0xC000,
e126ba97
EC
156};
157
415a64aa
HN
158enum mlx5_qpts_trust_state {
159 MLX5_QPTS_TRUST_PCP = 1,
160 MLX5_QPTS_TRUST_DSCP = 2,
161};
162
341c5ee2
HN
163enum mlx5_dcbx_oper_mode {
164 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
165 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
166};
167
da7525d2
EBE
168enum {
169 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
170 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
171 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
172 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
173};
174
e420f0c0
HE
175enum mlx5_page_fault_resume_flags {
176 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
177 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
178 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
179 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
180};
181
e126ba97
EC
182enum dbg_rsc_type {
183 MLX5_DBG_RSC_QP,
184 MLX5_DBG_RSC_EQ,
185 MLX5_DBG_RSC_CQ,
186};
187
7ecf6d8f
BW
188enum port_state_policy {
189 MLX5_POLICY_DOWN = 0,
190 MLX5_POLICY_UP = 1,
191 MLX5_POLICY_FOLLOW = 2,
192 MLX5_POLICY_INVALID = 0xffffffff
193};
194
386e75af
HN
195enum mlx5_coredev_type {
196 MLX5_COREDEV_PF,
197 MLX5_COREDEV_VF
198};
199
e126ba97 200struct mlx5_field_desc {
e126ba97
EC
201 int i;
202};
203
204struct mlx5_rsc_debug {
205 struct mlx5_core_dev *dev;
206 void *object;
207 enum dbg_rsc_type type;
208 struct dentry *root;
b6ca09cb 209 struct mlx5_field_desc fields[];
e126ba97
EC
210};
211
212enum mlx5_dev_event {
58d180b3 213 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 214 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
215};
216
4c916a79 217enum mlx5_port_status {
6fa1bcab
AS
218 MLX5_PORT_UP = 1,
219 MLX5_PORT_DOWN = 2,
4c916a79
RS
220};
221
f7936ddd
EBE
222enum mlx5_cmdif_state {
223 MLX5_CMDIF_STATE_UNINITIALIZED,
224 MLX5_CMDIF_STATE_UP,
225 MLX5_CMDIF_STATE_DOWN,
226};
227
e126ba97
EC
228struct mlx5_cmd_first {
229 __be32 data[4];
230};
231
232struct mlx5_cmd_msg {
233 struct list_head list;
0ac3ea70 234 struct cmd_msg_cache *parent;
e126ba97
EC
235 u32 len;
236 struct mlx5_cmd_first first;
237 struct mlx5_cmd_mailbox *next;
238};
239
240struct mlx5_cmd_debug {
241 struct dentry *dbg_root;
e126ba97
EC
242 void *in_msg;
243 void *out_msg;
244 u8 status;
245 u16 inlen;
246 u16 outlen;
247};
248
0ac3ea70 249struct cmd_msg_cache {
e126ba97
EC
250 /* protect block chain allocations
251 */
252 spinlock_t lock;
253 struct list_head head;
0ac3ea70
MHY
254 unsigned int max_inbox_size;
255 unsigned int num_ent;
e126ba97
EC
256};
257
0ac3ea70
MHY
258enum {
259 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
260};
261
262struct mlx5_cmd_stats {
263 u64 sum;
264 u64 n;
265 struct dentry *root;
e126ba97
EC
266 /* protect command average calculations */
267 spinlock_t lock;
268};
269
270struct mlx5_cmd {
71edc69c
SM
271 struct mlx5_nb nb;
272
f7936ddd 273 enum mlx5_cmdif_state state;
64599cca
EC
274 void *cmd_alloc_buf;
275 dma_addr_t alloc_dma;
276 int alloc_size;
e126ba97
EC
277 void *cmd_buf;
278 dma_addr_t dma;
279 u16 cmdif_rev;
280 u8 log_sz;
281 u8 log_stride;
282 int max_reg_cmds;
283 int events;
284 u32 __iomem *vector;
285
286 /* protect command queue allocations
287 */
288 spinlock_t alloc_lock;
289
290 /* protect token allocations
291 */
292 spinlock_t token_lock;
293 u8 token;
294 unsigned long bitmask;
295 char wq_name[MLX5_CMD_WQ_MAX_NAME];
296 struct workqueue_struct *wq;
297 struct semaphore sem;
298 struct semaphore pages_sem;
299 int mode;
d43b7007 300 u16 allowed_opcode;
e126ba97 301 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 302 struct dma_pool *pool;
e126ba97 303 struct mlx5_cmd_debug dbg;
0ac3ea70 304 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 305 int checksum_disabled;
2553f421 306 struct mlx5_cmd_stats *stats;
e126ba97
EC
307};
308
309struct mlx5_port_caps {
310 int gid_table_len;
311 int pkey_table_len;
938fe83c 312 u8 ext_port_cap;
c43f1112 313 bool has_smi;
e126ba97
EC
314};
315
316struct mlx5_cmd_mailbox {
317 void *buf;
318 dma_addr_t dma;
319 struct mlx5_cmd_mailbox *next;
320};
321
322struct mlx5_buf_list {
323 void *buf;
324 dma_addr_t map;
325};
326
1c1b5228
TT
327struct mlx5_frag_buf {
328 struct mlx5_buf_list *frags;
329 int npages;
330 int size;
331 u8 page_shift;
332};
333
388ca8be 334struct mlx5_frag_buf_ctrl {
4972e6fa 335 struct mlx5_buf_list *frags;
388ca8be 336 u32 sz_m1;
8d71e818 337 u16 frag_sz_m1;
a0903622 338 u16 strides_offset;
388ca8be
YC
339 u8 log_sz;
340 u8 log_stride;
341 u8 log_frag_strides;
342};
343
3121e3c4
SG
344struct mlx5_core_psv {
345 u32 psv_idx;
346 struct psv_layout {
347 u32 pd;
348 u16 syndrome;
349 u16 reserved;
350 u16 bg;
351 u16 app_tag;
352 u32 ref_tag;
353 } psv;
354};
355
356struct mlx5_core_sig_ctx {
357 struct mlx5_core_psv psv_memory;
358 struct mlx5_core_psv psv_wire;
d5436ba0
SG
359 struct ib_sig_err err_item;
360 bool sig_status_checked;
361 bool sig_err_exists;
362 u32 sigerr_count;
3121e3c4 363};
e126ba97 364
aa8e08d2
AK
365enum {
366 MLX5_MKEY_MR = 1,
367 MLX5_MKEY_MW,
534fd7aa 368 MLX5_MKEY_INDIRECT_DEVX,
aa8e08d2
AK
369};
370
a606b0f6 371struct mlx5_core_mkey {
e126ba97
EC
372 u64 iova;
373 u64 size;
374 u32 key;
375 u32 pd;
aa8e08d2 376 u32 type;
e126ba97
EC
377};
378
d9aaed83
AK
379#define MLX5_24BIT_MASK ((1 << 24) - 1)
380
5903325a 381enum mlx5_res_type {
e2013b21 382 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
383 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
384 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
385 MLX5_RES_SRQ = 3,
386 MLX5_RES_XSRQ = 4,
5b3ec3fc 387 MLX5_RES_XRQ = 5,
57cda166 388 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
389};
390
391struct mlx5_core_rsc_common {
392 enum mlx5_res_type res;
94f3e14e 393 refcount_t refcount;
5903325a
EC
394 struct completion free;
395};
396
a6d51b68 397struct mlx5_uars_page {
e126ba97 398 void __iomem *map;
a6d51b68
EC
399 bool wc;
400 u32 index;
401 struct list_head list;
402 unsigned int bfregs;
403 unsigned long *reg_bitmap; /* for non fast path bf regs */
404 unsigned long *fp_bitmap;
405 unsigned int reg_avail;
406 unsigned int fp_avail;
407 struct kref ref_count;
408 struct mlx5_core_dev *mdev;
e126ba97
EC
409};
410
a6d51b68
EC
411struct mlx5_bfreg_head {
412 /* protect blue flame registers allocations */
413 struct mutex lock;
414 struct list_head list;
415};
416
417struct mlx5_bfreg_data {
418 struct mlx5_bfreg_head reg_head;
419 struct mlx5_bfreg_head wc_head;
420};
421
422struct mlx5_sq_bfreg {
423 void __iomem *map;
424 struct mlx5_uars_page *up;
425 bool wc;
426 u32 index;
427 unsigned int offset;
428};
e126ba97
EC
429
430struct mlx5_core_health {
431 struct health_buffer __iomem *health;
432 __be32 __iomem *health_counter;
433 struct timer_list timer;
e126ba97
EC
434 u32 prev;
435 int miss_counter;
d1bf0e2c 436 u8 synd;
63cbc552 437 u32 fatal_error;
8b9d8baa 438 u32 crdump_size;
05ac2c0b
MHY
439 /* wq spinlock to synchronize draining */
440 spinlock_t wq_lock;
ac6ea6e8 441 struct workqueue_struct *wq;
05ac2c0b 442 unsigned long flags;
b3bd076f 443 struct work_struct fatal_report_work;
d1bf0e2c 444 struct work_struct report_work;
04c0c1ab 445 struct delayed_work recover_work;
1e34f3ef 446 struct devlink_health_reporter *fw_reporter;
96c82cdf 447 struct devlink_health_reporter *fw_fatal_reporter;
e126ba97
EC
448};
449
e126ba97 450struct mlx5_qp_table {
451be51c 451 struct notifier_block nb;
221c14f3 452
e126ba97
EC
453 /* protect radix tree
454 */
455 spinlock_t lock;
456 struct radix_tree_root tree;
457};
458
fc50db98
EC
459struct mlx5_vf_context {
460 int enabled;
7ecf6d8f
BW
461 u64 port_guid;
462 u64 node_guid;
4bbd4923
DG
463 /* Valid bits are used to validate administrative guid only.
464 * Enabled after ndo_set_vf_guid
465 */
466 u8 port_guid_valid:1;
467 u8 node_guid_valid:1;
7ecf6d8f 468 enum port_state_policy policy;
fc50db98
EC
469};
470
471struct mlx5_core_sriov {
472 struct mlx5_vf_context *vfs_ctx;
473 int num_vfs;
86eec50b 474 u16 max_vfs;
fc50db98
EC
475};
476
558101f1
GT
477struct mlx5_fc_pool {
478 struct mlx5_core_dev *dev;
479 struct mutex pool_lock; /* protects pool lists */
480 struct list_head fully_used;
481 struct list_head partially_used;
482 struct list_head unused;
483 int available_fcs;
484 int used_fcs;
485 int threshold;
486};
487
43a335e0 488struct mlx5_fc_stats {
12d6066c
VB
489 spinlock_t counters_idr_lock; /* protects counters_idr */
490 struct idr counters_idr;
9aff93d7 491 struct list_head counters;
83033688 492 struct llist_head addlist;
6e5e2283 493 struct llist_head dellist;
43a335e0
AV
494
495 struct workqueue_struct *wq;
496 struct delayed_work work;
497 unsigned long next_query;
f6dfb4c3 498 unsigned long sampling_interval; /* jiffies */
6f06e04b 499 u32 *bulk_query_out;
558101f1 500 struct mlx5_fc_pool fc_pool;
43a335e0
AV
501};
502
69c1280b 503struct mlx5_events;
eeb66cdb 504struct mlx5_mpfs;
073bb189 505struct mlx5_eswitch;
7907f23a 506struct mlx5_lag;
fadd59fc 507struct mlx5_devcom;
38b9f903 508struct mlx5_fw_reset;
f2f3df55 509struct mlx5_eq_table;
561aa15a 510struct mlx5_irq_table;
073bb189 511
05d3ac97
BW
512struct mlx5_rate_limit {
513 u32 rate;
514 u32 max_burst_sz;
515 u16 typical_pkt_sz;
516};
517
1466cc5b 518struct mlx5_rl_entry {
1326034b
YH
519 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
520 u16 index;
521 u64 refcount;
522 u16 uid;
523 u8 dedicated : 1;
1466cc5b
YP
524};
525
526struct mlx5_rl_table {
527 /* protect rate limit table */
528 struct mutex rl_lock;
529 u16 max_size;
530 u32 max_rate;
531 u32 min_rate;
532 struct mlx5_rl_entry *rl_entry;
533};
534
80f09dfc
MG
535struct mlx5_core_roce {
536 struct mlx5_flow_table *ft;
537 struct mlx5_flow_group *fg;
538 struct mlx5_flow_handle *allow_rule;
539};
540
a925b5e3
LR
541enum {
542 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
543 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
544};
545
546struct mlx5_adev {
547 struct auxiliary_device adev;
548 struct mlx5_core_dev *mdev;
549 int idx;
550};
551
e126ba97 552struct mlx5_priv {
561aa15a
YA
553 /* IRQ table valid only for real pci devices PF or VF */
554 struct mlx5_irq_table *irq_table;
f2f3df55 555 struct mlx5_eq_table *eq_table;
e126ba97
EC
556
557 /* pages stuff */
0cf53c12 558 struct mlx5_nb pg_nb;
e126ba97 559 struct workqueue_struct *pg_wq;
d6945242 560 struct xarray page_root_xa;
e126ba97 561 int fw_pages;
6aec21f6 562 atomic_t reg_pages;
bf0bf77f 563 struct list_head free_list;
fc50db98 564 int vfs_pages;
8a90f2fc 565 int host_pf_pages;
e126ba97
EC
566
567 struct mlx5_core_health health;
568
e126ba97 569 /* start: qp staff */
e126ba97
EC
570 struct dentry *qp_debugfs;
571 struct dentry *eq_debugfs;
572 struct dentry *cq_debugfs;
573 struct dentry *cmdif_debugfs;
574 /* end: qp staff */
575
e126ba97 576 /* start: alloc staff */
311c7c71
SM
577 /* protect buffer alocation according to numa node */
578 struct mutex alloc_mutex;
579 int numa_node;
580
e126ba97
EC
581 struct mutex pgdir_mutex;
582 struct list_head pgdir_list;
583 /* end: alloc staff */
584 struct dentry *dbg_root;
585
9603b61d
JM
586 struct list_head dev_list;
587 struct list_head ctx_list;
588 spinlock_t ctx_lock;
a925b5e3
LR
589 struct mlx5_adev **adev;
590 int adev_idx;
02039fb6 591 struct mlx5_events *events;
97834eba 592
fba53f7b 593 struct mlx5_flow_steering *steering;
eeb66cdb 594 struct mlx5_mpfs *mpfs;
073bb189 595 struct mlx5_eswitch *eswitch;
fc50db98 596 struct mlx5_core_sriov sriov;
7907f23a 597 struct mlx5_lag *lag;
a925b5e3 598 u32 flags;
fadd59fc 599 struct mlx5_devcom *devcom;
38b9f903 600 struct mlx5_fw_reset *fw_reset;
80f09dfc 601 struct mlx5_core_roce roce;
43a335e0 602 struct mlx5_fc_stats fc_stats;
1466cc5b 603 struct mlx5_rl_table rl_table;
d4eb4cd7 604
a6d51b68 605 struct mlx5_bfreg_data bfregs;
01187175 606 struct mlx5_uars_page *uar;
e126ba97
EC
607};
608
89d44f0a 609enum mlx5_device_state {
3e5b72ac 610 MLX5_DEVICE_STATE_UNINITIALIZED,
89d44f0a
MD
611 MLX5_DEVICE_STATE_UP,
612 MLX5_DEVICE_STATE_INTERNAL_ERROR,
613};
614
615enum mlx5_interface_state {
b3cb5388 616 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
617};
618
619enum mlx5_pci_status {
620 MLX5_PCI_STATUS_DISABLED,
621 MLX5_PCI_STATUS_ENABLED,
622};
623
d9aaed83
AK
624enum mlx5_pagefault_type_flags {
625 MLX5_PFAULT_REQUESTOR = 1 << 0,
626 MLX5_PFAULT_WRITE = 1 << 1,
627 MLX5_PFAULT_RDMA = 1 << 2,
628};
629
b50d292b 630struct mlx5_td {
80a2a902
YA
631 /* protects tirs list changes while tirs refresh */
632 struct mutex list_lock;
b50d292b
HHZ
633 struct list_head tirs_list;
634 u32 tdn;
635};
636
637struct mlx5e_resources {
b50d292b
HHZ
638 u32 pdn;
639 struct mlx5_td td;
640 struct mlx5_core_mkey mkey;
aff26157 641 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
642};
643
c9b9dcb4
AL
644enum mlx5_sw_icm_type {
645 MLX5_SW_ICM_TYPE_STEERING,
646 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
647};
648
52ec462e
IT
649#define MLX5_MAX_RESERVED_GIDS 8
650
651struct mlx5_rsvd_gids {
652 unsigned int start;
653 unsigned int count;
654 struct ida ida;
655};
656
7c39afb3
FD
657#define MAX_PIN_NUM 8
658struct mlx5_pps {
659 u8 pin_caps[MAX_PIN_NUM];
660 struct work_struct out_work;
661 u64 start[MAX_PIN_NUM];
662 u8 enabled;
663};
664
665struct mlx5_clock {
41069256 666 struct mlx5_nb pps_nb;
64109f1d 667 seqlock_t lock;
7c39afb3
FD
668 struct cyclecounter cycles;
669 struct timecounter tc;
670 struct hwtstamp_config hwtstamp_config;
671 u32 nominal_c_mult;
672 unsigned long overflow_period;
673 struct delayed_work overflow_work;
674 struct ptp_clock *ptp;
675 struct ptp_clock_info ptp_info;
676 struct mlx5_pps pps_info;
677};
678
c9b9dcb4 679struct mlx5_dm;
f53aaa31 680struct mlx5_fw_tracer;
358aa5ce 681struct mlx5_vxlan;
0ccc171e 682struct mlx5_geneve;
87175120 683struct mlx5_hv_vhca;
f53aaa31 684
c9b9dcb4
AL
685#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
686#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
687
e126ba97 688struct mlx5_core_dev {
27b942fb 689 struct device *device;
386e75af 690 enum mlx5_coredev_type coredev_type;
e126ba97 691 struct pci_dev *pdev;
89d44f0a
MD
692 /* sync pci state */
693 struct mutex pci_status_mutex;
694 enum mlx5_pci_status pci_status;
e126ba97
EC
695 u8 rev_id;
696 char board_id[MLX5_BOARD_ID_LEN];
697 struct mlx5_cmd cmd;
938fe83c 698 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 699 struct {
701052c5
GP
700 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
701 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561 702 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 703 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 704 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 705 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 706 u8 embedded_cpu;
71862561 707 } caps;
59c9d35e 708 u64 sys_image_guid;
e126ba97
EC
709 phys_addr_t iseg_base;
710 struct mlx5_init_seg __iomem *iseg;
aa8106f1 711 phys_addr_t bar_addr;
89d44f0a
MD
712 enum mlx5_device_state state;
713 /* sync interface state */
714 struct mutex intf_state_mutex;
5fc7197d 715 unsigned long intf_state;
e126ba97
EC
716 struct mlx5_priv priv;
717 struct mlx5_profile *profile;
f62b8bb8 718 u32 issi;
b50d292b 719 struct mlx5e_resources mlx5e_res;
c9b9dcb4 720 struct mlx5_dm *dm;
358aa5ce 721 struct mlx5_vxlan *vxlan;
0ccc171e 722 struct mlx5_geneve *geneve;
52ec462e
IT
723 struct {
724 struct mlx5_rsvd_gids reserved_gids;
734dc065 725 u32 roce_en;
52ec462e 726 } roce;
e29341fb
IT
727#ifdef CONFIG_MLX5_FPGA
728 struct mlx5_fpga_device *fpga;
9a6ad1ad
RS
729#endif
730#ifdef CONFIG_MLX5_ACCEL
731 const struct mlx5_accel_ipsec_ops *ipsec_ops;
5a7b27eb 732#endif
7c39afb3 733 struct mlx5_clock clock;
24d33d2c 734 struct mlx5_ib_clock_info *clock_info;
f53aaa31 735 struct mlx5_fw_tracer *tracer;
12206b17 736 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 737 u32 vsc_addr;
87175120 738 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
739};
740
741struct mlx5_db {
742 __be32 *db;
743 union {
744 struct mlx5_db_pgdir *pgdir;
745 struct mlx5_ib_user_db_page *user_page;
746 } u;
747 dma_addr_t dma;
748 int index;
749};
750
e126ba97
EC
751enum {
752 MLX5_COMP_EQ_SIZE = 1024,
753};
754
adb0c954
SM
755enum {
756 MLX5_PTYS_IB = 1 << 0,
757 MLX5_PTYS_EN = 1 << 2,
758};
759
e126ba97
EC
760typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
761
73dd3a48
MHY
762enum {
763 MLX5_CMD_ENT_STATE_PENDING_COMP,
764};
765
e126ba97 766struct mlx5_cmd_work_ent {
73dd3a48 767 unsigned long state;
e126ba97
EC
768 struct mlx5_cmd_msg *in;
769 struct mlx5_cmd_msg *out;
746b5583
EC
770 void *uout;
771 int uout_size;
e126ba97 772 mlx5_cmd_cbk_t callback;
65ee6708 773 struct delayed_work cb_timeout_work;
e126ba97 774 void *context;
746b5583 775 int idx;
17d00e83 776 struct completion handling;
e126ba97
EC
777 struct completion done;
778 struct mlx5_cmd *cmd;
779 struct work_struct work;
780 struct mlx5_cmd_layout *lay;
781 int ret;
782 int page_queue;
783 u8 status;
784 u8 token;
14a70046
TG
785 u64 ts1;
786 u64 ts2;
746b5583 787 u16 op;
4525abea 788 bool polling;
50b2412b
EBE
789 /* Track the max comp handlers */
790 refcount_t refcnt;
e126ba97
EC
791};
792
793struct mlx5_pas {
794 u64 pa;
795 u8 log_sz;
796};
797
707c4602
MD
798enum phy_port_state {
799 MLX5_AAA_111
800};
801
802struct mlx5_hca_vport_context {
803 u32 field_select;
804 bool sm_virt_aware;
805 bool has_smi;
806 bool has_raw;
807 enum port_state_policy policy;
808 enum phy_port_state phys_state;
809 enum ib_port_state vport_state;
810 u8 port_physical_state;
811 u64 sys_image_guid;
812 u64 port_guid;
813 u64 node_guid;
814 u32 cap_mask1;
815 u32 cap_mask1_perm;
4106a758
MG
816 u16 cap_mask2;
817 u16 cap_mask2_perm;
707c4602
MD
818 u16 lid;
819 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
820 u8 lmc;
821 u8 subnet_timeout;
822 u16 sm_lid;
823 u8 sm_sl;
824 u16 qkey_violation_counter;
825 u16 pkey_violation_counter;
826 bool grh_required;
827};
828
388ca8be 829static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 830{
388ca8be 831 return buf->frags->buf + offset;
e126ba97
EC
832}
833
e126ba97
EC
834#define STRUCT_FIELD(header, field) \
835 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
836 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
837
e126ba97
EC
838static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
839{
840 return pci_get_drvdata(pdev);
841}
842
843extern struct dentry *mlx5_debugfs_root;
844
845static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
846{
847 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
848}
849
850static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
851{
852 return ioread32be(&dev->iseg->fw_rev) >> 16;
853}
854
855static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
856{
857 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
858}
859
3bcdb17a
SG
860static inline u32 mlx5_base_mkey(const u32 key)
861{
862 return key & 0xffffff00u;
863}
864
4972e6fa
TT
865static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
866 u8 log_stride, u8 log_sz,
a0903622 867 u16 strides_offset,
d7037ad7 868 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 869{
4972e6fa 870 fbc->frags = frags;
3a2f7033
TT
871 fbc->log_stride = log_stride;
872 fbc->log_sz = log_sz;
388ca8be
YC
873 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
874 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
875 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
876 fbc->strides_offset = strides_offset;
877}
878
4972e6fa
TT
879static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
880 u8 log_stride, u8 log_sz,
d7037ad7
TT
881 struct mlx5_frag_buf_ctrl *fbc)
882{
4972e6fa 883 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
884}
885
388ca8be
YC
886static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
887 u32 ix)
888{
d7037ad7
TT
889 unsigned int frag;
890
891 ix += fbc->strides_offset;
892 frag = ix >> fbc->log_frag_strides;
388ca8be 893
4972e6fa 894 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
895}
896
37fdffb2
TT
897static inline u32
898mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
899{
900 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
901
902 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
903}
904
d43b7007
EBE
905enum {
906 CMD_ALLOWED_OPCODE_ALL,
907};
908
e126ba97
EC
909void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
910void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 911void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 912
e355477e
JG
913struct mlx5_async_ctx {
914 struct mlx5_core_dev *dev;
915 atomic_t num_inflight;
916 struct wait_queue_head wait;
917};
918
919struct mlx5_async_work;
920
921typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
922
923struct mlx5_async_work {
924 struct mlx5_async_ctx *ctx;
925 mlx5_async_cbk_t user_callback;
926};
927
928void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
929 struct mlx5_async_ctx *ctx);
930void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
931int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
932 void *out, int out_size, mlx5_async_cbk_t callback,
933 struct mlx5_async_work *work);
934
e126ba97
EC
935int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
936 int out_size);
bb7fc863
LR
937
938#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
939 ({ \
940 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
941 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
942 })
943
944#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
945 ({ \
946 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
947 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
948 })
949
4525abea
MD
950int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
951 void *out, int out_size);
c4f287c4 952void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
b898ce7b 953bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4
SM
954
955int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
956int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
957int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
52c368dc 958void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
959void mlx5_health_cleanup(struct mlx5_core_dev *dev);
960int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 961void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 962void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 963void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 964void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
388ca8be
YC
965int mlx5_buf_alloc(struct mlx5_core_dev *dev,
966 int size, struct mlx5_frag_buf *buf);
967void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
968int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
969 struct mlx5_frag_buf *buf, int node);
970void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
971struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
972 gfp_t flags, int npages);
973void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
974 struct mlx5_cmd_mailbox *head);
a606b0f6
MB
975int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
976 struct mlx5_core_mkey *mkey,
ec22eb53 977 u32 *in, int inlen);
a606b0f6
MB
978int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
979 struct mlx5_core_mkey *mkey);
980int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 981 u32 *out, int outlen);
e126ba97
EC
982int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
983int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 984int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 985void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 986void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
987void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
988void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 989 s32 npages, bool ec_function);
cd23b14b 990int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
991int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
992void mlx5_register_debugfs(void);
993void mlx5_unregister_debugfs(void);
388ca8be
YC
994
995void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1dcb6c36 996void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 997void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
0b6e26ce
DT
998int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
999 unsigned int *irqn);
e126ba97
EC
1000int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1001int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1002
9f818c8a 1003void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97
EC
1004void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1005int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1006 int size_in, void *data_out, int size_out,
1007 u16 reg_num, int arg, int write);
adb0c954 1008
e126ba97 1009int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1010int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1011 int node);
e126ba97
EC
1012void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1013
e126ba97 1014const char *mlx5_command_str(int command);
9f818c8a 1015void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1016void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1017int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1018 int npsvs, u32 *sig_index);
1019int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1020void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1021int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1022 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1023int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1024 u8 port_num, void *out, size_t sz);
e126ba97 1025
1466cc5b
YP
1026int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1027void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1028int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1029 struct mlx5_rate_limit *rl);
1030void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1031bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1032int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1033 bool dedicated_entry, u16 *index);
1034void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1035bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1036 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1037int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1038 bool map_wc, bool fast_path);
1039void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1040
f2f3df55
SM
1041unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1042struct cpumask *
1043mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1044unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1045int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1046 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1047 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1048
e126ba97
EC
1049static inline u32 mlx5_mkey_to_idx(u32 mkey)
1050{
1051 return mkey >> 8;
1052}
1053
1054static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1055{
1056 return mkey_idx << 8;
1057}
1058
746b5583
EC
1059static inline u8 mlx5_mkey_variant(u32 mkey)
1060{
1061 return mkey & 0xff;
1062}
1063
e126ba97
EC
1064enum {
1065 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1066 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1067};
1068
1069enum {
8b7ff7f3 1070 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1071 MLX5_IMR_MTT_CACHE_ENTRY,
1072 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1073 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1074};
1075
20902be4
SM
1076int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1077int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
c0670781
YH
1078int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1079int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1080
211e6c80 1081int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1082
3bc34f3b
AH
1083int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1084int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1085bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1086bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
724b509c 1087bool mlx5_lag_is_multipath(struct mlx5_core_dev *dev);
7907f23a 1088bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1089struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1090u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1091 struct net_device *slave);
71a0ff65
MD
1092int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1093 u64 *values,
1094 int num_counters,
1095 size_t *offsets);
01187175
EC
1096struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1097void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1098int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1099 u64 length, u32 log_alignment, u16 uid,
1100 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1101int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1102 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1103
f6a8a19b 1104#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1105struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1106 struct ib_device *ibdev,
1107 const char *name,
1108 void (*setup)(struct net_device *));
693dfd5a 1109#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1110int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1111 struct ib_device *device,
1112 struct rdma_netdev_alloc_params *params);
693dfd5a 1113
e126ba97
EC
1114struct mlx5_profile {
1115 u64 mask;
f241e749 1116 u8 log_max_qp;
e126ba97
EC
1117 struct {
1118 int size;
1119 int limit;
1120 } mr_cache[MAX_MR_CACHE_ENTRIES];
1121};
1122
fc50db98
EC
1123enum {
1124 MLX5_PCI_DEV_IS_VF = 1 << 0,
1125};
1126
2752b823 1127static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1128{
386e75af 1129 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1130}
1131
e53a9d26
PP
1132static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1133{
1134 return dev->coredev_type == MLX5_COREDEV_VF;
1135}
1136
3b1e58aa 1137static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1138{
1139 return dev->caps.embedded_cpu;
1140}
1141
2752b823
PP
1142static inline bool
1143mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1144{
1145 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1146}
1147
2752b823 1148static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1149{
1150 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1151}
1152
2752b823 1153static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1154{
86eec50b 1155 return dev->priv.sriov.max_vfs;
feb39369
BW
1156}
1157
707c4602
MD
1158static inline int mlx5_get_gid_table_len(u16 param)
1159{
1160 if (param > 4) {
1161 pr_warn("gid table length is zero\n");
1162 return 0;
1163 }
1164
1165 return 8 * (1 << param);
1166}
1167
1466cc5b
YP
1168static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1169{
1170 return !!(dev->priv.rl_table.max_size);
1171}
1172
32f69e4b
DJ
1173static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1174{
1175 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1176 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1177}
1178
1179static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1180{
1181 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1182}
1183
1184static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1185{
1186 return mlx5_core_is_mp_slave(dev) ||
1187 mlx5_core_is_mp_master(dev);
1188}
1189
7fd8aefb
DJ
1190static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1191{
32f69e4b
DJ
1192 if (!mlx5_core_mp_enabled(dev))
1193 return 1;
1194
1195 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1196}
1197
020446e0
EC
1198enum {
1199 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1200};
1201
cc9defcb
MG
1202static inline bool mlx5_is_roce_enabled(struct mlx5_core_dev *dev)
1203{
1204 struct devlink *devlink = priv_to_devlink(dev);
1205 union devlink_param_value val;
1206
1207 devlink_param_driverinit_value_get(devlink,
1208 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1209 &val);
1210 return val.vbool;
1211}
1212
fbdd0049
PP
1213/**
1214 * mlx5_core_net - Provide net namespace of the mlx5_core_dev
1215 * @dev: mlx5 core device
1216 *
1217 * mlx5_core_net() returns the net namespace of mlx5 core device.
1218 * This can be called only in below described limited context.
1219 * (a) When a devlink instance for mlx5_core is registered and
1220 * when devlink reload operation is disabled.
1221 * or
1222 * (b) during devlink reload reload_down() and reload_up callbacks
1223 * where it is ensured that devlink instance's net namespace is
1224 * stable.
1225 */
1226static inline struct net *mlx5_core_net(struct mlx5_core_dev *dev)
1227{
1228 return devlink_net(priv_to_devlink(dev));
1229}
1230
e126ba97 1231#endif /* MLX5_DRIVER_H */