net/mlx5: FWPage, Use async events chain
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97
EC
43#include <linux/vmalloc.h>
44#include <linux/radix-tree.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
6ecde51d 49
e126ba97
EC
50#include <linux/mlx5/device.h>
51#include <linux/mlx5/doorbell.h>
af1ba291 52#include <linux/mlx5/srq.h>
41069256 53#include <linux/mlx5/eq.h>
7c39afb3
FD
54#include <linux/timecounter.h>
55#include <linux/ptp_clock_kernel.h>
e126ba97
EC
56
57enum {
58 MLX5_BOARD_ID_LEN = 64,
59 MLX5_MAX_NAME_LEN = 16,
60};
61
62enum {
63 /* one minute for the sake of bringup. Generally, commands must always
64 * complete and we may need to increase this timeout value
65 */
6b6c07bd 66 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
67 MLX5_CMD_WQ_MAX_NAME = 32,
68};
69
70enum {
71 CMD_OWNER_SW = 0x0,
72 CMD_OWNER_HW = 0x1,
73 CMD_STATUS_SUCCESS = 0,
74};
75
76enum mlx5_sqp_t {
77 MLX5_SQP_SMI = 0,
78 MLX5_SQP_GSI = 1,
79 MLX5_SQP_IEEE_1588 = 2,
80 MLX5_SQP_SNIFFER = 3,
81 MLX5_SQP_SYNC_UMR = 4,
82};
83
84enum {
85 MLX5_MAX_PORTS = 2,
86};
87
e126ba97 88enum {
a60109dc
YC
89 MLX5_ATOMIC_MODE_OFFSET = 16,
90 MLX5_ATOMIC_MODE_IB_COMP = 1,
91 MLX5_ATOMIC_MODE_CX = 2,
92 MLX5_ATOMIC_MODE_8B = 3,
93 MLX5_ATOMIC_MODE_16B = 4,
94 MLX5_ATOMIC_MODE_32B = 5,
95 MLX5_ATOMIC_MODE_64B = 6,
96 MLX5_ATOMIC_MODE_128B = 7,
97 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
98};
99
e126ba97 100enum {
415a64aa 101 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
102 MLX5_REG_QETCR = 0x4005,
103 MLX5_REG_QTCT = 0x400a,
415a64aa 104 MLX5_REG_QPDPM = 0x4013,
c02762eb 105 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
106 MLX5_REG_DCBX_PARAM = 0x4020,
107 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
108 MLX5_REG_FPGA_CAP = 0x4022,
109 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 110 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
117 MLX5_REG_PPTB = 0x500b,
118 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
119 MLX5_REG_PMAOS = 0x5012,
120 MLX5_REG_PUDE = 0x5009,
121 MLX5_REG_PMPE = 0x5010,
122 MLX5_REG_PELC = 0x500e,
a124d13e 123 MLX5_REG_PVLC = 0x500f,
94cb1ebb 124 MLX5_REG_PCMR = 0x5041,
bb64143e 125 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 126 MLX5_REG_PPLM = 0x5023,
cfdcbcea 127 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
128 MLX5_REG_NODE_DESC = 0x6001,
129 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 130 MLX5_REG_MCIA = 0x9014,
da54d24e 131 MLX5_REG_MLCR = 0x902b,
eff8ea8f
FD
132 MLX5_REG_MTRC_CAP = 0x9040,
133 MLX5_REG_MTRC_CONF = 0x9041,
134 MLX5_REG_MTRC_STDB = 0x9042,
135 MLX5_REG_MTRC_CTRL = 0x9043,
8ed1a630 136 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
137 MLX5_REG_MTPPS = 0x9053,
138 MLX5_REG_MTPPSE = 0x9054,
5e022dd3 139 MLX5_REG_MPEGC = 0x9056,
47176289
OG
140 MLX5_REG_MCQI = 0x9061,
141 MLX5_REG_MCC = 0x9062,
142 MLX5_REG_MCDA = 0x9063,
cfdcbcea 143 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
144};
145
415a64aa
HN
146enum mlx5_qpts_trust_state {
147 MLX5_QPTS_TRUST_PCP = 1,
148 MLX5_QPTS_TRUST_DSCP = 2,
149};
150
341c5ee2
HN
151enum mlx5_dcbx_oper_mode {
152 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
153 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
154};
155
da7525d2
EBE
156enum {
157 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
158 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
159 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
160 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
161};
162
e420f0c0
HE
163enum mlx5_page_fault_resume_flags {
164 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
165 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
166 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
167 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
168};
169
e126ba97
EC
170enum dbg_rsc_type {
171 MLX5_DBG_RSC_QP,
172 MLX5_DBG_RSC_EQ,
173 MLX5_DBG_RSC_CQ,
174};
175
7ecf6d8f
BW
176enum port_state_policy {
177 MLX5_POLICY_DOWN = 0,
178 MLX5_POLICY_UP = 1,
179 MLX5_POLICY_FOLLOW = 2,
180 MLX5_POLICY_INVALID = 0xffffffff
181};
182
e126ba97
EC
183struct mlx5_field_desc {
184 struct dentry *dent;
185 int i;
186};
187
188struct mlx5_rsc_debug {
189 struct mlx5_core_dev *dev;
190 void *object;
191 enum dbg_rsc_type type;
192 struct dentry *root;
193 struct mlx5_field_desc fields[0];
194};
195
196enum mlx5_dev_event {
197 MLX5_DEV_EVENT_SYS_ERROR,
198 MLX5_DEV_EVENT_PORT_UP,
199 MLX5_DEV_EVENT_PORT_DOWN,
200 MLX5_DEV_EVENT_PORT_INITIALIZED,
201 MLX5_DEV_EVENT_LID_CHANGE,
202 MLX5_DEV_EVENT_PKEY_CHANGE,
203 MLX5_DEV_EVENT_GUID_CHANGE,
204 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 205 MLX5_DEV_EVENT_PPS,
246ac981 206 MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
e126ba97
EC
207};
208
4c916a79 209enum mlx5_port_status {
6fa1bcab
AS
210 MLX5_PORT_UP = 1,
211 MLX5_PORT_DOWN = 2,
4c916a79
RS
212};
213
2f5ff264 214struct mlx5_bfreg_info {
b037c29a 215 u32 *sys_pages;
2f5ff264 216 int num_low_latency_bfregs;
e126ba97 217 unsigned int *count;
e126ba97
EC
218
219 /*
2f5ff264 220 * protect bfreg allocation data structs
e126ba97
EC
221 */
222 struct mutex lock;
78c0f98c 223 u32 ver;
b037c29a
EC
224 bool lib_uar_4k;
225 u32 num_sys_pages;
31a78a5a
YH
226 u32 num_static_sys_pages;
227 u32 total_num_bfregs;
228 u32 num_dyn_bfregs;
e126ba97
EC
229};
230
231struct mlx5_cmd_first {
232 __be32 data[4];
233};
234
235struct mlx5_cmd_msg {
236 struct list_head list;
0ac3ea70 237 struct cmd_msg_cache *parent;
e126ba97
EC
238 u32 len;
239 struct mlx5_cmd_first first;
240 struct mlx5_cmd_mailbox *next;
241};
242
243struct mlx5_cmd_debug {
244 struct dentry *dbg_root;
245 struct dentry *dbg_in;
246 struct dentry *dbg_out;
247 struct dentry *dbg_outlen;
248 struct dentry *dbg_status;
249 struct dentry *dbg_run;
250 void *in_msg;
251 void *out_msg;
252 u8 status;
253 u16 inlen;
254 u16 outlen;
255};
256
0ac3ea70 257struct cmd_msg_cache {
e126ba97
EC
258 /* protect block chain allocations
259 */
260 spinlock_t lock;
261 struct list_head head;
0ac3ea70
MHY
262 unsigned int max_inbox_size;
263 unsigned int num_ent;
e126ba97
EC
264};
265
0ac3ea70
MHY
266enum {
267 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
268};
269
270struct mlx5_cmd_stats {
271 u64 sum;
272 u64 n;
273 struct dentry *root;
274 struct dentry *avg;
275 struct dentry *count;
276 /* protect command average calculations */
277 spinlock_t lock;
278};
279
280struct mlx5_cmd {
64599cca
EC
281 void *cmd_alloc_buf;
282 dma_addr_t alloc_dma;
283 int alloc_size;
e126ba97
EC
284 void *cmd_buf;
285 dma_addr_t dma;
286 u16 cmdif_rev;
287 u8 log_sz;
288 u8 log_stride;
289 int max_reg_cmds;
290 int events;
291 u32 __iomem *vector;
292
293 /* protect command queue allocations
294 */
295 spinlock_t alloc_lock;
296
297 /* protect token allocations
298 */
299 spinlock_t token_lock;
300 u8 token;
301 unsigned long bitmask;
302 char wq_name[MLX5_CMD_WQ_MAX_NAME];
303 struct workqueue_struct *wq;
304 struct semaphore sem;
305 struct semaphore pages_sem;
306 int mode;
307 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 308 struct dma_pool *pool;
e126ba97 309 struct mlx5_cmd_debug dbg;
0ac3ea70 310 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
311 int checksum_disabled;
312 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
313};
314
315struct mlx5_port_caps {
316 int gid_table_len;
317 int pkey_table_len;
938fe83c 318 u8 ext_port_cap;
c43f1112 319 bool has_smi;
e126ba97
EC
320};
321
322struct mlx5_cmd_mailbox {
323 void *buf;
324 dma_addr_t dma;
325 struct mlx5_cmd_mailbox *next;
326};
327
328struct mlx5_buf_list {
329 void *buf;
330 dma_addr_t map;
331};
332
1c1b5228
TT
333struct mlx5_frag_buf {
334 struct mlx5_buf_list *frags;
335 int npages;
336 int size;
337 u8 page_shift;
338};
339
388ca8be 340struct mlx5_frag_buf_ctrl {
4972e6fa 341 struct mlx5_buf_list *frags;
388ca8be 342 u32 sz_m1;
8d71e818 343 u16 frag_sz_m1;
a0903622 344 u16 strides_offset;
388ca8be
YC
345 u8 log_sz;
346 u8 log_stride;
347 u8 log_frag_strides;
348};
349
3121e3c4
SG
350struct mlx5_core_psv {
351 u32 psv_idx;
352 struct psv_layout {
353 u32 pd;
354 u16 syndrome;
355 u16 reserved;
356 u16 bg;
357 u16 app_tag;
358 u32 ref_tag;
359 } psv;
360};
361
362struct mlx5_core_sig_ctx {
363 struct mlx5_core_psv psv_memory;
364 struct mlx5_core_psv psv_wire;
d5436ba0
SG
365 struct ib_sig_err err_item;
366 bool sig_status_checked;
367 bool sig_err_exists;
368 u32 sigerr_count;
3121e3c4 369};
e126ba97 370
aa8e08d2
AK
371enum {
372 MLX5_MKEY_MR = 1,
373 MLX5_MKEY_MW,
374};
375
a606b0f6 376struct mlx5_core_mkey {
e126ba97
EC
377 u64 iova;
378 u64 size;
379 u32 key;
380 u32 pd;
aa8e08d2 381 u32 type;
e126ba97
EC
382};
383
d9aaed83
AK
384#define MLX5_24BIT_MASK ((1 << 24) - 1)
385
5903325a 386enum mlx5_res_type {
e2013b21 387 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
388 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
389 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
390 MLX5_RES_SRQ = 3,
391 MLX5_RES_XSRQ = 4,
5b3ec3fc 392 MLX5_RES_XRQ = 5,
57cda166 393 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
394};
395
396struct mlx5_core_rsc_common {
397 enum mlx5_res_type res;
398 atomic_t refcount;
399 struct completion free;
400};
401
e126ba97 402struct mlx5_core_srq {
01949d01 403 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
404 u32 srqn;
405 int max;
c2b37f76
BP
406 size_t max_gs;
407 size_t max_avail_gather;
e126ba97
EC
408 int wqe_shift;
409 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
410
411 atomic_t refcount;
412 struct completion free;
a0d8c054 413 u16 uid;
e126ba97
EC
414};
415
a6d51b68 416struct mlx5_uars_page {
e126ba97 417 void __iomem *map;
a6d51b68
EC
418 bool wc;
419 u32 index;
420 struct list_head list;
421 unsigned int bfregs;
422 unsigned long *reg_bitmap; /* for non fast path bf regs */
423 unsigned long *fp_bitmap;
424 unsigned int reg_avail;
425 unsigned int fp_avail;
426 struct kref ref_count;
427 struct mlx5_core_dev *mdev;
e126ba97
EC
428};
429
a6d51b68
EC
430struct mlx5_bfreg_head {
431 /* protect blue flame registers allocations */
432 struct mutex lock;
433 struct list_head list;
434};
435
436struct mlx5_bfreg_data {
437 struct mlx5_bfreg_head reg_head;
438 struct mlx5_bfreg_head wc_head;
439};
440
441struct mlx5_sq_bfreg {
442 void __iomem *map;
443 struct mlx5_uars_page *up;
444 bool wc;
445 u32 index;
446 unsigned int offset;
447};
e126ba97
EC
448
449struct mlx5_core_health {
450 struct health_buffer __iomem *health;
451 __be32 __iomem *health_counter;
452 struct timer_list timer;
e126ba97
EC
453 u32 prev;
454 int miss_counter;
fd76ee4d 455 bool sick;
05ac2c0b
MHY
456 /* wq spinlock to synchronize draining */
457 spinlock_t wq_lock;
ac6ea6e8 458 struct workqueue_struct *wq;
05ac2c0b 459 unsigned long flags;
ac6ea6e8 460 struct work_struct work;
04c0c1ab 461 struct delayed_work recover_work;
e126ba97
EC
462};
463
e126ba97
EC
464struct mlx5_qp_table {
465 /* protect radix tree
466 */
467 spinlock_t lock;
468 struct radix_tree_root tree;
469};
470
471struct mlx5_srq_table {
472 /* protect radix tree
473 */
474 spinlock_t lock;
475 struct radix_tree_root tree;
476};
477
a606b0f6 478struct mlx5_mkey_table {
3bcdb17a
SG
479 /* protect radix tree
480 */
481 rwlock_t lock;
482 struct radix_tree_root tree;
483};
484
fc50db98
EC
485struct mlx5_vf_context {
486 int enabled;
7ecf6d8f
BW
487 u64 port_guid;
488 u64 node_guid;
489 enum port_state_policy policy;
fc50db98
EC
490};
491
492struct mlx5_core_sriov {
493 struct mlx5_vf_context *vfs_ctx;
494 int num_vfs;
495 int enabled_vfs;
496};
497
43a335e0 498struct mlx5_fc_stats {
12d6066c
VB
499 spinlock_t counters_idr_lock; /* protects counters_idr */
500 struct idr counters_idr;
9aff93d7 501 struct list_head counters;
83033688 502 struct llist_head addlist;
6e5e2283 503 struct llist_head dellist;
43a335e0
AV
504
505 struct workqueue_struct *wq;
506 struct delayed_work work;
507 unsigned long next_query;
f6dfb4c3 508 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
509};
510
eeb66cdb 511struct mlx5_mpfs;
073bb189 512struct mlx5_eswitch;
7907f23a 513struct mlx5_lag;
f2f3df55 514struct mlx5_eq_table;
073bb189 515
05d3ac97
BW
516struct mlx5_rate_limit {
517 u32 rate;
518 u32 max_burst_sz;
519 u16 typical_pkt_sz;
520};
521
1466cc5b 522struct mlx5_rl_entry {
05d3ac97 523 struct mlx5_rate_limit rl;
1466cc5b
YP
524 u16 index;
525 u16 refcount;
526};
527
528struct mlx5_rl_table {
529 /* protect rate limit table */
530 struct mutex rl_lock;
531 u16 max_size;
532 u32 max_rate;
533 u32 min_rate;
534 struct mlx5_rl_entry *rl_entry;
535};
536
d4eb4cd7
HN
537enum port_module_event_status_type {
538 MLX5_MODULE_STATUS_PLUGGED = 0x1,
539 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
540 MLX5_MODULE_STATUS_ERROR = 0x3,
541 MLX5_MODULE_STATUS_NUM = 0x3,
542};
543
544enum port_module_event_error_type {
545 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
546 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
547 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
548 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
549 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
550 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
551 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
552 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
553 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
554 MLX5_MODULE_EVENT_ERROR_NUM,
555};
556
557struct mlx5_port_module_event_stats {
558 u64 status_counters[MLX5_MODULE_STATUS_NUM];
559 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
560};
561
e126ba97
EC
562struct mlx5_priv {
563 char name[MLX5_MAX_NAME_LEN];
f2f3df55 564 struct mlx5_eq_table *eq_table;
e126ba97
EC
565
566 /* pages stuff */
0cf53c12 567 struct mlx5_nb pg_nb;
e126ba97
EC
568 struct workqueue_struct *pg_wq;
569 struct rb_root page_root;
570 int fw_pages;
6aec21f6 571 atomic_t reg_pages;
bf0bf77f 572 struct list_head free_list;
fc50db98 573 int vfs_pages;
e126ba97
EC
574
575 struct mlx5_core_health health;
576
577 struct mlx5_srq_table srq_table;
578
579 /* start: qp staff */
580 struct mlx5_qp_table qp_table;
581 struct dentry *qp_debugfs;
582 struct dentry *eq_debugfs;
583 struct dentry *cq_debugfs;
584 struct dentry *cmdif_debugfs;
585 /* end: qp staff */
586
a606b0f6
MB
587 /* start: mkey staff */
588 struct mlx5_mkey_table mkey_table;
589 /* end: mkey staff */
3bcdb17a 590
e126ba97 591 /* start: alloc staff */
311c7c71
SM
592 /* protect buffer alocation according to numa node */
593 struct mutex alloc_mutex;
594 int numa_node;
595
e126ba97
EC
596 struct mutex pgdir_mutex;
597 struct list_head pgdir_list;
598 /* end: alloc staff */
599 struct dentry *dbg_root;
600
601 /* protect mkey key part */
602 spinlock_t mkey_lock;
603 u8 mkey_key;
9603b61d
JM
604
605 struct list_head dev_list;
606 struct list_head ctx_list;
607 spinlock_t ctx_lock;
073bb189 608
97834eba
ES
609 struct list_head waiting_events_list;
610 bool is_accum_events;
611
fba53f7b 612 struct mlx5_flow_steering *steering;
eeb66cdb 613 struct mlx5_mpfs *mpfs;
073bb189 614 struct mlx5_eswitch *eswitch;
fc50db98 615 struct mlx5_core_sriov sriov;
7907f23a 616 struct mlx5_lag *lag;
fc50db98 617 unsigned long pci_dev_data;
43a335e0 618 struct mlx5_fc_stats fc_stats;
1466cc5b 619 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
620
621 struct mlx5_port_module_event_stats pme_stats;
d9aaed83 622
a6d51b68 623 struct mlx5_bfreg_data bfregs;
01187175 624 struct mlx5_uars_page *uar;
e126ba97
EC
625};
626
89d44f0a
MD
627enum mlx5_device_state {
628 MLX5_DEVICE_STATE_UP,
629 MLX5_DEVICE_STATE_INTERNAL_ERROR,
630};
631
632enum mlx5_interface_state {
b3cb5388 633 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
634};
635
636enum mlx5_pci_status {
637 MLX5_PCI_STATUS_DISABLED,
638 MLX5_PCI_STATUS_ENABLED,
639};
640
d9aaed83
AK
641enum mlx5_pagefault_type_flags {
642 MLX5_PFAULT_REQUESTOR = 1 << 0,
643 MLX5_PFAULT_WRITE = 1 << 1,
644 MLX5_PFAULT_RDMA = 1 << 2,
645};
646
b50d292b
HHZ
647struct mlx5_td {
648 struct list_head tirs_list;
649 u32 tdn;
650};
651
652struct mlx5e_resources {
b50d292b
HHZ
653 u32 pdn;
654 struct mlx5_td td;
655 struct mlx5_core_mkey mkey;
aff26157 656 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
657};
658
52ec462e
IT
659#define MLX5_MAX_RESERVED_GIDS 8
660
661struct mlx5_rsvd_gids {
662 unsigned int start;
663 unsigned int count;
664 struct ida ida;
665};
666
7c39afb3
FD
667#define MAX_PIN_NUM 8
668struct mlx5_pps {
669 u8 pin_caps[MAX_PIN_NUM];
670 struct work_struct out_work;
671 u64 start[MAX_PIN_NUM];
672 u8 enabled;
673};
674
675struct mlx5_clock {
41069256
SM
676 struct mlx5_core_dev *mdev;
677 struct mlx5_nb pps_nb;
64109f1d 678 seqlock_t lock;
7c39afb3
FD
679 struct cyclecounter cycles;
680 struct timecounter tc;
681 struct hwtstamp_config hwtstamp_config;
682 u32 nominal_c_mult;
683 unsigned long overflow_period;
684 struct delayed_work overflow_work;
685 struct ptp_clock *ptp;
686 struct ptp_clock_info ptp_info;
687 struct mlx5_pps pps_info;
688};
689
f53aaa31 690struct mlx5_fw_tracer;
358aa5ce 691struct mlx5_vxlan;
f53aaa31 692
e126ba97
EC
693struct mlx5_core_dev {
694 struct pci_dev *pdev;
89d44f0a
MD
695 /* sync pci state */
696 struct mutex pci_status_mutex;
697 enum mlx5_pci_status pci_status;
e126ba97
EC
698 u8 rev_id;
699 char board_id[MLX5_BOARD_ID_LEN];
700 struct mlx5_cmd cmd;
938fe83c 701 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 702 struct {
701052c5
GP
703 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
704 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
705 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
706 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 707 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 708 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
71862561 709 } caps;
59c9d35e 710 u64 sys_image_guid;
e126ba97
EC
711 phys_addr_t iseg_base;
712 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
713 enum mlx5_device_state state;
714 /* sync interface state */
715 struct mutex intf_state_mutex;
5fc7197d 716 unsigned long intf_state;
e126ba97
EC
717 void (*event) (struct mlx5_core_dev *dev,
718 enum mlx5_dev_event event,
4d2f9bbb 719 unsigned long param);
e126ba97
EC
720 struct mlx5_priv priv;
721 struct mlx5_profile *profile;
722 atomic_t num_qps;
f62b8bb8 723 u32 issi;
b50d292b 724 struct mlx5e_resources mlx5e_res;
358aa5ce 725 struct mlx5_vxlan *vxlan;
52ec462e
IT
726 struct {
727 struct mlx5_rsvd_gids reserved_gids;
734dc065 728 u32 roce_en;
52ec462e 729 } roce;
e29341fb
IT
730#ifdef CONFIG_MLX5_FPGA
731 struct mlx5_fpga_device *fpga;
5a7b27eb 732#endif
7c39afb3 733 struct mlx5_clock clock;
24d33d2c
FD
734 struct mlx5_ib_clock_info *clock_info;
735 struct page *clock_info_page;
f53aaa31 736 struct mlx5_fw_tracer *tracer;
e126ba97
EC
737};
738
739struct mlx5_db {
740 __be32 *db;
741 union {
742 struct mlx5_db_pgdir *pgdir;
743 struct mlx5_ib_user_db_page *user_page;
744 } u;
745 dma_addr_t dma;
746 int index;
747};
748
e126ba97
EC
749enum {
750 MLX5_COMP_EQ_SIZE = 1024,
751};
752
adb0c954
SM
753enum {
754 MLX5_PTYS_IB = 1 << 0,
755 MLX5_PTYS_EN = 1 << 2,
756};
757
e126ba97
EC
758typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
759
73dd3a48
MHY
760enum {
761 MLX5_CMD_ENT_STATE_PENDING_COMP,
762};
763
e126ba97 764struct mlx5_cmd_work_ent {
73dd3a48 765 unsigned long state;
e126ba97
EC
766 struct mlx5_cmd_msg *in;
767 struct mlx5_cmd_msg *out;
746b5583
EC
768 void *uout;
769 int uout_size;
e126ba97 770 mlx5_cmd_cbk_t callback;
65ee6708 771 struct delayed_work cb_timeout_work;
e126ba97 772 void *context;
746b5583 773 int idx;
e126ba97
EC
774 struct completion done;
775 struct mlx5_cmd *cmd;
776 struct work_struct work;
777 struct mlx5_cmd_layout *lay;
778 int ret;
779 int page_queue;
780 u8 status;
781 u8 token;
14a70046
TG
782 u64 ts1;
783 u64 ts2;
746b5583 784 u16 op;
4525abea 785 bool polling;
e126ba97
EC
786};
787
788struct mlx5_pas {
789 u64 pa;
790 u8 log_sz;
791};
792
707c4602
MD
793enum phy_port_state {
794 MLX5_AAA_111
795};
796
797struct mlx5_hca_vport_context {
798 u32 field_select;
799 bool sm_virt_aware;
800 bool has_smi;
801 bool has_raw;
802 enum port_state_policy policy;
803 enum phy_port_state phys_state;
804 enum ib_port_state vport_state;
805 u8 port_physical_state;
806 u64 sys_image_guid;
807 u64 port_guid;
808 u64 node_guid;
809 u32 cap_mask1;
810 u32 cap_mask1_perm;
811 u32 cap_mask2;
812 u32 cap_mask2_perm;
813 u16 lid;
814 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
815 u8 lmc;
816 u8 subnet_timeout;
817 u16 sm_lid;
818 u8 sm_sl;
819 u16 qkey_violation_counter;
820 u16 pkey_violation_counter;
821 bool grh_required;
822};
823
388ca8be 824static inline void *mlx5_buf_offset(struct mlx5_frag_buf *buf, int offset)
e126ba97 825{
388ca8be 826 return buf->frags->buf + offset;
e126ba97
EC
827}
828
e126ba97
EC
829#define STRUCT_FIELD(header, field) \
830 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
831 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
832
e126ba97
EC
833static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
834{
835 return pci_get_drvdata(pdev);
836}
837
838extern struct dentry *mlx5_debugfs_root;
839
840static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
841{
842 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
843}
844
845static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
846{
847 return ioread32be(&dev->iseg->fw_rev) >> 16;
848}
849
850static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
851{
852 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
853}
854
855static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
856{
857 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
858}
859
3bcdb17a
SG
860static inline u32 mlx5_base_mkey(const u32 key)
861{
862 return key & 0xffffff00u;
863}
864
4972e6fa
TT
865static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
866 u8 log_stride, u8 log_sz,
a0903622 867 u16 strides_offset,
d7037ad7 868 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 869{
4972e6fa 870 fbc->frags = frags;
3a2f7033
TT
871 fbc->log_stride = log_stride;
872 fbc->log_sz = log_sz;
388ca8be
YC
873 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
874 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
875 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
876 fbc->strides_offset = strides_offset;
877}
878
4972e6fa
TT
879static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
880 u8 log_stride, u8 log_sz,
d7037ad7
TT
881 struct mlx5_frag_buf_ctrl *fbc)
882{
4972e6fa 883 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
884}
885
388ca8be
YC
886static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
887 u32 ix)
888{
d7037ad7
TT
889 unsigned int frag;
890
891 ix += fbc->strides_offset;
892 frag = ix >> fbc->log_frag_strides;
388ca8be 893
4972e6fa 894 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
895}
896
37fdffb2
TT
897static inline u32
898mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
899{
900 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
901
902 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
903}
904
e126ba97
EC
905int mlx5_cmd_init(struct mlx5_core_dev *dev);
906void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
907void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
908void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 909
e126ba97
EC
910int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
911 int out_size);
746b5583
EC
912int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
913 void *out, int out_size, mlx5_cmd_cbk_t callback,
914 void *context);
4525abea
MD
915int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
916 void *out, int out_size);
c4f287c4
SM
917void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
918
919int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
920int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
921int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
922void mlx5_health_cleanup(struct mlx5_core_dev *dev);
923int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 924void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 925void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 926void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 927void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
2a0165a0 928void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
311c7c71 929int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
388ca8be
YC
930 struct mlx5_frag_buf *buf, int node);
931int mlx5_buf_alloc(struct mlx5_core_dev *dev,
932 int size, struct mlx5_frag_buf *buf);
933void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
1c1b5228
TT
934int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
935 struct mlx5_frag_buf *buf, int node);
936void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
937struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
938 gfp_t flags, int npages);
939void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
940 struct mlx5_cmd_mailbox *head);
941int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 942 struct mlx5_srq_attr *in);
e126ba97
EC
943int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
944int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 945 struct mlx5_srq_attr *out);
e126ba97
EC
946int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
947 u16 lwm, int is_srq);
a606b0f6
MB
948void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
949void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
950int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
951 struct mlx5_core_mkey *mkey,
952 u32 *in, int inlen,
953 u32 *out, int outlen,
954 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
955int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
956 struct mlx5_core_mkey *mkey,
ec22eb53 957 u32 *in, int inlen);
a606b0f6
MB
958int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
959 struct mlx5_core_mkey *mkey);
960int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 961 u32 *out, int outlen);
e126ba97
EC
962int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
963int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 964int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 965 u16 opmod, u8 port);
0cf53c12 966int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 967void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 968void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97
EC
969void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
970void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 971 s32 npages);
cd23b14b 972int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
973int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
974void mlx5_register_debugfs(void);
975void mlx5_unregister_debugfs(void);
388ca8be
YC
976
977void mlx5_fill_page_array(struct mlx5_frag_buf *buf, __be64 *pas);
1c1b5228 978void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
5903325a 979void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
980void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
981struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
0b6e26ce
DT
982int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
983 unsigned int *irqn);
e126ba97
EC
984int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
985int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
986
987int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
988void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
989int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
990 int size_in, void *data_out, int size_out,
991 u16 reg_num, int arg, int write);
adb0c954 992
e126ba97 993int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
994int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
995 int node);
e126ba97
EC
996void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
997
e126ba97
EC
998const char *mlx5_command_str(int command);
999int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1000void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1001int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1002 int npsvs, u32 *sig_index);
1003int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1004void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1005int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1006 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1007int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1008 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1009#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1010int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1011 u32 wq_num, u8 type, int error);
1012#endif
e126ba97 1013
1466cc5b
YP
1014int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1015void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1016int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1017 struct mlx5_rate_limit *rl);
1018void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1019bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
05d3ac97
BW
1020bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1021 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1022int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1023 bool map_wc, bool fast_path);
1024void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1025
f2f3df55
SM
1026unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1027struct cpumask *
1028mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1029unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1030int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1031 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1032 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1033
e3297246
EC
1034static inline int fw_initializing(struct mlx5_core_dev *dev)
1035{
1036 return ioread32be(&dev->iseg->initializing) >> 31;
1037}
1038
e126ba97
EC
1039static inline u32 mlx5_mkey_to_idx(u32 mkey)
1040{
1041 return mkey >> 8;
1042}
1043
1044static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1045{
1046 return mkey_idx << 8;
1047}
1048
746b5583
EC
1049static inline u8 mlx5_mkey_variant(u32 mkey)
1050{
1051 return mkey & 0xff;
1052}
1053
e126ba97
EC
1054enum {
1055 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1056 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1057};
1058
1059enum {
8b7ff7f3 1060 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1061 MLX5_IMR_MTT_CACHE_ENTRY,
1062 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1063 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1064};
1065
64613d94
SM
1066enum {
1067 MLX5_INTERFACE_PROTOCOL_IB = 0,
1068 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1069};
1070
9603b61d
JM
1071struct mlx5_interface {
1072 void * (*add)(struct mlx5_core_dev *dev);
1073 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1074 int (*attach)(struct mlx5_core_dev *dev, void *context);
1075 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1076 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1077 enum mlx5_dev_event event, unsigned long param);
64613d94
SM
1078 void * (*get_dev)(void *context);
1079 int protocol;
9603b61d
JM
1080 struct list_head list;
1081};
1082
64613d94 1083void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1084int mlx5_register_interface(struct mlx5_interface *intf);
1085void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1086int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1087
3bc34f3b
AH
1088int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1089int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1090bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1091struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
71a0ff65
MD
1092int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1093 u64 *values,
1094 int num_counters,
1095 size_t *offsets);
01187175
EC
1096struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1097void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1098
f6a8a19b 1099#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1100struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1101 struct ib_device *ibdev,
1102 const char *name,
1103 void (*setup)(struct net_device *));
693dfd5a 1104#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1105int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1106 struct ib_device *device,
1107 struct rdma_netdev_alloc_params *params);
693dfd5a 1108
e126ba97
EC
1109struct mlx5_profile {
1110 u64 mask;
f241e749 1111 u8 log_max_qp;
e126ba97
EC
1112 struct {
1113 int size;
1114 int limit;
1115 } mr_cache[MAX_MR_CACHE_ENTRIES];
1116};
1117
fc50db98
EC
1118enum {
1119 MLX5_PCI_DEV_IS_VF = 1 << 0,
1120};
1121
1122static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1123{
1124 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1125}
1126
57cbd893
MB
1127#define MLX5_TOTAL_VPORTS(mdev) (1 + pci_sriov_get_totalvfs((mdev)->pdev))
1128#define MLX5_VPORT_MANAGER(mdev) \
1129 (MLX5_CAP_GEN(mdev, vport_group_manager) && \
1130 (MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) && \
1131 mlx5_core_is_pf(mdev))
1132
707c4602
MD
1133static inline int mlx5_get_gid_table_len(u16 param)
1134{
1135 if (param > 4) {
1136 pr_warn("gid table length is zero\n");
1137 return 0;
1138 }
1139
1140 return 8 * (1 << param);
1141}
1142
1466cc5b
YP
1143static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1144{
1145 return !!(dev->priv.rl_table.max_size);
1146}
1147
32f69e4b
DJ
1148static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1149{
1150 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1151 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1152}
1153
1154static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1155{
1156 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1157}
1158
1159static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1160{
1161 return mlx5_core_is_mp_slave(dev) ||
1162 mlx5_core_is_mp_master(dev);
1163}
1164
7fd8aefb
DJ
1165static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1166{
32f69e4b
DJ
1167 if (!mlx5_core_mp_enabled(dev))
1168 return 1;
1169
1170 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1171}
1172
020446e0
EC
1173enum {
1174 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1175};
1176
e126ba97 1177#endif /* MLX5_DRIVER_H */