Revert "net/mlx5: Expose vnic diagnostic counters for eswitch managed vports"
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
c7d4e6ab 52#include <linux/mutex.h>
6ecde51d 53
e126ba97
EC
54#include <linux/mlx5/device.h>
55#include <linux/mlx5/doorbell.h>
41069256 56#include <linux/mlx5/eq.h>
7c39afb3
FD
57#include <linux/timecounter.h>
58#include <linux/ptp_clock_kernel.h>
1e34f3ef 59#include <net/devlink.h>
e126ba97 60
17a7612b
LR
61#define MLX5_ADEV_NAME "mlx5_core"
62
3663ad34
SD
63#define MLX5_IRQ_EQ_CTRL (U8_MAX)
64
e126ba97
EC
65enum {
66 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
67};
68
69enum {
e126ba97
EC
70 MLX5_CMD_WQ_MAX_NAME = 32,
71};
72
73enum {
74 CMD_OWNER_SW = 0x0,
75 CMD_OWNER_HW = 0x1,
76 CMD_STATUS_SUCCESS = 0,
77};
78
79enum mlx5_sqp_t {
80 MLX5_SQP_SMI = 0,
81 MLX5_SQP_GSI = 1,
82 MLX5_SQP_IEEE_1588 = 2,
83 MLX5_SQP_SNIFFER = 3,
84 MLX5_SQP_SYNC_UMR = 4,
85};
86
87enum {
4cd14d44 88 MLX5_MAX_PORTS = 4,
e126ba97
EC
89};
90
e126ba97 91enum {
a60109dc
YC
92 MLX5_ATOMIC_MODE_OFFSET = 16,
93 MLX5_ATOMIC_MODE_IB_COMP = 1,
94 MLX5_ATOMIC_MODE_CX = 2,
95 MLX5_ATOMIC_MODE_8B = 3,
96 MLX5_ATOMIC_MODE_16B = 4,
97 MLX5_ATOMIC_MODE_32B = 5,
98 MLX5_ATOMIC_MODE_64B = 6,
99 MLX5_ATOMIC_MODE_128B = 7,
100 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
101};
102
e126ba97 103enum {
8d231dbc
MS
104 MLX5_REG_SBPR = 0xb001,
105 MLX5_REG_SBCM = 0xb002,
415a64aa 106 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
415a64aa 109 MLX5_REG_QPDPM = 0x4013,
c02762eb 110 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
111 MLX5_REG_DCBX_PARAM = 0x4020,
112 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
113 MLX5_REG_FPGA_CAP = 0x4022,
114 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 115 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 116 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
117 MLX5_REG_PCAP = 0x5001,
118 MLX5_REG_PMTU = 0x5003,
119 MLX5_REG_PTYS = 0x5004,
120 MLX5_REG_PAOS = 0x5006,
3c2d18ef 121 MLX5_REG_PFCC = 0x5007,
efea389d 122 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
123 MLX5_REG_PPTB = 0x500b,
124 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
125 MLX5_REG_PMAOS = 0x5012,
126 MLX5_REG_PUDE = 0x5009,
127 MLX5_REG_PMPE = 0x5010,
128 MLX5_REG_PELC = 0x500e,
a124d13e 129 MLX5_REG_PVLC = 0x500f,
94cb1ebb 130 MLX5_REG_PCMR = 0x5041,
36830159 131 MLX5_REG_PDDR = 0x5031,
bb64143e 132 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 133 MLX5_REG_PPLM = 0x5023,
cfdcbcea 134 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
135 MLX5_REG_NODE_DESC = 0x6001,
136 MLX5_REG_HOST_ENDIANNESS = 0x7004,
c1fef618 137 MLX5_REG_MTMP = 0x900A,
bb64143e 138 MLX5_REG_MCIA = 0x9014,
06939536 139 MLX5_REG_MFRL = 0x9028,
da54d24e 140 MLX5_REG_MLCR = 0x902b,
5a1023de 141 MLX5_REG_MRTC = 0x902d,
eff8ea8f
FD
142 MLX5_REG_MTRC_CAP = 0x9040,
143 MLX5_REG_MTRC_CONF = 0x9041,
144 MLX5_REG_MTRC_STDB = 0x9042,
145 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 146 MLX5_REG_MPEIN = 0x9050,
8ed1a630 147 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
148 MLX5_REG_MTPPS = 0x9053,
149 MLX5_REG_MTPPSE = 0x9054,
ae02d415 150 MLX5_REG_MTUTC = 0x9055,
5e022dd3 151 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 152 MLX5_REG_MCQS = 0x9060,
47176289
OG
153 MLX5_REG_MCQI = 0x9061,
154 MLX5_REG_MCC = 0x9062,
155 MLX5_REG_MCDA = 0x9063,
cfdcbcea 156 MLX5_REG_MCAM = 0x907f,
bab58ba1 157 MLX5_REG_MIRC = 0x9162,
88b3d5c9 158 MLX5_REG_SBCAM = 0xB01F,
609b8272 159 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 160 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
161};
162
415a64aa
HN
163enum mlx5_qpts_trust_state {
164 MLX5_QPTS_TRUST_PCP = 1,
165 MLX5_QPTS_TRUST_DSCP = 2,
166};
167
341c5ee2
HN
168enum mlx5_dcbx_oper_mode {
169 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
170 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
171};
172
da7525d2
EBE
173enum {
174 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
175 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
176 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
177 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
178};
179
e420f0c0
HE
180enum mlx5_page_fault_resume_flags {
181 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
182 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
183 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
184 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
185};
186
e126ba97
EC
187enum dbg_rsc_type {
188 MLX5_DBG_RSC_QP,
189 MLX5_DBG_RSC_EQ,
190 MLX5_DBG_RSC_CQ,
191};
192
7ecf6d8f
BW
193enum port_state_policy {
194 MLX5_POLICY_DOWN = 0,
195 MLX5_POLICY_UP = 1,
196 MLX5_POLICY_FOLLOW = 2,
197 MLX5_POLICY_INVALID = 0xffffffff
198};
199
386e75af
HN
200enum mlx5_coredev_type {
201 MLX5_COREDEV_PF,
1958fc2f
PP
202 MLX5_COREDEV_VF,
203 MLX5_COREDEV_SF,
386e75af
HN
204};
205
e126ba97 206struct mlx5_field_desc {
e126ba97
EC
207 int i;
208};
209
210struct mlx5_rsc_debug {
211 struct mlx5_core_dev *dev;
212 void *object;
213 enum dbg_rsc_type type;
214 struct dentry *root;
b6ca09cb 215 struct mlx5_field_desc fields[];
e126ba97
EC
216};
217
218enum mlx5_dev_event {
58d180b3 219 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 220 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
73af3711 221 MLX5_DEV_EVENT_MULTIPORT_ESW = 130,
e126ba97
EC
222};
223
4c916a79 224enum mlx5_port_status {
6fa1bcab
AS
225 MLX5_PORT_UP = 1,
226 MLX5_PORT_DOWN = 2,
4c916a79
RS
227};
228
f7936ddd
EBE
229enum mlx5_cmdif_state {
230 MLX5_CMDIF_STATE_UNINITIALIZED,
231 MLX5_CMDIF_STATE_UP,
232 MLX5_CMDIF_STATE_DOWN,
233};
234
e126ba97
EC
235struct mlx5_cmd_first {
236 __be32 data[4];
237};
238
239struct mlx5_cmd_msg {
240 struct list_head list;
0ac3ea70 241 struct cmd_msg_cache *parent;
e126ba97
EC
242 u32 len;
243 struct mlx5_cmd_first first;
244 struct mlx5_cmd_mailbox *next;
245};
246
247struct mlx5_cmd_debug {
248 struct dentry *dbg_root;
e126ba97
EC
249 void *in_msg;
250 void *out_msg;
251 u8 status;
252 u16 inlen;
253 u16 outlen;
254};
255
0ac3ea70 256struct cmd_msg_cache {
e126ba97
EC
257 /* protect block chain allocations
258 */
259 spinlock_t lock;
260 struct list_head head;
0ac3ea70
MHY
261 unsigned int max_inbox_size;
262 unsigned int num_ent;
e126ba97
EC
263};
264
0ac3ea70
MHY
265enum {
266 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
267};
268
269struct mlx5_cmd_stats {
270 u64 sum;
271 u64 n;
34f46ae0
MS
272 /* number of times command failed */
273 u64 failed;
274 /* number of times command failed on bad status returned by FW */
275 u64 failed_mbox_status;
276 /* last command failed returned errno */
277 u32 last_failed_errno;
278 /* last bad status returned by FW */
279 u8 last_failed_mbox_status;
1d2c717b
MS
280 /* last command failed syndrome returned by FW */
281 u32 last_failed_syndrome;
e126ba97 282 struct dentry *root;
e126ba97
EC
283 /* protect command average calculations */
284 spinlock_t lock;
285};
286
287struct mlx5_cmd {
71edc69c
SM
288 struct mlx5_nb nb;
289
f7936ddd 290 enum mlx5_cmdif_state state;
64599cca
EC
291 void *cmd_alloc_buf;
292 dma_addr_t alloc_dma;
293 int alloc_size;
e126ba97
EC
294 void *cmd_buf;
295 dma_addr_t dma;
296 u16 cmdif_rev;
297 u8 log_sz;
298 u8 log_stride;
299 int max_reg_cmds;
300 int events;
301 u32 __iomem *vector;
302
303 /* protect command queue allocations
304 */
305 spinlock_t alloc_lock;
306
307 /* protect token allocations
308 */
309 spinlock_t token_lock;
310 u8 token;
311 unsigned long bitmask;
312 char wq_name[MLX5_CMD_WQ_MAX_NAME];
313 struct workqueue_struct *wq;
314 struct semaphore sem;
315 struct semaphore pages_sem;
63fbae0a 316 struct semaphore throttle_sem;
e126ba97 317 int mode;
d43b7007 318 u16 allowed_opcode;
e126ba97 319 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 320 struct dma_pool *pool;
e126ba97 321 struct mlx5_cmd_debug dbg;
0ac3ea70 322 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 323 int checksum_disabled;
da2e552b 324 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
e126ba97
EC
325};
326
e126ba97
EC
327struct mlx5_cmd_mailbox {
328 void *buf;
329 dma_addr_t dma;
330 struct mlx5_cmd_mailbox *next;
331};
332
333struct mlx5_buf_list {
334 void *buf;
335 dma_addr_t map;
336};
337
1c1b5228
TT
338struct mlx5_frag_buf {
339 struct mlx5_buf_list *frags;
340 int npages;
341 int size;
342 u8 page_shift;
343};
344
388ca8be 345struct mlx5_frag_buf_ctrl {
4972e6fa 346 struct mlx5_buf_list *frags;
388ca8be 347 u32 sz_m1;
8d71e818 348 u16 frag_sz_m1;
a0903622 349 u16 strides_offset;
388ca8be
YC
350 u8 log_sz;
351 u8 log_stride;
352 u8 log_frag_strides;
353};
354
3121e3c4
SG
355struct mlx5_core_psv {
356 u32 psv_idx;
357 struct psv_layout {
358 u32 pd;
359 u16 syndrome;
360 u16 reserved;
361 u16 bg;
362 u16 app_tag;
363 u32 ref_tag;
364 } psv;
365};
366
367struct mlx5_core_sig_ctx {
368 struct mlx5_core_psv psv_memory;
369 struct mlx5_core_psv psv_wire;
d5436ba0
SG
370 struct ib_sig_err err_item;
371 bool sig_status_checked;
372 bool sig_err_exists;
373 u32 sigerr_count;
3121e3c4 374};
e126ba97 375
d9aaed83
AK
376#define MLX5_24BIT_MASK ((1 << 24) - 1)
377
5903325a 378enum mlx5_res_type {
e2013b21 379 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
380 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
381 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
382 MLX5_RES_SRQ = 3,
383 MLX5_RES_XSRQ = 4,
5b3ec3fc 384 MLX5_RES_XRQ = 5,
57cda166 385 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
386};
387
388struct mlx5_core_rsc_common {
389 enum mlx5_res_type res;
94f3e14e 390 refcount_t refcount;
5903325a
EC
391 struct completion free;
392};
393
a6d51b68 394struct mlx5_uars_page {
e126ba97 395 void __iomem *map;
a6d51b68
EC
396 bool wc;
397 u32 index;
398 struct list_head list;
399 unsigned int bfregs;
400 unsigned long *reg_bitmap; /* for non fast path bf regs */
401 unsigned long *fp_bitmap;
402 unsigned int reg_avail;
403 unsigned int fp_avail;
404 struct kref ref_count;
405 struct mlx5_core_dev *mdev;
e126ba97
EC
406};
407
a6d51b68
EC
408struct mlx5_bfreg_head {
409 /* protect blue flame registers allocations */
410 struct mutex lock;
411 struct list_head list;
412};
413
414struct mlx5_bfreg_data {
415 struct mlx5_bfreg_head reg_head;
416 struct mlx5_bfreg_head wc_head;
417};
418
419struct mlx5_sq_bfreg {
420 void __iomem *map;
421 struct mlx5_uars_page *up;
422 bool wc;
423 u32 index;
424 unsigned int offset;
425};
e126ba97
EC
426
427struct mlx5_core_health {
428 struct health_buffer __iomem *health;
429 __be32 __iomem *health_counter;
430 struct timer_list timer;
e126ba97
EC
431 u32 prev;
432 int miss_counter;
d1bf0e2c 433 u8 synd;
63cbc552 434 u32 fatal_error;
8b9d8baa 435 u32 crdump_size;
ac6ea6e8 436 struct workqueue_struct *wq;
05ac2c0b 437 unsigned long flags;
b3bd076f 438 struct work_struct fatal_report_work;
d1bf0e2c 439 struct work_struct report_work;
1e34f3ef 440 struct devlink_health_reporter *fw_reporter;
96c82cdf 441 struct devlink_health_reporter *fw_fatal_reporter;
5a1023de 442 struct delayed_work update_fw_log_ts_work;
e126ba97
EC
443};
444
e126ba97 445struct mlx5_qp_table {
451be51c 446 struct notifier_block nb;
221c14f3 447
e126ba97
EC
448 /* protect radix tree
449 */
450 spinlock_t lock;
451 struct radix_tree_root tree;
452};
453
846e4373
YH
454enum {
455 MLX5_PF_NOTIFY_DISABLE_VF,
456 MLX5_PF_NOTIFY_ENABLE_VF,
457};
458
fc50db98
EC
459struct mlx5_vf_context {
460 int enabled;
7ecf6d8f
BW
461 u64 port_guid;
462 u64 node_guid;
4bbd4923
DG
463 /* Valid bits are used to validate administrative guid only.
464 * Enabled after ndo_set_vf_guid
465 */
466 u8 port_guid_valid:1;
467 u8 node_guid_valid:1;
7ecf6d8f 468 enum port_state_policy policy;
846e4373 469 struct blocking_notifier_head notifier;
fc50db98
EC
470};
471
472struct mlx5_core_sriov {
473 struct mlx5_vf_context *vfs_ctx;
474 int num_vfs;
86eec50b 475 u16 max_vfs;
fc50db98
EC
476};
477
558101f1
GT
478struct mlx5_fc_pool {
479 struct mlx5_core_dev *dev;
480 struct mutex pool_lock; /* protects pool lists */
481 struct list_head fully_used;
482 struct list_head partially_used;
483 struct list_head unused;
484 int available_fcs;
485 int used_fcs;
486 int threshold;
487};
488
43a335e0 489struct mlx5_fc_stats {
12d6066c
VB
490 spinlock_t counters_idr_lock; /* protects counters_idr */
491 struct idr counters_idr;
9aff93d7 492 struct list_head counters;
83033688 493 struct llist_head addlist;
6e5e2283 494 struct llist_head dellist;
43a335e0
AV
495
496 struct workqueue_struct *wq;
497 struct delayed_work work;
498 unsigned long next_query;
f6dfb4c3 499 unsigned long sampling_interval; /* jiffies */
6f06e04b 500 u32 *bulk_query_out;
b247f32a
AH
501 int bulk_query_len;
502 size_t num_counters;
503 bool bulk_query_alloc_failed;
504 unsigned long next_bulk_query_alloc;
558101f1 505 struct mlx5_fc_pool fc_pool;
43a335e0
AV
506};
507
69c1280b 508struct mlx5_events;
eeb66cdb 509struct mlx5_mpfs;
073bb189 510struct mlx5_eswitch;
7907f23a 511struct mlx5_lag;
fadd59fc 512struct mlx5_devcom;
38b9f903 513struct mlx5_fw_reset;
f2f3df55 514struct mlx5_eq_table;
561aa15a 515struct mlx5_irq_table;
f3196bb0 516struct mlx5_vhca_state_notifier;
90d010b8 517struct mlx5_sf_dev_table;
8f010541
PP
518struct mlx5_sf_hw_table;
519struct mlx5_sf_table;
fe298bdf 520struct mlx5_crypto_dek_priv;
073bb189 521
05d3ac97
BW
522struct mlx5_rate_limit {
523 u32 rate;
524 u32 max_burst_sz;
525 u16 typical_pkt_sz;
526};
527
1466cc5b 528struct mlx5_rl_entry {
1326034b 529 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 530 u64 refcount;
4c4c0a89 531 u16 index;
1326034b
YH
532 u16 uid;
533 u8 dedicated : 1;
1466cc5b
YP
534};
535
536struct mlx5_rl_table {
537 /* protect rate limit table */
538 struct mutex rl_lock;
539 u16 max_size;
540 u32 max_rate;
541 u32 min_rate;
542 struct mlx5_rl_entry *rl_entry;
6b30b6d4 543 u64 refcount;
1466cc5b
YP
544};
545
80f09dfc
MG
546struct mlx5_core_roce {
547 struct mlx5_flow_table *ft;
548 struct mlx5_flow_group *fg;
549 struct mlx5_flow_handle *allow_rule;
550};
551
a925b5e3
LR
552enum {
553 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
554 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
555 /* Set during device detach to block any further devices
556 * creation/deletion on drivers rescan. Unset during device attach.
557 */
558 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
a925b5e3
LR
559};
560
561struct mlx5_adev {
562 struct auxiliary_device adev;
563 struct mlx5_core_dev *mdev;
564 int idx;
565};
566
66771a1c
MS
567struct mlx5_debugfs_entries {
568 struct dentry *dbg_root;
569 struct dentry *qp_debugfs;
570 struct dentry *eq_debugfs;
571 struct dentry *cq_debugfs;
572 struct dentry *cmdif_debugfs;
4e05cbf0 573 struct dentry *pages_debugfs;
7f46a0b7 574 struct dentry *lag_debugfs;
66771a1c
MS
575};
576
c3bdbaea
MS
577enum mlx5_func_type {
578 MLX5_PF,
579 MLX5_VF,
9965bbeb 580 MLX5_SF,
c3bdbaea
MS
581 MLX5_HOST_PF,
582 MLX5_FUNC_TYPE_NUM,
583};
584
4a98544d 585struct mlx5_ft_pool;
e126ba97 586struct mlx5_priv {
561aa15a
YA
587 /* IRQ table valid only for real pci devices PF or VF */
588 struct mlx5_irq_table *irq_table;
f2f3df55 589 struct mlx5_eq_table *eq_table;
e126ba97
EC
590
591 /* pages stuff */
0cf53c12 592 struct mlx5_nb pg_nb;
e126ba97 593 struct workqueue_struct *pg_wq;
d6945242 594 struct xarray page_root_xa;
6aec21f6 595 atomic_t reg_pages;
bf0bf77f 596 struct list_head free_list;
c3bdbaea
MS
597 u32 fw_pages;
598 u32 page_counters[MLX5_FUNC_TYPE_NUM];
32071187
MS
599 u32 fw_pages_alloc_failed;
600 u32 give_pages_dropped;
601 u32 reclaim_pages_discard;
e126ba97
EC
602
603 struct mlx5_core_health health;
3d347b1b 604 struct list_head traps;
e126ba97 605
66771a1c 606 struct mlx5_debugfs_entries dbg;
e126ba97 607
e126ba97 608 /* start: alloc staff */
39c538d6 609 /* protect buffer allocation according to numa node */
311c7c71
SM
610 struct mutex alloc_mutex;
611 int numa_node;
612
e126ba97
EC
613 struct mutex pgdir_mutex;
614 struct list_head pgdir_list;
615 /* end: alloc staff */
e126ba97 616
a925b5e3
LR
617 struct mlx5_adev **adev;
618 int adev_idx;
dc402ccc 619 int sw_vhca_id;
02039fb6 620 struct mlx5_events *events;
97834eba 621
fba53f7b 622 struct mlx5_flow_steering *steering;
eeb66cdb 623 struct mlx5_mpfs *mpfs;
073bb189 624 struct mlx5_eswitch *eswitch;
fc50db98 625 struct mlx5_core_sriov sriov;
7907f23a 626 struct mlx5_lag *lag;
a925b5e3 627 u32 flags;
fadd59fc 628 struct mlx5_devcom *devcom;
38b9f903 629 struct mlx5_fw_reset *fw_reset;
80f09dfc 630 struct mlx5_core_roce roce;
43a335e0 631 struct mlx5_fc_stats fc_stats;
1466cc5b 632 struct mlx5_rl_table rl_table;
4a98544d 633 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 634
a6d51b68 635 struct mlx5_bfreg_data bfregs;
01187175 636 struct mlx5_uars_page *uar;
f3196bb0
PP
637#ifdef CONFIG_MLX5_SF
638 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 639 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 640 struct mlx5_core_dev *parent_mdev;
f3196bb0 641#endif
8f010541
PP
642#ifdef CONFIG_MLX5_SF_MANAGER
643 struct mlx5_sf_hw_table *sf_hw_table;
644 struct mlx5_sf_table *sf_table;
645#endif
e126ba97
EC
646};
647
89d44f0a 648enum mlx5_device_state {
8e792700 649 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
650 MLX5_DEVICE_STATE_INTERNAL_ERROR,
651};
652
653enum mlx5_interface_state {
b3cb5388 654 MLX5_INTERFACE_STATE_UP = BIT(0),
8324a02c 655 MLX5_BREAK_FW_WAIT = BIT(1),
89d44f0a
MD
656};
657
658enum mlx5_pci_status {
659 MLX5_PCI_STATUS_DISABLED,
660 MLX5_PCI_STATUS_ENABLED,
661};
662
d9aaed83
AK
663enum mlx5_pagefault_type_flags {
664 MLX5_PFAULT_REQUESTOR = 1 << 0,
665 MLX5_PFAULT_WRITE = 1 << 1,
666 MLX5_PFAULT_RDMA = 1 << 2,
667};
668
b50d292b 669struct mlx5_td {
80a2a902
YA
670 /* protects tirs list changes while tirs refresh */
671 struct mutex list_lock;
b50d292b
HHZ
672 struct list_head tirs_list;
673 u32 tdn;
674};
675
676struct mlx5e_resources {
c276aae8
RD
677 struct mlx5e_hw_objs {
678 u32 pdn;
679 struct mlx5_td td;
83fec3f1 680 u32 mkey;
c276aae8
RD
681 struct mlx5_sq_bfreg bfreg;
682 } hw_objs;
7a9fb35e 683 struct net_device *uplink_netdev;
c7d4e6ab 684 struct mutex uplink_netdev_lock;
fe298bdf 685 struct mlx5_crypto_dek_priv *dek_priv;
b50d292b
HHZ
686};
687
c9b9dcb4
AL
688enum mlx5_sw_icm_type {
689 MLX5_SW_ICM_TYPE_STEERING,
690 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
66765836 691 MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN,
c9b9dcb4
AL
692};
693
52ec462e
IT
694#define MLX5_MAX_RESERVED_GIDS 8
695
696struct mlx5_rsvd_gids {
697 unsigned int start;
698 unsigned int count;
699 struct ida ida;
700};
701
7c39afb3
FD
702#define MAX_PIN_NUM 8
703struct mlx5_pps {
704 u8 pin_caps[MAX_PIN_NUM];
705 struct work_struct out_work;
706 u64 start[MAX_PIN_NUM];
707 u8 enabled;
f0462bc3
AL
708 u64 min_npps_period;
709 u64 min_out_pulse_duration_ns;
7c39afb3
FD
710};
711
d6f3dc8f 712struct mlx5_timer {
7c39afb3
FD
713 struct cyclecounter cycles;
714 struct timecounter tc;
7c39afb3
FD
715 u32 nominal_c_mult;
716 unsigned long overflow_period;
717 struct delayed_work overflow_work;
d6f3dc8f
EBE
718};
719
720struct mlx5_clock {
721 struct mlx5_nb pps_nb;
722 seqlock_t lock;
723 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
724 struct ptp_clock *ptp;
725 struct ptp_clock_info ptp_info;
726 struct mlx5_pps pps_info;
d6f3dc8f 727 struct mlx5_timer timer;
7c39afb3
FD
728};
729
c9b9dcb4 730struct mlx5_dm;
f53aaa31 731struct mlx5_fw_tracer;
358aa5ce 732struct mlx5_vxlan;
0ccc171e 733struct mlx5_geneve;
87175120 734struct mlx5_hv_vhca;
c1fef618 735struct mlx5_thermal;
f53aaa31 736
c9b9dcb4
AL
737#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
738#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
739
3410fbcd
MG
740enum {
741 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
742 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
743};
744
745enum {
01137808 746 MKEY_CACHE_LAST_STD_ENTRY = 20,
3410fbcd 747 MLX5_IMR_KSM_CACHE_ENTRY,
01137808 748 MAX_MKEY_CACHE_ENTRIES
3410fbcd
MG
749};
750
751struct mlx5_profile {
752 u64 mask;
753 u8 log_max_qp;
9df839a7 754 u8 num_cmd_caches;
3410fbcd
MG
755 struct {
756 int size;
757 int limit;
01137808 758 } mr_cache[MAX_MKEY_CACHE_ENTRIES];
3410fbcd
MG
759};
760
5958a6fa
PP
761struct mlx5_hca_cap {
762 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
763 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
764};
765
e126ba97 766struct mlx5_core_dev {
27b942fb 767 struct device *device;
386e75af 768 enum mlx5_coredev_type coredev_type;
e126ba97 769 struct pci_dev *pdev;
89d44f0a
MD
770 /* sync pci state */
771 struct mutex pci_status_mutex;
772 enum mlx5_pci_status pci_status;
e126ba97
EC
773 u8 rev_id;
774 char board_id[MLX5_BOARD_ID_LEN];
775 struct mlx5_cmd cmd;
71862561 776 struct {
48f02eef 777 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 778 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 779 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 780 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 781 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 782 u8 embedded_cpu;
71862561 783 } caps;
5945e1ad 784 struct mlx5_timeouts *timeouts;
59c9d35e 785 u64 sys_image_guid;
e126ba97
EC
786 phys_addr_t iseg_base;
787 struct mlx5_init_seg __iomem *iseg;
aa8106f1 788 phys_addr_t bar_addr;
89d44f0a
MD
789 enum mlx5_device_state state;
790 /* sync interface state */
791 struct mutex intf_state_mutex;
d59b73a6 792 struct lock_class_key lock_key;
5fc7197d 793 unsigned long intf_state;
e126ba97 794 struct mlx5_priv priv;
3410fbcd 795 struct mlx5_profile profile;
f62b8bb8 796 u32 issi;
b50d292b 797 struct mlx5e_resources mlx5e_res;
c9b9dcb4 798 struct mlx5_dm *dm;
358aa5ce 799 struct mlx5_vxlan *vxlan;
0ccc171e 800 struct mlx5_geneve *geneve;
52ec462e
IT
801 struct {
802 struct mlx5_rsvd_gids reserved_gids;
734dc065 803 u32 roce_en;
52ec462e 804 } roce;
e29341fb
IT
805#ifdef CONFIG_MLX5_FPGA
806 struct mlx5_fpga_device *fpga;
5a7b27eb 807#endif
7c39afb3 808 struct mlx5_clock clock;
24d33d2c 809 struct mlx5_ib_clock_info *clock_info;
f53aaa31 810 struct mlx5_fw_tracer *tracer;
12206b17 811 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 812 u32 vsc_addr;
87175120 813 struct mlx5_hv_vhca *hv_vhca;
c1fef618 814 struct mlx5_thermal *thermal;
e126ba97
EC
815};
816
817struct mlx5_db {
818 __be32 *db;
819 union {
820 struct mlx5_db_pgdir *pgdir;
821 struct mlx5_ib_user_db_page *user_page;
822 } u;
823 dma_addr_t dma;
824 int index;
825};
826
6b367174
JK
827enum {
828 MLX5_COMP_EQ_SIZE = 1024,
829};
830
adb0c954
SM
831enum {
832 MLX5_PTYS_IB = 1 << 0,
833 MLX5_PTYS_EN = 1 << 2,
834};
835
e126ba97
EC
836typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
837
73dd3a48
MHY
838enum {
839 MLX5_CMD_ENT_STATE_PENDING_COMP,
840};
841
e126ba97 842struct mlx5_cmd_work_ent {
73dd3a48 843 unsigned long state;
e126ba97
EC
844 struct mlx5_cmd_msg *in;
845 struct mlx5_cmd_msg *out;
746b5583
EC
846 void *uout;
847 int uout_size;
e126ba97 848 mlx5_cmd_cbk_t callback;
65ee6708 849 struct delayed_work cb_timeout_work;
e126ba97 850 void *context;
746b5583 851 int idx;
17d00e83 852 struct completion handling;
e126ba97
EC
853 struct completion done;
854 struct mlx5_cmd *cmd;
855 struct work_struct work;
856 struct mlx5_cmd_layout *lay;
857 int ret;
858 int page_queue;
859 u8 status;
860 u8 token;
14a70046
TG
861 u64 ts1;
862 u64 ts2;
746b5583 863 u16 op;
4525abea 864 bool polling;
50b2412b
EBE
865 /* Track the max comp handlers */
866 refcount_t refcnt;
e126ba97
EC
867};
868
707c4602
MD
869enum phy_port_state {
870 MLX5_AAA_111
871};
872
873struct mlx5_hca_vport_context {
874 u32 field_select;
875 bool sm_virt_aware;
876 bool has_smi;
877 bool has_raw;
878 enum port_state_policy policy;
879 enum phy_port_state phys_state;
880 enum ib_port_state vport_state;
881 u8 port_physical_state;
882 u64 sys_image_guid;
883 u64 port_guid;
884 u64 node_guid;
885 u32 cap_mask1;
886 u32 cap_mask1_perm;
4106a758
MG
887 u16 cap_mask2;
888 u16 cap_mask2_perm;
707c4602
MD
889 u16 lid;
890 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
891 u8 lmc;
892 u8 subnet_timeout;
893 u16 sm_lid;
894 u8 sm_sl;
895 u16 qkey_violation_counter;
896 u16 pkey_violation_counter;
897 bool grh_required;
898};
899
e126ba97
EC
900#define STRUCT_FIELD(header, field) \
901 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
902 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
903
e126ba97
EC
904extern struct dentry *mlx5_debugfs_root;
905
906static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
907{
908 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
909}
910
911static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
912{
913 return ioread32be(&dev->iseg->fw_rev) >> 16;
914}
915
916static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
917{
918 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
919}
920
3bcdb17a
SG
921static inline u32 mlx5_base_mkey(const u32 key)
922{
923 return key & 0xffffff00u;
924}
925
26bf3090
TT
926static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
927{
928 return ((u32)1 << log_sz) << log_stride;
929}
930
4972e6fa
TT
931static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
932 u8 log_stride, u8 log_sz,
a0903622 933 u16 strides_offset,
d7037ad7 934 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 935{
4972e6fa 936 fbc->frags = frags;
3a2f7033
TT
937 fbc->log_stride = log_stride;
938 fbc->log_sz = log_sz;
388ca8be
YC
939 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
940 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
941 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
942 fbc->strides_offset = strides_offset;
943}
944
4972e6fa
TT
945static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
946 u8 log_stride, u8 log_sz,
d7037ad7
TT
947 struct mlx5_frag_buf_ctrl *fbc)
948{
4972e6fa 949 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
950}
951
388ca8be
YC
952static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
953 u32 ix)
954{
d7037ad7
TT
955 unsigned int frag;
956
957 ix += fbc->strides_offset;
958 frag = ix >> fbc->log_frag_strides;
388ca8be 959
4972e6fa 960 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
961}
962
37fdffb2
TT
963static inline u32
964mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
965{
966 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
967
968 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
969}
970
d43b7007
EBE
971enum {
972 CMD_ALLOWED_OPCODE_ALL,
973};
974
e126ba97
EC
975void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
976void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 977void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 978
e355477e
JG
979struct mlx5_async_ctx {
980 struct mlx5_core_dev *dev;
981 atomic_t num_inflight;
bacd22df 982 struct completion inflight_done;
e355477e
JG
983};
984
985struct mlx5_async_work;
986
987typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
988
989struct mlx5_async_work {
990 struct mlx5_async_ctx *ctx;
991 mlx5_async_cbk_t user_callback;
34f46ae0 992 u16 opcode; /* cmd opcode */
870c2481 993 u16 op_mod; /* cmd op_mod */
0a415276 994 void *out; /* pointer to the cmd output buffer */
e355477e
JG
995};
996
997void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
998 struct mlx5_async_ctx *ctx);
999void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
1000int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
1001 void *out, int out_size, mlx5_async_cbk_t callback,
1002 struct mlx5_async_work *work);
0a415276 1003void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
f23519e5
SM
1004int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
1005int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
e126ba97
EC
1006int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1007 int out_size);
bb7fc863
LR
1008
1009#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
1010 ({ \
1011 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
1012 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
1013 })
1014
1015#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1016 ({ \
1017 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1018 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1019 })
1020
4525abea
MD
1021int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1022 void *out, int out_size);
b898ce7b 1023bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4 1024
c7d4e6ab
JP
1025void mlx5_core_uplink_netdev_set(struct mlx5_core_dev *mdev, struct net_device *netdev);
1026void mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev *mdev);
1027
c4f287c4 1028int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
ac6ea6e8
EC
1029void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1030int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1031void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1032void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
9b98d395 1033void mlx5_start_health_fw_log_up(struct mlx5_core_dev *dev);
05ac2c0b 1034void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1035void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1c1b5228
TT
1036int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1037 struct mlx5_frag_buf *buf, int node);
1038void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1039struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1040 gfp_t flags, int npages);
1041void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1042 struct mlx5_cmd_mailbox *head);
83fec3f1
AL
1043int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1044 int inlen);
1045int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1046int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1047 int outlen);
e126ba97
EC
1048int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1049int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1050int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1051void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1052void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97 1053void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
4e05cbf0
MS
1054void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1055void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
e126ba97 1056void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1057 s32 npages, bool ec_function);
cd23b14b 1058int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1059int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1060void mlx5_register_debugfs(void);
1061void mlx5_unregister_debugfs(void);
388ca8be 1062
1dcb6c36 1063void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1064void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1065int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1066int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1067int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1068
66771a1c 1069struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
9f818c8a 1070void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1071void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
45fee8ed
MS
1072int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1073 void *data_out, int size_out, u16 reg_id, int arg,
1074 int write, bool verbose);
e126ba97
EC
1075int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1076 int size_in, void *data_out, int size_out,
1077 u16 reg_num, int arg, int write);
adb0c954 1078
311c7c71
SM
1079int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1080 int node);
9b45bde8
TT
1081
1082static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1083{
1084 return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1085}
1086
e126ba97
EC
1087void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1088
e126ba97 1089const char *mlx5_command_str(int command);
9f818c8a 1090void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1091void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1092int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1093 int npsvs, u32 *sig_index);
1094int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1095void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1096int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1097 struct mlx5_odp_caps *odp_caps);
e126ba97 1098
1466cc5b
YP
1099int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1100void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1101int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1102 struct mlx5_rate_limit *rl);
1103void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1104bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1105int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1106 bool dedicated_entry, u16 *index);
1107void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1108bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1109 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1110int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1111 bool map_wc, bool fast_path);
1112void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1113
f2f3df55
SM
1114unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1115struct cpumask *
1116mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1117unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1118int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1119 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1120 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1121
e126ba97
EC
1122static inline u32 mlx5_mkey_to_idx(u32 mkey)
1123{
1124 return mkey >> 8;
1125}
1126
1127static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1128{
1129 return mkey_idx << 8;
1130}
1131
746b5583
EC
1132static inline u8 mlx5_mkey_variant(u32 mkey)
1133{
1134 return mkey & 0xff;
1135}
1136
241dc159 1137/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1138 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1139 * Optimise event queue dipatching.
1140 */
20902be4
SM
1141int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1142int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1143
1144/* Async-atomic event notifier used for forwarding
1145 * evetns from the event queue into the to mlx5 events dispatcher,
1146 * eswitch, clock and others.
1147 */
c0670781
YH
1148int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1149int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1150
241dc159
AL
1151/* Blocking event notifier used to forward SW events, used for slow path */
1152int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1153int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1154int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1155 void *data);
1156
211e6c80 1157int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1158
3bc34f3b
AH
1159int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1160int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1161bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1162bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
7907f23a 1163bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
a83bb5df 1164bool mlx5_lag_mode_is_hash(struct mlx5_core_dev *dev);
af8c0e25
MB
1165bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1166bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
27f9e0cc 1167bool mlx5_lag_is_mpesw(struct mlx5_core_dev *dev);
6a32047a 1168struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1169u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1170 struct net_device *slave);
71a0ff65
MD
1171int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1172 u64 *values,
1173 int num_counters,
1174 size_t *offsets);
af8c0e25 1175struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
34a30d76 1176u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
01187175
EC
1177struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1178void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1179int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1180 u64 length, u32 log_alignment, u16 uid,
1181 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1182int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1183 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1184
1695b97b
YH
1185struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1186void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1187
846e4373
YH
1188int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1189 int vf_id,
1190 struct notifier_block *nb);
1191void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1192 int vf_id,
1193 struct notifier_block *nb);
f6a8a19b 1194#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1195struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1196 struct ib_device *ibdev,
1197 const char *name,
1198 void (*setup)(struct net_device *));
693dfd5a 1199#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1200int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1201 struct ib_device *device,
1202 struct rdma_netdev_alloc_params *params);
e126ba97 1203
fc50db98
EC
1204enum {
1205 MLX5_PCI_DEV_IS_VF = 1 << 0,
1206};
1207
2752b823 1208static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1209{
386e75af 1210 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1211}
1212
e53a9d26
PP
1213static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1214{
1215 return dev->coredev_type == MLX5_COREDEV_VF;
1216}
1217
fe998a3c
SD
1218static inline bool mlx5_core_is_management_pf(const struct mlx5_core_dev *dev)
1219{
1220 return MLX5_CAP_GEN(dev, num_ports) == 1 && !MLX5_CAP_GEN(dev, native_port_num);
1221}
1222
3b1e58aa 1223static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1224{
1225 return dev->caps.embedded_cpu;
1226}
1227
2752b823
PP
1228static inline bool
1229mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1230{
1231 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1232}
1233
2752b823 1234static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1235{
1236 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1237}
1238
2752b823 1239static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1240{
86eec50b 1241 return dev->priv.sriov.max_vfs;
feb39369
BW
1242}
1243
707c4602
MD
1244static inline int mlx5_get_gid_table_len(u16 param)
1245{
1246 if (param > 4) {
1247 pr_warn("gid table length is zero\n");
1248 return 0;
1249 }
1250
1251 return 8 * (1 << param);
1252}
1253
1466cc5b
YP
1254static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1255{
1256 return !!(dev->priv.rl_table.max_size);
1257}
1258
32f69e4b
DJ
1259static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1260{
1261 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1262 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1263}
1264
1265static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1266{
1267 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1268}
1269
1270static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1271{
1272 return mlx5_core_is_mp_slave(dev) ||
1273 mlx5_core_is_mp_master(dev);
1274}
1275
7fd8aefb
DJ
1276static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1277{
32f69e4b
DJ
1278 if (!mlx5_core_mp_enabled(dev))
1279 return 1;
1280
1281 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1282}
1283
2ec16ddd
RL
1284static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1285{
1021d064
RL
1286 int idx = MLX5_CAP_GEN(dev, native_port_num);
1287
1288 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1289 return idx - 1;
1290 else
1291 return PCI_FUNC(dev->pdev->devfn);
2ec16ddd
RL
1292}
1293
020446e0
EC
1294enum {
1295 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1296};
1297
9ca05b0f
MS
1298bool mlx5_is_roce_on(struct mlx5_core_dev *dev);
1299
1300static inline bool mlx5_get_roce_state(struct mlx5_core_dev *dev)
cc9defcb 1301{
9ca05b0f
MS
1302 if (MLX5_CAP_GEN(dev, roce_rw_supported))
1303 return MLX5_CAP_GEN(dev, roce);
1304
1305 /* If RoCE cap is read-only in FW, get RoCE state from devlink
1306 * in order to support RoCE enable/disable feature
1307 */
1308 return mlx5_is_roce_on(dev);
cc9defcb
MG
1309}
1310
168723c1
MM
1311enum {
1312 MLX5_OCTWORD = 16,
1313};
1314
fb0a6a26
EC
1315struct msi_map mlx5_msix_alloc(struct mlx5_core_dev *dev,
1316 irqreturn_t (*handler)(int, void *),
1317 const struct irq_affinity_desc *affdesc,
1318 const char *name);
1319void mlx5_msix_free(struct mlx5_core_dev *dev, struct msi_map map);
1320
e126ba97 1321#endif /* MLX5_DRIVER_H */