net/mlx5: Fix cmd error logging for manage pages cmd
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
6ecde51d 52
e126ba97
EC
53#include <linux/mlx5/device.h>
54#include <linux/mlx5/doorbell.h>
41069256 55#include <linux/mlx5/eq.h>
7c39afb3
FD
56#include <linux/timecounter.h>
57#include <linux/ptp_clock_kernel.h>
1e34f3ef 58#include <net/devlink.h>
e126ba97 59
17a7612b
LR
60#define MLX5_ADEV_NAME "mlx5_core"
61
3663ad34
SD
62#define MLX5_IRQ_EQ_CTRL (U8_MAX)
63
e126ba97
EC
64enum {
65 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
66};
67
68enum {
e126ba97
EC
69 MLX5_CMD_WQ_MAX_NAME = 32,
70};
71
72enum {
73 CMD_OWNER_SW = 0x0,
74 CMD_OWNER_HW = 0x1,
75 CMD_STATUS_SUCCESS = 0,
76};
77
78enum mlx5_sqp_t {
79 MLX5_SQP_SMI = 0,
80 MLX5_SQP_GSI = 1,
81 MLX5_SQP_IEEE_1588 = 2,
82 MLX5_SQP_SNIFFER = 3,
83 MLX5_SQP_SYNC_UMR = 4,
84};
85
86enum {
4cd14d44 87 MLX5_MAX_PORTS = 4,
e126ba97
EC
88};
89
e126ba97 90enum {
a60109dc
YC
91 MLX5_ATOMIC_MODE_OFFSET = 16,
92 MLX5_ATOMIC_MODE_IB_COMP = 1,
93 MLX5_ATOMIC_MODE_CX = 2,
94 MLX5_ATOMIC_MODE_8B = 3,
95 MLX5_ATOMIC_MODE_16B = 4,
96 MLX5_ATOMIC_MODE_32B = 5,
97 MLX5_ATOMIC_MODE_64B = 6,
98 MLX5_ATOMIC_MODE_128B = 7,
99 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
100};
101
e126ba97 102enum {
415a64aa 103 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
104 MLX5_REG_QETCR = 0x4005,
105 MLX5_REG_QTCT = 0x400a,
415a64aa 106 MLX5_REG_QPDPM = 0x4013,
c02762eb 107 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
108 MLX5_REG_DCBX_PARAM = 0x4020,
109 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
110 MLX5_REG_FPGA_CAP = 0x4022,
111 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 112 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 113 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
114 MLX5_REG_PCAP = 0x5001,
115 MLX5_REG_PMTU = 0x5003,
116 MLX5_REG_PTYS = 0x5004,
117 MLX5_REG_PAOS = 0x5006,
3c2d18ef 118 MLX5_REG_PFCC = 0x5007,
efea389d 119 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
120 MLX5_REG_PPTB = 0x500b,
121 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
122 MLX5_REG_PMAOS = 0x5012,
123 MLX5_REG_PUDE = 0x5009,
124 MLX5_REG_PMPE = 0x5010,
125 MLX5_REG_PELC = 0x500e,
a124d13e 126 MLX5_REG_PVLC = 0x500f,
94cb1ebb 127 MLX5_REG_PCMR = 0x5041,
36830159 128 MLX5_REG_PDDR = 0x5031,
bb64143e 129 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 130 MLX5_REG_PPLM = 0x5023,
cfdcbcea 131 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
132 MLX5_REG_NODE_DESC = 0x6001,
133 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 134 MLX5_REG_MCIA = 0x9014,
06939536 135 MLX5_REG_MFRL = 0x9028,
da54d24e 136 MLX5_REG_MLCR = 0x902b,
5a1023de 137 MLX5_REG_MRTC = 0x902d,
eff8ea8f
FD
138 MLX5_REG_MTRC_CAP = 0x9040,
139 MLX5_REG_MTRC_CONF = 0x9041,
140 MLX5_REG_MTRC_STDB = 0x9042,
141 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 142 MLX5_REG_MPEIN = 0x9050,
8ed1a630 143 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
144 MLX5_REG_MTPPS = 0x9053,
145 MLX5_REG_MTPPSE = 0x9054,
ae02d415 146 MLX5_REG_MTUTC = 0x9055,
5e022dd3 147 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 148 MLX5_REG_MCQS = 0x9060,
47176289
OG
149 MLX5_REG_MCQI = 0x9061,
150 MLX5_REG_MCC = 0x9062,
151 MLX5_REG_MCDA = 0x9063,
cfdcbcea 152 MLX5_REG_MCAM = 0x907f,
bab58ba1 153 MLX5_REG_MIRC = 0x9162,
88b3d5c9 154 MLX5_REG_SBCAM = 0xB01F,
609b8272 155 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 156 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
157};
158
415a64aa
HN
159enum mlx5_qpts_trust_state {
160 MLX5_QPTS_TRUST_PCP = 1,
161 MLX5_QPTS_TRUST_DSCP = 2,
162};
163
341c5ee2
HN
164enum mlx5_dcbx_oper_mode {
165 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
166 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
167};
168
da7525d2
EBE
169enum {
170 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
171 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
172 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
173 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
174};
175
e420f0c0
HE
176enum mlx5_page_fault_resume_flags {
177 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
178 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
179 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
180 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
181};
182
e126ba97
EC
183enum dbg_rsc_type {
184 MLX5_DBG_RSC_QP,
185 MLX5_DBG_RSC_EQ,
186 MLX5_DBG_RSC_CQ,
187};
188
7ecf6d8f
BW
189enum port_state_policy {
190 MLX5_POLICY_DOWN = 0,
191 MLX5_POLICY_UP = 1,
192 MLX5_POLICY_FOLLOW = 2,
193 MLX5_POLICY_INVALID = 0xffffffff
194};
195
386e75af
HN
196enum mlx5_coredev_type {
197 MLX5_COREDEV_PF,
1958fc2f
PP
198 MLX5_COREDEV_VF,
199 MLX5_COREDEV_SF,
386e75af
HN
200};
201
e126ba97 202struct mlx5_field_desc {
e126ba97
EC
203 int i;
204};
205
206struct mlx5_rsc_debug {
207 struct mlx5_core_dev *dev;
208 void *object;
209 enum dbg_rsc_type type;
210 struct dentry *root;
b6ca09cb 211 struct mlx5_field_desc fields[];
e126ba97
EC
212};
213
214enum mlx5_dev_event {
58d180b3 215 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 216 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
e126ba97
EC
217};
218
4c916a79 219enum mlx5_port_status {
6fa1bcab
AS
220 MLX5_PORT_UP = 1,
221 MLX5_PORT_DOWN = 2,
4c916a79
RS
222};
223
f7936ddd
EBE
224enum mlx5_cmdif_state {
225 MLX5_CMDIF_STATE_UNINITIALIZED,
226 MLX5_CMDIF_STATE_UP,
227 MLX5_CMDIF_STATE_DOWN,
228};
229
e126ba97
EC
230struct mlx5_cmd_first {
231 __be32 data[4];
232};
233
234struct mlx5_cmd_msg {
235 struct list_head list;
0ac3ea70 236 struct cmd_msg_cache *parent;
e126ba97
EC
237 u32 len;
238 struct mlx5_cmd_first first;
239 struct mlx5_cmd_mailbox *next;
240};
241
242struct mlx5_cmd_debug {
243 struct dentry *dbg_root;
e126ba97
EC
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
34f46ae0
MS
267 /* number of times command failed */
268 u64 failed;
269 /* number of times command failed on bad status returned by FW */
270 u64 failed_mbox_status;
271 /* last command failed returned errno */
272 u32 last_failed_errno;
273 /* last bad status returned by FW */
274 u8 last_failed_mbox_status;
1d2c717b
MS
275 /* last command failed syndrome returned by FW */
276 u32 last_failed_syndrome;
e126ba97 277 struct dentry *root;
e126ba97
EC
278 /* protect command average calculations */
279 spinlock_t lock;
280};
281
282struct mlx5_cmd {
71edc69c
SM
283 struct mlx5_nb nb;
284
f7936ddd 285 enum mlx5_cmdif_state state;
64599cca
EC
286 void *cmd_alloc_buf;
287 dma_addr_t alloc_dma;
288 int alloc_size;
e126ba97
EC
289 void *cmd_buf;
290 dma_addr_t dma;
291 u16 cmdif_rev;
292 u8 log_sz;
293 u8 log_stride;
294 int max_reg_cmds;
295 int events;
296 u32 __iomem *vector;
297
298 /* protect command queue allocations
299 */
300 spinlock_t alloc_lock;
301
302 /* protect token allocations
303 */
304 spinlock_t token_lock;
305 u8 token;
306 unsigned long bitmask;
307 char wq_name[MLX5_CMD_WQ_MAX_NAME];
308 struct workqueue_struct *wq;
309 struct semaphore sem;
310 struct semaphore pages_sem;
311 int mode;
d43b7007 312 u16 allowed_opcode;
e126ba97 313 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 314 struct dma_pool *pool;
e126ba97 315 struct mlx5_cmd_debug dbg;
0ac3ea70 316 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 317 int checksum_disabled;
2553f421 318 struct mlx5_cmd_stats *stats;
e126ba97
EC
319};
320
e126ba97
EC
321struct mlx5_cmd_mailbox {
322 void *buf;
323 dma_addr_t dma;
324 struct mlx5_cmd_mailbox *next;
325};
326
327struct mlx5_buf_list {
328 void *buf;
329 dma_addr_t map;
330};
331
1c1b5228
TT
332struct mlx5_frag_buf {
333 struct mlx5_buf_list *frags;
334 int npages;
335 int size;
336 u8 page_shift;
337};
338
388ca8be 339struct mlx5_frag_buf_ctrl {
4972e6fa 340 struct mlx5_buf_list *frags;
388ca8be 341 u32 sz_m1;
8d71e818 342 u16 frag_sz_m1;
a0903622 343 u16 strides_offset;
388ca8be
YC
344 u8 log_sz;
345 u8 log_stride;
346 u8 log_frag_strides;
347};
348
3121e3c4
SG
349struct mlx5_core_psv {
350 u32 psv_idx;
351 struct psv_layout {
352 u32 pd;
353 u16 syndrome;
354 u16 reserved;
355 u16 bg;
356 u16 app_tag;
357 u32 ref_tag;
358 } psv;
359};
360
361struct mlx5_core_sig_ctx {
362 struct mlx5_core_psv psv_memory;
363 struct mlx5_core_psv psv_wire;
d5436ba0
SG
364 struct ib_sig_err err_item;
365 bool sig_status_checked;
366 bool sig_err_exists;
367 u32 sigerr_count;
3121e3c4 368};
e126ba97 369
d9aaed83
AK
370#define MLX5_24BIT_MASK ((1 << 24) - 1)
371
5903325a 372enum mlx5_res_type {
e2013b21 373 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
374 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
375 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
376 MLX5_RES_SRQ = 3,
377 MLX5_RES_XSRQ = 4,
5b3ec3fc 378 MLX5_RES_XRQ = 5,
57cda166 379 MLX5_RES_DCT = MLX5_EVENT_QUEUE_TYPE_DCT,
5903325a
EC
380};
381
382struct mlx5_core_rsc_common {
383 enum mlx5_res_type res;
94f3e14e 384 refcount_t refcount;
5903325a
EC
385 struct completion free;
386};
387
a6d51b68 388struct mlx5_uars_page {
e126ba97 389 void __iomem *map;
a6d51b68
EC
390 bool wc;
391 u32 index;
392 struct list_head list;
393 unsigned int bfregs;
394 unsigned long *reg_bitmap; /* for non fast path bf regs */
395 unsigned long *fp_bitmap;
396 unsigned int reg_avail;
397 unsigned int fp_avail;
398 struct kref ref_count;
399 struct mlx5_core_dev *mdev;
e126ba97
EC
400};
401
a6d51b68
EC
402struct mlx5_bfreg_head {
403 /* protect blue flame registers allocations */
404 struct mutex lock;
405 struct list_head list;
406};
407
408struct mlx5_bfreg_data {
409 struct mlx5_bfreg_head reg_head;
410 struct mlx5_bfreg_head wc_head;
411};
412
413struct mlx5_sq_bfreg {
414 void __iomem *map;
415 struct mlx5_uars_page *up;
416 bool wc;
417 u32 index;
418 unsigned int offset;
419};
e126ba97
EC
420
421struct mlx5_core_health {
422 struct health_buffer __iomem *health;
423 __be32 __iomem *health_counter;
424 struct timer_list timer;
e126ba97
EC
425 u32 prev;
426 int miss_counter;
d1bf0e2c 427 u8 synd;
63cbc552 428 u32 fatal_error;
8b9d8baa 429 u32 crdump_size;
05ac2c0b
MHY
430 /* wq spinlock to synchronize draining */
431 spinlock_t wq_lock;
ac6ea6e8 432 struct workqueue_struct *wq;
05ac2c0b 433 unsigned long flags;
b3bd076f 434 struct work_struct fatal_report_work;
d1bf0e2c 435 struct work_struct report_work;
1e34f3ef 436 struct devlink_health_reporter *fw_reporter;
96c82cdf 437 struct devlink_health_reporter *fw_fatal_reporter;
5a1023de 438 struct delayed_work update_fw_log_ts_work;
e126ba97
EC
439};
440
e126ba97 441struct mlx5_qp_table {
451be51c 442 struct notifier_block nb;
221c14f3 443
e126ba97
EC
444 /* protect radix tree
445 */
446 spinlock_t lock;
447 struct radix_tree_root tree;
448};
449
846e4373
YH
450enum {
451 MLX5_PF_NOTIFY_DISABLE_VF,
452 MLX5_PF_NOTIFY_ENABLE_VF,
453};
454
fc50db98
EC
455struct mlx5_vf_context {
456 int enabled;
7ecf6d8f
BW
457 u64 port_guid;
458 u64 node_guid;
4bbd4923
DG
459 /* Valid bits are used to validate administrative guid only.
460 * Enabled after ndo_set_vf_guid
461 */
462 u8 port_guid_valid:1;
463 u8 node_guid_valid:1;
7ecf6d8f 464 enum port_state_policy policy;
846e4373 465 struct blocking_notifier_head notifier;
fc50db98
EC
466};
467
468struct mlx5_core_sriov {
469 struct mlx5_vf_context *vfs_ctx;
470 int num_vfs;
86eec50b 471 u16 max_vfs;
fc50db98
EC
472};
473
558101f1
GT
474struct mlx5_fc_pool {
475 struct mlx5_core_dev *dev;
476 struct mutex pool_lock; /* protects pool lists */
477 struct list_head fully_used;
478 struct list_head partially_used;
479 struct list_head unused;
480 int available_fcs;
481 int used_fcs;
482 int threshold;
483};
484
43a335e0 485struct mlx5_fc_stats {
12d6066c
VB
486 spinlock_t counters_idr_lock; /* protects counters_idr */
487 struct idr counters_idr;
9aff93d7 488 struct list_head counters;
83033688 489 struct llist_head addlist;
6e5e2283 490 struct llist_head dellist;
43a335e0
AV
491
492 struct workqueue_struct *wq;
493 struct delayed_work work;
494 unsigned long next_query;
f6dfb4c3 495 unsigned long sampling_interval; /* jiffies */
6f06e04b 496 u32 *bulk_query_out;
b247f32a
AH
497 int bulk_query_len;
498 size_t num_counters;
499 bool bulk_query_alloc_failed;
500 unsigned long next_bulk_query_alloc;
558101f1 501 struct mlx5_fc_pool fc_pool;
43a335e0
AV
502};
503
69c1280b 504struct mlx5_events;
eeb66cdb 505struct mlx5_mpfs;
073bb189 506struct mlx5_eswitch;
7907f23a 507struct mlx5_lag;
fadd59fc 508struct mlx5_devcom;
38b9f903 509struct mlx5_fw_reset;
f2f3df55 510struct mlx5_eq_table;
561aa15a 511struct mlx5_irq_table;
f3196bb0 512struct mlx5_vhca_state_notifier;
90d010b8 513struct mlx5_sf_dev_table;
8f010541
PP
514struct mlx5_sf_hw_table;
515struct mlx5_sf_table;
073bb189 516
05d3ac97
BW
517struct mlx5_rate_limit {
518 u32 rate;
519 u32 max_burst_sz;
520 u16 typical_pkt_sz;
521};
522
1466cc5b 523struct mlx5_rl_entry {
1326034b 524 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 525 u64 refcount;
4c4c0a89 526 u16 index;
1326034b
YH
527 u16 uid;
528 u8 dedicated : 1;
1466cc5b
YP
529};
530
531struct mlx5_rl_table {
532 /* protect rate limit table */
533 struct mutex rl_lock;
534 u16 max_size;
535 u32 max_rate;
536 u32 min_rate;
537 struct mlx5_rl_entry *rl_entry;
6b30b6d4 538 u64 refcount;
1466cc5b
YP
539};
540
80f09dfc
MG
541struct mlx5_core_roce {
542 struct mlx5_flow_table *ft;
543 struct mlx5_flow_group *fg;
544 struct mlx5_flow_handle *allow_rule;
545};
546
a925b5e3
LR
547enum {
548 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
549 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
550 /* Set during device detach to block any further devices
551 * creation/deletion on drivers rescan. Unset during device attach.
552 */
553 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
7b19119f
MS
554 /* Distinguish between mlx5e_probe/remove called by module init/cleanup
555 * and called by other flows which can already hold devlink lock
556 */
557 MLX5_PRIV_FLAGS_MLX5E_LOCKED_FLOW = 1 << 3,
a925b5e3
LR
558};
559
560struct mlx5_adev {
561 struct auxiliary_device adev;
562 struct mlx5_core_dev *mdev;
563 int idx;
564};
565
66771a1c
MS
566struct mlx5_debugfs_entries {
567 struct dentry *dbg_root;
568 struct dentry *qp_debugfs;
569 struct dentry *eq_debugfs;
570 struct dentry *cq_debugfs;
571 struct dentry *cmdif_debugfs;
4e05cbf0 572 struct dentry *pages_debugfs;
7f46a0b7 573 struct dentry *lag_debugfs;
66771a1c
MS
574};
575
4a98544d 576struct mlx5_ft_pool;
e126ba97 577struct mlx5_priv {
561aa15a
YA
578 /* IRQ table valid only for real pci devices PF or VF */
579 struct mlx5_irq_table *irq_table;
f2f3df55 580 struct mlx5_eq_table *eq_table;
e126ba97
EC
581
582 /* pages stuff */
0cf53c12 583 struct mlx5_nb pg_nb;
e126ba97 584 struct workqueue_struct *pg_wq;
d6945242 585 struct xarray page_root_xa;
4e05cbf0 586 u32 fw_pages;
6aec21f6 587 atomic_t reg_pages;
bf0bf77f 588 struct list_head free_list;
4e05cbf0
MS
589 u32 vfs_pages;
590 u32 host_pf_pages;
32071187
MS
591 u32 fw_pages_alloc_failed;
592 u32 give_pages_dropped;
593 u32 reclaim_pages_discard;
e126ba97
EC
594
595 struct mlx5_core_health health;
3d347b1b 596 struct list_head traps;
e126ba97 597
66771a1c 598 struct mlx5_debugfs_entries dbg;
e126ba97 599
e126ba97 600 /* start: alloc staff */
39c538d6 601 /* protect buffer allocation according to numa node */
311c7c71
SM
602 struct mutex alloc_mutex;
603 int numa_node;
604
e126ba97
EC
605 struct mutex pgdir_mutex;
606 struct list_head pgdir_list;
607 /* end: alloc staff */
e126ba97 608
9603b61d
JM
609 struct list_head ctx_list;
610 spinlock_t ctx_lock;
a925b5e3
LR
611 struct mlx5_adev **adev;
612 int adev_idx;
dc402ccc 613 int sw_vhca_id;
02039fb6 614 struct mlx5_events *events;
97834eba 615
fba53f7b 616 struct mlx5_flow_steering *steering;
eeb66cdb 617 struct mlx5_mpfs *mpfs;
073bb189 618 struct mlx5_eswitch *eswitch;
fc50db98 619 struct mlx5_core_sriov sriov;
7907f23a 620 struct mlx5_lag *lag;
a925b5e3 621 u32 flags;
fadd59fc 622 struct mlx5_devcom *devcom;
38b9f903 623 struct mlx5_fw_reset *fw_reset;
80f09dfc 624 struct mlx5_core_roce roce;
43a335e0 625 struct mlx5_fc_stats fc_stats;
1466cc5b 626 struct mlx5_rl_table rl_table;
4a98544d 627 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 628
a6d51b68 629 struct mlx5_bfreg_data bfregs;
01187175 630 struct mlx5_uars_page *uar;
f3196bb0
PP
631#ifdef CONFIG_MLX5_SF
632 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 633 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 634 struct mlx5_core_dev *parent_mdev;
f3196bb0 635#endif
8f010541
PP
636#ifdef CONFIG_MLX5_SF_MANAGER
637 struct mlx5_sf_hw_table *sf_hw_table;
638 struct mlx5_sf_table *sf_table;
639#endif
e126ba97
EC
640};
641
89d44f0a 642enum mlx5_device_state {
8e792700 643 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
644 MLX5_DEVICE_STATE_INTERNAL_ERROR,
645};
646
647enum mlx5_interface_state {
b3cb5388 648 MLX5_INTERFACE_STATE_UP = BIT(0),
8324a02c 649 MLX5_BREAK_FW_WAIT = BIT(1),
89d44f0a
MD
650};
651
652enum mlx5_pci_status {
653 MLX5_PCI_STATUS_DISABLED,
654 MLX5_PCI_STATUS_ENABLED,
655};
656
d9aaed83
AK
657enum mlx5_pagefault_type_flags {
658 MLX5_PFAULT_REQUESTOR = 1 << 0,
659 MLX5_PFAULT_WRITE = 1 << 1,
660 MLX5_PFAULT_RDMA = 1 << 2,
661};
662
b50d292b 663struct mlx5_td {
80a2a902
YA
664 /* protects tirs list changes while tirs refresh */
665 struct mutex list_lock;
b50d292b
HHZ
666 struct list_head tirs_list;
667 u32 tdn;
668};
669
670struct mlx5e_resources {
c276aae8
RD
671 struct mlx5e_hw_objs {
672 u32 pdn;
673 struct mlx5_td td;
83fec3f1 674 u32 mkey;
c276aae8
RD
675 struct mlx5_sq_bfreg bfreg;
676 } hw_objs;
c27971d0 677 struct devlink_port dl_port;
7a9fb35e 678 struct net_device *uplink_netdev;
b50d292b
HHZ
679};
680
c9b9dcb4
AL
681enum mlx5_sw_icm_type {
682 MLX5_SW_ICM_TYPE_STEERING,
683 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
66765836 684 MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN,
c9b9dcb4
AL
685};
686
52ec462e
IT
687#define MLX5_MAX_RESERVED_GIDS 8
688
689struct mlx5_rsvd_gids {
690 unsigned int start;
691 unsigned int count;
692 struct ida ida;
693};
694
7c39afb3
FD
695#define MAX_PIN_NUM 8
696struct mlx5_pps {
697 u8 pin_caps[MAX_PIN_NUM];
698 struct work_struct out_work;
699 u64 start[MAX_PIN_NUM];
700 u8 enabled;
701};
702
d6f3dc8f 703struct mlx5_timer {
7c39afb3
FD
704 struct cyclecounter cycles;
705 struct timecounter tc;
7c39afb3
FD
706 u32 nominal_c_mult;
707 unsigned long overflow_period;
708 struct delayed_work overflow_work;
d6f3dc8f
EBE
709};
710
711struct mlx5_clock {
712 struct mlx5_nb pps_nb;
713 seqlock_t lock;
714 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
715 struct ptp_clock *ptp;
716 struct ptp_clock_info ptp_info;
717 struct mlx5_pps pps_info;
d6f3dc8f 718 struct mlx5_timer timer;
7c39afb3
FD
719};
720
c9b9dcb4 721struct mlx5_dm;
f53aaa31 722struct mlx5_fw_tracer;
358aa5ce 723struct mlx5_vxlan;
0ccc171e 724struct mlx5_geneve;
87175120 725struct mlx5_hv_vhca;
f53aaa31 726
c9b9dcb4
AL
727#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
728#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
729
3410fbcd
MG
730enum {
731 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
732 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
733};
734
735enum {
01137808 736 MKEY_CACHE_LAST_STD_ENTRY = 20,
3410fbcd
MG
737 MLX5_IMR_MTT_CACHE_ENTRY,
738 MLX5_IMR_KSM_CACHE_ENTRY,
01137808 739 MAX_MKEY_CACHE_ENTRIES
3410fbcd
MG
740};
741
742struct mlx5_profile {
743 u64 mask;
744 u8 log_max_qp;
745 struct {
746 int size;
747 int limit;
01137808 748 } mr_cache[MAX_MKEY_CACHE_ENTRIES];
3410fbcd
MG
749};
750
5958a6fa
PP
751struct mlx5_hca_cap {
752 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
753 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
754};
755
e126ba97 756struct mlx5_core_dev {
27b942fb 757 struct device *device;
386e75af 758 enum mlx5_coredev_type coredev_type;
e126ba97 759 struct pci_dev *pdev;
89d44f0a
MD
760 /* sync pci state */
761 struct mutex pci_status_mutex;
762 enum mlx5_pci_status pci_status;
e126ba97
EC
763 u8 rev_id;
764 char board_id[MLX5_BOARD_ID_LEN];
765 struct mlx5_cmd cmd;
71862561 766 struct {
48f02eef 767 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 768 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 769 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 770 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 771 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 772 u8 embedded_cpu;
71862561 773 } caps;
5945e1ad 774 struct mlx5_timeouts *timeouts;
59c9d35e 775 u64 sys_image_guid;
e126ba97
EC
776 phys_addr_t iseg_base;
777 struct mlx5_init_seg __iomem *iseg;
aa8106f1 778 phys_addr_t bar_addr;
89d44f0a
MD
779 enum mlx5_device_state state;
780 /* sync interface state */
781 struct mutex intf_state_mutex;
5fc7197d 782 unsigned long intf_state;
e126ba97 783 struct mlx5_priv priv;
3410fbcd 784 struct mlx5_profile profile;
f62b8bb8 785 u32 issi;
b50d292b 786 struct mlx5e_resources mlx5e_res;
c9b9dcb4 787 struct mlx5_dm *dm;
358aa5ce 788 struct mlx5_vxlan *vxlan;
0ccc171e 789 struct mlx5_geneve *geneve;
52ec462e
IT
790 struct {
791 struct mlx5_rsvd_gids reserved_gids;
734dc065 792 u32 roce_en;
52ec462e 793 } roce;
e29341fb
IT
794#ifdef CONFIG_MLX5_FPGA
795 struct mlx5_fpga_device *fpga;
5a7b27eb 796#endif
7c39afb3 797 struct mlx5_clock clock;
24d33d2c 798 struct mlx5_ib_clock_info *clock_info;
f53aaa31 799 struct mlx5_fw_tracer *tracer;
12206b17 800 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 801 u32 vsc_addr;
87175120 802 struct mlx5_hv_vhca *hv_vhca;
e126ba97
EC
803};
804
805struct mlx5_db {
806 __be32 *db;
807 union {
808 struct mlx5_db_pgdir *pgdir;
809 struct mlx5_ib_user_db_page *user_page;
810 } u;
811 dma_addr_t dma;
812 int index;
813};
814
6b367174
JK
815enum {
816 MLX5_COMP_EQ_SIZE = 1024,
817};
818
adb0c954
SM
819enum {
820 MLX5_PTYS_IB = 1 << 0,
821 MLX5_PTYS_EN = 1 << 2,
822};
823
e126ba97
EC
824typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
825
73dd3a48
MHY
826enum {
827 MLX5_CMD_ENT_STATE_PENDING_COMP,
828};
829
e126ba97 830struct mlx5_cmd_work_ent {
73dd3a48 831 unsigned long state;
e126ba97
EC
832 struct mlx5_cmd_msg *in;
833 struct mlx5_cmd_msg *out;
746b5583
EC
834 void *uout;
835 int uout_size;
e126ba97 836 mlx5_cmd_cbk_t callback;
65ee6708 837 struct delayed_work cb_timeout_work;
e126ba97 838 void *context;
746b5583 839 int idx;
17d00e83 840 struct completion handling;
e126ba97
EC
841 struct completion done;
842 struct mlx5_cmd *cmd;
843 struct work_struct work;
844 struct mlx5_cmd_layout *lay;
845 int ret;
846 int page_queue;
847 u8 status;
848 u8 token;
14a70046
TG
849 u64 ts1;
850 u64 ts2;
746b5583 851 u16 op;
4525abea 852 bool polling;
50b2412b
EBE
853 /* Track the max comp handlers */
854 refcount_t refcnt;
e126ba97
EC
855};
856
857struct mlx5_pas {
858 u64 pa;
859 u8 log_sz;
860};
861
707c4602
MD
862enum phy_port_state {
863 MLX5_AAA_111
864};
865
866struct mlx5_hca_vport_context {
867 u32 field_select;
868 bool sm_virt_aware;
869 bool has_smi;
870 bool has_raw;
871 enum port_state_policy policy;
872 enum phy_port_state phys_state;
873 enum ib_port_state vport_state;
874 u8 port_physical_state;
875 u64 sys_image_guid;
876 u64 port_guid;
877 u64 node_guid;
878 u32 cap_mask1;
879 u32 cap_mask1_perm;
4106a758
MG
880 u16 cap_mask2;
881 u16 cap_mask2_perm;
707c4602
MD
882 u16 lid;
883 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
884 u8 lmc;
885 u8 subnet_timeout;
886 u16 sm_lid;
887 u8 sm_sl;
888 u16 qkey_violation_counter;
889 u16 pkey_violation_counter;
890 bool grh_required;
891};
892
e126ba97
EC
893#define STRUCT_FIELD(header, field) \
894 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
895 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
896
e126ba97
EC
897extern struct dentry *mlx5_debugfs_root;
898
899static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
900{
901 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
902}
903
904static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
905{
906 return ioread32be(&dev->iseg->fw_rev) >> 16;
907}
908
909static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
910{
911 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
912}
913
3bcdb17a
SG
914static inline u32 mlx5_base_mkey(const u32 key)
915{
916 return key & 0xffffff00u;
917}
918
26bf3090
TT
919static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
920{
921 return ((u32)1 << log_sz) << log_stride;
922}
923
4972e6fa
TT
924static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
925 u8 log_stride, u8 log_sz,
a0903622 926 u16 strides_offset,
d7037ad7 927 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 928{
4972e6fa 929 fbc->frags = frags;
3a2f7033
TT
930 fbc->log_stride = log_stride;
931 fbc->log_sz = log_sz;
388ca8be
YC
932 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
933 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
934 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
935 fbc->strides_offset = strides_offset;
936}
937
4972e6fa
TT
938static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
939 u8 log_stride, u8 log_sz,
d7037ad7
TT
940 struct mlx5_frag_buf_ctrl *fbc)
941{
4972e6fa 942 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
943}
944
388ca8be
YC
945static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
946 u32 ix)
947{
d7037ad7
TT
948 unsigned int frag;
949
950 ix += fbc->strides_offset;
951 frag = ix >> fbc->log_frag_strides;
388ca8be 952
4972e6fa 953 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
954}
955
37fdffb2
TT
956static inline u32
957mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
958{
959 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
960
961 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
962}
963
d43b7007
EBE
964enum {
965 CMD_ALLOWED_OPCODE_ALL,
966};
967
e126ba97
EC
968void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
969void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 970void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 971
e355477e
JG
972struct mlx5_async_ctx {
973 struct mlx5_core_dev *dev;
974 atomic_t num_inflight;
975 struct wait_queue_head wait;
976};
977
978struct mlx5_async_work;
979
980typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
981
982struct mlx5_async_work {
983 struct mlx5_async_ctx *ctx;
984 mlx5_async_cbk_t user_callback;
34f46ae0 985 u16 opcode; /* cmd opcode */
0a415276 986 void *out; /* pointer to the cmd output buffer */
e355477e
JG
987};
988
989void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
990 struct mlx5_async_ctx *ctx);
991void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
992int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
993 void *out, int out_size, mlx5_async_cbk_t callback,
994 struct mlx5_async_work *work);
0a415276 995void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
f23519e5
SM
996int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
997int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
e126ba97
EC
998int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
999 int out_size);
bb7fc863
LR
1000
1001#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
1002 ({ \
1003 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
1004 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
1005 })
1006
1007#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1008 ({ \
1009 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1010 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1011 })
1012
4525abea
MD
1013int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1014 void *out, int out_size);
b898ce7b 1015bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4
SM
1016
1017int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
52c368dc 1018void mlx5_health_flush(struct mlx5_core_dev *dev);
ac6ea6e8
EC
1019void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1020int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1021void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1022void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
05ac2c0b 1023void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1024void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1c1b5228
TT
1025int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1026 struct mlx5_frag_buf *buf, int node);
1027void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1028struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1029 gfp_t flags, int npages);
1030void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1031 struct mlx5_cmd_mailbox *head);
83fec3f1
AL
1032int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1033 int inlen);
1034int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1035int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1036 int outlen);
e126ba97
EC
1037int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1038int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1039int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1040void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1041void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97 1042void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
4e05cbf0
MS
1043void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1044void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
e126ba97 1045void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1046 s32 npages, bool ec_function);
cd23b14b 1047int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1048int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1049void mlx5_register_debugfs(void);
1050void mlx5_unregister_debugfs(void);
388ca8be 1051
1dcb6c36 1052void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1053void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1054int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1055int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1056int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1057
66771a1c 1058struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
9f818c8a 1059void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1060void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
45fee8ed
MS
1061int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1062 void *data_out, int size_out, u16 reg_id, int arg,
1063 int write, bool verbose);
e126ba97
EC
1064int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1065 int size_in, void *data_out, int size_out,
1066 u16 reg_num, int arg, int write);
adb0c954 1067
311c7c71
SM
1068int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1069 int node);
9b45bde8
TT
1070
1071static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1072{
1073 return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1074}
1075
e126ba97
EC
1076void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1077
e126ba97 1078const char *mlx5_command_str(int command);
9f818c8a 1079void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1080void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1081int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1082 int npsvs, u32 *sig_index);
1083int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1084void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1085int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1086 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1087int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1088 u8 port_num, void *out, size_t sz);
e126ba97 1089
1466cc5b
YP
1090int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1091void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1092int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1093 struct mlx5_rate_limit *rl);
1094void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1095bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1096int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1097 bool dedicated_entry, u16 *index);
1098void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1099bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1100 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1101int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1102 bool map_wc, bool fast_path);
1103void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1104
f2f3df55
SM
1105unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1106struct cpumask *
1107mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1108unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1109int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1110 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1111 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1112
e126ba97
EC
1113static inline u32 mlx5_mkey_to_idx(u32 mkey)
1114{
1115 return mkey >> 8;
1116}
1117
1118static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1119{
1120 return mkey_idx << 8;
1121}
1122
746b5583
EC
1123static inline u8 mlx5_mkey_variant(u32 mkey)
1124{
1125 return mkey & 0xff;
1126}
1127
241dc159 1128/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1129 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1130 * Optimise event queue dipatching.
1131 */
20902be4
SM
1132int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1133int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1134
1135/* Async-atomic event notifier used for forwarding
1136 * evetns from the event queue into the to mlx5 events dispatcher,
1137 * eswitch, clock and others.
1138 */
c0670781
YH
1139int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1140int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1141
241dc159
AL
1142/* Blocking event notifier used to forward SW events, used for slow path */
1143int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1144int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1145int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1146 void *data);
1147
211e6c80 1148int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1149
3bc34f3b
AH
1150int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1151int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1152bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1153bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
7907f23a 1154bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
af8c0e25
MB
1155bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1156bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
6a32047a 1157struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1158u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1159 struct net_device *slave);
71a0ff65
MD
1160int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1161 u64 *values,
1162 int num_counters,
1163 size_t *offsets);
af8c0e25 1164struct mlx5_core_dev *mlx5_lag_get_peer_mdev(struct mlx5_core_dev *dev);
34a30d76 1165u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
01187175
EC
1166struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1167void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1168int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1169 u64 length, u32 log_alignment, u16 uid,
1170 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1171int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1172 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1173
1695b97b
YH
1174struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1175void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1176
846e4373
YH
1177int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1178 int vf_id,
1179 struct notifier_block *nb);
1180void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1181 int vf_id,
1182 struct notifier_block *nb);
f6a8a19b 1183#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1184struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1185 struct ib_device *ibdev,
1186 const char *name,
1187 void (*setup)(struct net_device *));
693dfd5a 1188#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1189int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1190 struct ib_device *device,
1191 struct rdma_netdev_alloc_params *params);
e126ba97 1192
fc50db98
EC
1193enum {
1194 MLX5_PCI_DEV_IS_VF = 1 << 0,
1195};
1196
2752b823 1197static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1198{
386e75af 1199 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1200}
1201
e53a9d26
PP
1202static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1203{
1204 return dev->coredev_type == MLX5_COREDEV_VF;
1205}
1206
3b1e58aa 1207static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1208{
1209 return dev->caps.embedded_cpu;
1210}
1211
2752b823
PP
1212static inline bool
1213mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1214{
1215 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1216}
1217
2752b823 1218static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1219{
1220 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1221}
1222
2752b823 1223static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1224{
86eec50b 1225 return dev->priv.sriov.max_vfs;
feb39369
BW
1226}
1227
707c4602
MD
1228static inline int mlx5_get_gid_table_len(u16 param)
1229{
1230 if (param > 4) {
1231 pr_warn("gid table length is zero\n");
1232 return 0;
1233 }
1234
1235 return 8 * (1 << param);
1236}
1237
1466cc5b
YP
1238static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1239{
1240 return !!(dev->priv.rl_table.max_size);
1241}
1242
32f69e4b
DJ
1243static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1244{
1245 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1246 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1247}
1248
1249static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1250{
1251 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1252}
1253
1254static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1255{
1256 return mlx5_core_is_mp_slave(dev) ||
1257 mlx5_core_is_mp_master(dev);
1258}
1259
7fd8aefb
DJ
1260static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1261{
32f69e4b
DJ
1262 if (!mlx5_core_mp_enabled(dev))
1263 return 1;
1264
1265 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1266}
1267
2ec16ddd
RL
1268static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1269{
1021d064
RL
1270 int idx = MLX5_CAP_GEN(dev, native_port_num);
1271
1272 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1273 return idx - 1;
1274 else
1275 return PCI_FUNC(dev->pdev->devfn);
2ec16ddd
RL
1276}
1277
020446e0
EC
1278enum {
1279 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1280};
1281
7852546f 1282static inline bool mlx5_is_roce_init_enabled(struct mlx5_core_dev *dev)
cc9defcb
MG
1283{
1284 struct devlink *devlink = priv_to_devlink(dev);
1285 union devlink_param_value val;
fbfa97b4 1286 int err;
cc9defcb 1287
fbfa97b4
SD
1288 err = devlink_param_driverinit_value_get(devlink,
1289 DEVLINK_PARAM_GENERIC_ID_ENABLE_ROCE,
1290 &val);
1291 return err ? MLX5_CAP_GEN(dev, roce) : val.vbool;
cc9defcb
MG
1292}
1293
e126ba97 1294#endif /* MLX5_DRIVER_H */