net/mlx5: split mlx5_cmd_init() to probe and reload routines
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
05e0cc84 39#include <linux/irq.h>
e126ba97
EC
40#include <linux/spinlock_types.h>
41#include <linux/semaphore.h>
6ecde51d 42#include <linux/slab.h>
e126ba97 43#include <linux/vmalloc.h>
792c4e9d 44#include <linux/xarray.h>
43a335e0 45#include <linux/workqueue.h>
d9aaed83 46#include <linux/mempool.h>
94c6825e 47#include <linux/interrupt.h>
52ec462e 48#include <linux/idr.h>
20902be4 49#include <linux/notifier.h>
94f3e14e 50#include <linux/refcount.h>
a925b5e3 51#include <linux/auxiliary_bus.h>
c7d4e6ab 52#include <linux/mutex.h>
6ecde51d 53
e126ba97
EC
54#include <linux/mlx5/device.h>
55#include <linux/mlx5/doorbell.h>
41069256 56#include <linux/mlx5/eq.h>
7c39afb3
FD
57#include <linux/timecounter.h>
58#include <linux/ptp_clock_kernel.h>
1e34f3ef 59#include <net/devlink.h>
e126ba97 60
17a7612b
LR
61#define MLX5_ADEV_NAME "mlx5_core"
62
3663ad34
SD
63#define MLX5_IRQ_EQ_CTRL (U8_MAX)
64
e126ba97
EC
65enum {
66 MLX5_BOARD_ID_LEN = 64,
e126ba97
EC
67};
68
69enum {
e126ba97
EC
70 MLX5_CMD_WQ_MAX_NAME = 32,
71};
72
73enum {
74 CMD_OWNER_SW = 0x0,
75 CMD_OWNER_HW = 0x1,
76 CMD_STATUS_SUCCESS = 0,
77};
78
79enum mlx5_sqp_t {
80 MLX5_SQP_SMI = 0,
81 MLX5_SQP_GSI = 1,
82 MLX5_SQP_IEEE_1588 = 2,
83 MLX5_SQP_SNIFFER = 3,
84 MLX5_SQP_SYNC_UMR = 4,
85};
86
87enum {
4cd14d44 88 MLX5_MAX_PORTS = 4,
e126ba97
EC
89};
90
e126ba97 91enum {
a60109dc
YC
92 MLX5_ATOMIC_MODE_OFFSET = 16,
93 MLX5_ATOMIC_MODE_IB_COMP = 1,
94 MLX5_ATOMIC_MODE_CX = 2,
95 MLX5_ATOMIC_MODE_8B = 3,
96 MLX5_ATOMIC_MODE_16B = 4,
97 MLX5_ATOMIC_MODE_32B = 5,
98 MLX5_ATOMIC_MODE_64B = 6,
99 MLX5_ATOMIC_MODE_128B = 7,
100 MLX5_ATOMIC_MODE_256B = 8,
e126ba97
EC
101};
102
e126ba97 103enum {
8d231dbc
MS
104 MLX5_REG_SBPR = 0xb001,
105 MLX5_REG_SBCM = 0xb002,
415a64aa 106 MLX5_REG_QPTS = 0x4002,
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
415a64aa 109 MLX5_REG_QPDPM = 0x4013,
c02762eb 110 MLX5_REG_QCAM = 0x4019,
341c5ee2
HN
111 MLX5_REG_DCBX_PARAM = 0x4020,
112 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
113 MLX5_REG_FPGA_CAP = 0x4022,
114 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 115 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
0b9055a1 116 MLX5_REG_CORE_DUMP = 0x402e,
e126ba97
EC
117 MLX5_REG_PCAP = 0x5001,
118 MLX5_REG_PMTU = 0x5003,
119 MLX5_REG_PTYS = 0x5004,
120 MLX5_REG_PAOS = 0x5006,
3c2d18ef 121 MLX5_REG_PFCC = 0x5007,
efea389d 122 MLX5_REG_PPCNT = 0x5008,
50b4a3c2
HN
123 MLX5_REG_PPTB = 0x500b,
124 MLX5_REG_PBMC = 0x500c,
e126ba97
EC
125 MLX5_REG_PMAOS = 0x5012,
126 MLX5_REG_PUDE = 0x5009,
127 MLX5_REG_PMPE = 0x5010,
128 MLX5_REG_PELC = 0x500e,
a124d13e 129 MLX5_REG_PVLC = 0x500f,
94cb1ebb 130 MLX5_REG_PCMR = 0x5041,
36830159 131 MLX5_REG_PDDR = 0x5031,
bb64143e 132 MLX5_REG_PMLP = 0x5002,
4b5b9c7d 133 MLX5_REG_PPLM = 0x5023,
cfdcbcea 134 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
135 MLX5_REG_NODE_DESC = 0x6001,
136 MLX5_REG_HOST_ENDIANNESS = 0x7004,
c1fef618 137 MLX5_REG_MTMP = 0x900A,
bb64143e 138 MLX5_REG_MCIA = 0x9014,
06939536 139 MLX5_REG_MFRL = 0x9028,
da54d24e 140 MLX5_REG_MLCR = 0x902b,
5a1023de 141 MLX5_REG_MRTC = 0x902d,
eff8ea8f
FD
142 MLX5_REG_MTRC_CAP = 0x9040,
143 MLX5_REG_MTRC_CONF = 0x9041,
144 MLX5_REG_MTRC_STDB = 0x9042,
145 MLX5_REG_MTRC_CTRL = 0x9043,
4039049b 146 MLX5_REG_MPEIN = 0x9050,
8ed1a630 147 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
148 MLX5_REG_MTPPS = 0x9053,
149 MLX5_REG_MTPPSE = 0x9054,
ae02d415 150 MLX5_REG_MTUTC = 0x9055,
5e022dd3 151 MLX5_REG_MPEGC = 0x9056,
a82e0b5b 152 MLX5_REG_MCQS = 0x9060,
47176289
OG
153 MLX5_REG_MCQI = 0x9061,
154 MLX5_REG_MCC = 0x9062,
155 MLX5_REG_MCDA = 0x9063,
cfdcbcea 156 MLX5_REG_MCAM = 0x907f,
bab58ba1 157 MLX5_REG_MIRC = 0x9162,
88b3d5c9 158 MLX5_REG_SBCAM = 0xB01F,
609b8272 159 MLX5_REG_RESOURCE_DUMP = 0xC000,
4b2c5fa9 160 MLX5_REG_DTOR = 0xC00E,
e126ba97
EC
161};
162
415a64aa
HN
163enum mlx5_qpts_trust_state {
164 MLX5_QPTS_TRUST_PCP = 1,
165 MLX5_QPTS_TRUST_DSCP = 2,
166};
167
341c5ee2
HN
168enum mlx5_dcbx_oper_mode {
169 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
170 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
171};
172
da7525d2
EBE
173enum {
174 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
175 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
a60109dc
YC
176 MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2,
177 MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3,
da7525d2
EBE
178};
179
e420f0c0
HE
180enum mlx5_page_fault_resume_flags {
181 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
182 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
183 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
184 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
185};
186
e126ba97
EC
187enum dbg_rsc_type {
188 MLX5_DBG_RSC_QP,
189 MLX5_DBG_RSC_EQ,
190 MLX5_DBG_RSC_CQ,
191};
192
7ecf6d8f
BW
193enum port_state_policy {
194 MLX5_POLICY_DOWN = 0,
195 MLX5_POLICY_UP = 1,
196 MLX5_POLICY_FOLLOW = 2,
197 MLX5_POLICY_INVALID = 0xffffffff
198};
199
386e75af
HN
200enum mlx5_coredev_type {
201 MLX5_COREDEV_PF,
1958fc2f
PP
202 MLX5_COREDEV_VF,
203 MLX5_COREDEV_SF,
386e75af
HN
204};
205
e126ba97 206struct mlx5_field_desc {
e126ba97
EC
207 int i;
208};
209
210struct mlx5_rsc_debug {
211 struct mlx5_core_dev *dev;
212 void *object;
213 enum dbg_rsc_type type;
214 struct dentry *root;
b6ca09cb 215 struct mlx5_field_desc fields[];
e126ba97
EC
216};
217
218enum mlx5_dev_event {
58d180b3 219 MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */
6997b1c9 220 MLX5_DEV_EVENT_PORT_AFFINITY = 129,
73af3711 221 MLX5_DEV_EVENT_MULTIPORT_ESW = 130,
e126ba97
EC
222};
223
4c916a79 224enum mlx5_port_status {
6fa1bcab
AS
225 MLX5_PORT_UP = 1,
226 MLX5_PORT_DOWN = 2,
4c916a79
RS
227};
228
f7936ddd
EBE
229enum mlx5_cmdif_state {
230 MLX5_CMDIF_STATE_UNINITIALIZED,
231 MLX5_CMDIF_STATE_UP,
232 MLX5_CMDIF_STATE_DOWN,
233};
234
e126ba97
EC
235struct mlx5_cmd_first {
236 __be32 data[4];
237};
238
239struct mlx5_cmd_msg {
240 struct list_head list;
0ac3ea70 241 struct cmd_msg_cache *parent;
e126ba97
EC
242 u32 len;
243 struct mlx5_cmd_first first;
244 struct mlx5_cmd_mailbox *next;
245};
246
247struct mlx5_cmd_debug {
248 struct dentry *dbg_root;
e126ba97
EC
249 void *in_msg;
250 void *out_msg;
251 u8 status;
252 u16 inlen;
253 u16 outlen;
254};
255
0ac3ea70 256struct cmd_msg_cache {
e126ba97
EC
257 /* protect block chain allocations
258 */
259 spinlock_t lock;
260 struct list_head head;
0ac3ea70
MHY
261 unsigned int max_inbox_size;
262 unsigned int num_ent;
e126ba97
EC
263};
264
0ac3ea70
MHY
265enum {
266 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
267};
268
269struct mlx5_cmd_stats {
270 u64 sum;
271 u64 n;
34f46ae0
MS
272 /* number of times command failed */
273 u64 failed;
274 /* number of times command failed on bad status returned by FW */
275 u64 failed_mbox_status;
276 /* last command failed returned errno */
277 u32 last_failed_errno;
278 /* last bad status returned by FW */
279 u8 last_failed_mbox_status;
1d2c717b
MS
280 /* last command failed syndrome returned by FW */
281 u32 last_failed_syndrome;
e126ba97 282 struct dentry *root;
e126ba97
EC
283 /* protect command average calculations */
284 spinlock_t lock;
285};
286
287struct mlx5_cmd {
71edc69c
SM
288 struct mlx5_nb nb;
289
58db7286
SD
290 /* members which needs to be queried or reinitialized each reload */
291 struct {
292 u16 cmdif_rev;
293 u8 log_sz;
294 u8 log_stride;
295 int max_reg_cmds;
296 unsigned long bitmask;
297 struct semaphore sem;
298 struct semaphore pages_sem;
299 struct semaphore throttle_sem;
300 } vars;
f7936ddd 301 enum mlx5_cmdif_state state;
64599cca
EC
302 void *cmd_alloc_buf;
303 dma_addr_t alloc_dma;
304 int alloc_size;
e126ba97
EC
305 void *cmd_buf;
306 dma_addr_t dma;
e126ba97
EC
307
308 /* protect command queue allocations
309 */
310 spinlock_t alloc_lock;
311
312 /* protect token allocations
313 */
314 spinlock_t token_lock;
315 u8 token;
e126ba97
EC
316 char wq_name[MLX5_CMD_WQ_MAX_NAME];
317 struct workqueue_struct *wq;
e126ba97 318 int mode;
d43b7007 319 u16 allowed_opcode;
e126ba97 320 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 321 struct dma_pool *pool;
e126ba97 322 struct mlx5_cmd_debug dbg;
0ac3ea70 323 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97 324 int checksum_disabled;
da2e552b 325 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
e126ba97
EC
326};
327
e126ba97
EC
328struct mlx5_cmd_mailbox {
329 void *buf;
330 dma_addr_t dma;
331 struct mlx5_cmd_mailbox *next;
332};
333
334struct mlx5_buf_list {
335 void *buf;
336 dma_addr_t map;
337};
338
1c1b5228
TT
339struct mlx5_frag_buf {
340 struct mlx5_buf_list *frags;
341 int npages;
342 int size;
343 u8 page_shift;
344};
345
388ca8be 346struct mlx5_frag_buf_ctrl {
4972e6fa 347 struct mlx5_buf_list *frags;
388ca8be 348 u32 sz_m1;
8d71e818 349 u16 frag_sz_m1;
a0903622 350 u16 strides_offset;
388ca8be
YC
351 u8 log_sz;
352 u8 log_stride;
353 u8 log_frag_strides;
354};
355
3121e3c4
SG
356struct mlx5_core_psv {
357 u32 psv_idx;
358 struct psv_layout {
359 u32 pd;
360 u16 syndrome;
361 u16 reserved;
362 u16 bg;
363 u16 app_tag;
364 u32 ref_tag;
365 } psv;
366};
367
368struct mlx5_core_sig_ctx {
369 struct mlx5_core_psv psv_memory;
370 struct mlx5_core_psv psv_wire;
d5436ba0
SG
371 struct ib_sig_err err_item;
372 bool sig_status_checked;
373 bool sig_err_exists;
374 u32 sigerr_count;
3121e3c4 375};
e126ba97 376
d9aaed83
AK
377#define MLX5_24BIT_MASK ((1 << 24) - 1)
378
5903325a 379enum mlx5_res_type {
e2013b21 380 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
381 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
382 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
383 MLX5_RES_SRQ = 3,
384 MLX5_RES_XSRQ = 4,
5b3ec3fc 385 MLX5_RES_XRQ = 5,
5903325a
EC
386};
387
388struct mlx5_core_rsc_common {
389 enum mlx5_res_type res;
94f3e14e 390 refcount_t refcount;
5903325a
EC
391 struct completion free;
392};
393
a6d51b68 394struct mlx5_uars_page {
e126ba97 395 void __iomem *map;
a6d51b68
EC
396 bool wc;
397 u32 index;
398 struct list_head list;
399 unsigned int bfregs;
400 unsigned long *reg_bitmap; /* for non fast path bf regs */
401 unsigned long *fp_bitmap;
402 unsigned int reg_avail;
403 unsigned int fp_avail;
404 struct kref ref_count;
405 struct mlx5_core_dev *mdev;
e126ba97
EC
406};
407
a6d51b68
EC
408struct mlx5_bfreg_head {
409 /* protect blue flame registers allocations */
410 struct mutex lock;
411 struct list_head list;
412};
413
414struct mlx5_bfreg_data {
415 struct mlx5_bfreg_head reg_head;
416 struct mlx5_bfreg_head wc_head;
417};
418
419struct mlx5_sq_bfreg {
420 void __iomem *map;
421 struct mlx5_uars_page *up;
422 bool wc;
423 u32 index;
424 unsigned int offset;
425};
e126ba97
EC
426
427struct mlx5_core_health {
428 struct health_buffer __iomem *health;
429 __be32 __iomem *health_counter;
430 struct timer_list timer;
e126ba97
EC
431 u32 prev;
432 int miss_counter;
d1bf0e2c 433 u8 synd;
63cbc552 434 u32 fatal_error;
8b9d8baa 435 u32 crdump_size;
ac6ea6e8 436 struct workqueue_struct *wq;
05ac2c0b 437 unsigned long flags;
b3bd076f 438 struct work_struct fatal_report_work;
d1bf0e2c 439 struct work_struct report_work;
1e34f3ef 440 struct devlink_health_reporter *fw_reporter;
96c82cdf 441 struct devlink_health_reporter *fw_fatal_reporter;
b0bc615d 442 struct devlink_health_reporter *vnic_reporter;
5a1023de 443 struct delayed_work update_fw_log_ts_work;
e126ba97
EC
444};
445
846e4373
YH
446enum {
447 MLX5_PF_NOTIFY_DISABLE_VF,
448 MLX5_PF_NOTIFY_ENABLE_VF,
449};
450
fc50db98
EC
451struct mlx5_vf_context {
452 int enabled;
7ecf6d8f
BW
453 u64 port_guid;
454 u64 node_guid;
4bbd4923
DG
455 /* Valid bits are used to validate administrative guid only.
456 * Enabled after ndo_set_vf_guid
457 */
458 u8 port_guid_valid:1;
459 u8 node_guid_valid:1;
7ecf6d8f 460 enum port_state_policy policy;
846e4373 461 struct blocking_notifier_head notifier;
fc50db98
EC
462};
463
464struct mlx5_core_sriov {
465 struct mlx5_vf_context *vfs_ctx;
466 int num_vfs;
86eec50b 467 u16 max_vfs;
dc131808 468 u16 max_ec_vfs;
fc50db98
EC
469};
470
558101f1
GT
471struct mlx5_fc_pool {
472 struct mlx5_core_dev *dev;
473 struct mutex pool_lock; /* protects pool lists */
474 struct list_head fully_used;
475 struct list_head partially_used;
476 struct list_head unused;
477 int available_fcs;
478 int used_fcs;
479 int threshold;
480};
481
43a335e0 482struct mlx5_fc_stats {
12d6066c
VB
483 spinlock_t counters_idr_lock; /* protects counters_idr */
484 struct idr counters_idr;
9aff93d7 485 struct list_head counters;
83033688 486 struct llist_head addlist;
6e5e2283 487 struct llist_head dellist;
43a335e0
AV
488
489 struct workqueue_struct *wq;
490 struct delayed_work work;
491 unsigned long next_query;
f6dfb4c3 492 unsigned long sampling_interval; /* jiffies */
6f06e04b 493 u32 *bulk_query_out;
b247f32a
AH
494 int bulk_query_len;
495 size_t num_counters;
496 bool bulk_query_alloc_failed;
497 unsigned long next_bulk_query_alloc;
558101f1 498 struct mlx5_fc_pool fc_pool;
43a335e0
AV
499};
500
69c1280b 501struct mlx5_events;
eeb66cdb 502struct mlx5_mpfs;
073bb189 503struct mlx5_eswitch;
7907f23a 504struct mlx5_lag;
88d162b4 505struct mlx5_devcom_dev;
38b9f903 506struct mlx5_fw_reset;
f2f3df55 507struct mlx5_eq_table;
561aa15a 508struct mlx5_irq_table;
f3196bb0 509struct mlx5_vhca_state_notifier;
90d010b8 510struct mlx5_sf_dev_table;
8f010541
PP
511struct mlx5_sf_hw_table;
512struct mlx5_sf_table;
fe298bdf 513struct mlx5_crypto_dek_priv;
073bb189 514
05d3ac97
BW
515struct mlx5_rate_limit {
516 u32 rate;
517 u32 max_burst_sz;
518 u16 typical_pkt_sz;
519};
520
1466cc5b 521struct mlx5_rl_entry {
1326034b 522 u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)];
1326034b 523 u64 refcount;
4c4c0a89 524 u16 index;
1326034b
YH
525 u16 uid;
526 u8 dedicated : 1;
1466cc5b
YP
527};
528
529struct mlx5_rl_table {
530 /* protect rate limit table */
531 struct mutex rl_lock;
532 u16 max_size;
533 u32 max_rate;
534 u32 min_rate;
535 struct mlx5_rl_entry *rl_entry;
6b30b6d4 536 u64 refcount;
1466cc5b
YP
537};
538
80f09dfc
MG
539struct mlx5_core_roce {
540 struct mlx5_flow_table *ft;
541 struct mlx5_flow_group *fg;
542 struct mlx5_flow_handle *allow_rule;
543};
544
a925b5e3
LR
545enum {
546 MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0,
547 MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1,
a5ae8fc9
DL
548 /* Set during device detach to block any further devices
549 * creation/deletion on drivers rescan. Unset during device attach.
550 */
551 MLX5_PRIV_FLAGS_DETACH = 1 << 2,
a925b5e3
LR
552};
553
554struct mlx5_adev {
555 struct auxiliary_device adev;
556 struct mlx5_core_dev *mdev;
557 int idx;
558};
559
66771a1c
MS
560struct mlx5_debugfs_entries {
561 struct dentry *dbg_root;
562 struct dentry *qp_debugfs;
563 struct dentry *eq_debugfs;
564 struct dentry *cq_debugfs;
565 struct dentry *cmdif_debugfs;
4e05cbf0 566 struct dentry *pages_debugfs;
7f46a0b7 567 struct dentry *lag_debugfs;
66771a1c
MS
568};
569
c3bdbaea
MS
570enum mlx5_func_type {
571 MLX5_PF,
572 MLX5_VF,
9965bbeb 573 MLX5_SF,
c3bdbaea 574 MLX5_HOST_PF,
395ccd6e 575 MLX5_EC_VF,
c3bdbaea
MS
576 MLX5_FUNC_TYPE_NUM,
577};
578
4a98544d 579struct mlx5_ft_pool;
e126ba97 580struct mlx5_priv {
561aa15a
YA
581 /* IRQ table valid only for real pci devices PF or VF */
582 struct mlx5_irq_table *irq_table;
f2f3df55 583 struct mlx5_eq_table *eq_table;
e126ba97
EC
584
585 /* pages stuff */
0cf53c12 586 struct mlx5_nb pg_nb;
e126ba97 587 struct workqueue_struct *pg_wq;
d6945242 588 struct xarray page_root_xa;
6aec21f6 589 atomic_t reg_pages;
bf0bf77f 590 struct list_head free_list;
c3bdbaea
MS
591 u32 fw_pages;
592 u32 page_counters[MLX5_FUNC_TYPE_NUM];
32071187
MS
593 u32 fw_pages_alloc_failed;
594 u32 give_pages_dropped;
595 u32 reclaim_pages_discard;
e126ba97
EC
596
597 struct mlx5_core_health health;
3d347b1b 598 struct list_head traps;
e126ba97 599
66771a1c 600 struct mlx5_debugfs_entries dbg;
e126ba97 601
e126ba97 602 /* start: alloc staff */
39c538d6 603 /* protect buffer allocation according to numa node */
311c7c71
SM
604 struct mutex alloc_mutex;
605 int numa_node;
606
e126ba97
EC
607 struct mutex pgdir_mutex;
608 struct list_head pgdir_list;
609 /* end: alloc staff */
e126ba97 610
a925b5e3
LR
611 struct mlx5_adev **adev;
612 int adev_idx;
dc402ccc 613 int sw_vhca_id;
02039fb6 614 struct mlx5_events *events;
97834eba 615
fba53f7b 616 struct mlx5_flow_steering *steering;
eeb66cdb 617 struct mlx5_mpfs *mpfs;
073bb189 618 struct mlx5_eswitch *eswitch;
fc50db98 619 struct mlx5_core_sriov sriov;
7907f23a 620 struct mlx5_lag *lag;
a925b5e3 621 u32 flags;
88d162b4 622 struct mlx5_devcom_dev *devc;
38b9f903 623 struct mlx5_fw_reset *fw_reset;
80f09dfc 624 struct mlx5_core_roce roce;
43a335e0 625 struct mlx5_fc_stats fc_stats;
1466cc5b 626 struct mlx5_rl_table rl_table;
4a98544d 627 struct mlx5_ft_pool *ft_pool;
d4eb4cd7 628
a6d51b68 629 struct mlx5_bfreg_data bfregs;
01187175 630 struct mlx5_uars_page *uar;
f3196bb0
PP
631#ifdef CONFIG_MLX5_SF
632 struct mlx5_vhca_state_notifier *vhca_state_notifier;
90d010b8 633 struct mlx5_sf_dev_table *sf_dev_table;
1958fc2f 634 struct mlx5_core_dev *parent_mdev;
f3196bb0 635#endif
8f010541
PP
636#ifdef CONFIG_MLX5_SF_MANAGER
637 struct mlx5_sf_hw_table *sf_hw_table;
638 struct mlx5_sf_table *sf_table;
639#endif
e126ba97
EC
640};
641
89d44f0a 642enum mlx5_device_state {
8e792700 643 MLX5_DEVICE_STATE_UP = 1,
89d44f0a
MD
644 MLX5_DEVICE_STATE_INTERNAL_ERROR,
645};
646
647enum mlx5_interface_state {
b3cb5388 648 MLX5_INTERFACE_STATE_UP = BIT(0),
8324a02c 649 MLX5_BREAK_FW_WAIT = BIT(1),
89d44f0a
MD
650};
651
652enum mlx5_pci_status {
653 MLX5_PCI_STATUS_DISABLED,
654 MLX5_PCI_STATUS_ENABLED,
655};
656
d9aaed83
AK
657enum mlx5_pagefault_type_flags {
658 MLX5_PFAULT_REQUESTOR = 1 << 0,
659 MLX5_PFAULT_WRITE = 1 << 1,
660 MLX5_PFAULT_RDMA = 1 << 2,
661};
662
b50d292b 663struct mlx5_td {
80a2a902
YA
664 /* protects tirs list changes while tirs refresh */
665 struct mutex list_lock;
b50d292b
HHZ
666 struct list_head tirs_list;
667 u32 tdn;
668};
669
670struct mlx5e_resources {
c276aae8
RD
671 struct mlx5e_hw_objs {
672 u32 pdn;
673 struct mlx5_td td;
83fec3f1 674 u32 mkey;
c276aae8
RD
675 struct mlx5_sq_bfreg bfreg;
676 } hw_objs;
7a9fb35e 677 struct net_device *uplink_netdev;
c7d4e6ab 678 struct mutex uplink_netdev_lock;
fe298bdf 679 struct mlx5_crypto_dek_priv *dek_priv;
b50d292b
HHZ
680};
681
c9b9dcb4
AL
682enum mlx5_sw_icm_type {
683 MLX5_SW_ICM_TYPE_STEERING,
684 MLX5_SW_ICM_TYPE_HEADER_MODIFY,
66765836 685 MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN,
c9b9dcb4
AL
686};
687
52ec462e
IT
688#define MLX5_MAX_RESERVED_GIDS 8
689
690struct mlx5_rsvd_gids {
691 unsigned int start;
692 unsigned int count;
693 struct ida ida;
694};
695
7c39afb3
FD
696#define MAX_PIN_NUM 8
697struct mlx5_pps {
698 u8 pin_caps[MAX_PIN_NUM];
699 struct work_struct out_work;
700 u64 start[MAX_PIN_NUM];
701 u8 enabled;
f0462bc3
AL
702 u64 min_npps_period;
703 u64 min_out_pulse_duration_ns;
7c39afb3
FD
704};
705
d6f3dc8f 706struct mlx5_timer {
7c39afb3
FD
707 struct cyclecounter cycles;
708 struct timecounter tc;
7c39afb3
FD
709 u32 nominal_c_mult;
710 unsigned long overflow_period;
711 struct delayed_work overflow_work;
d6f3dc8f
EBE
712};
713
714struct mlx5_clock {
715 struct mlx5_nb pps_nb;
716 seqlock_t lock;
717 struct hwtstamp_config hwtstamp_config;
7c39afb3
FD
718 struct ptp_clock *ptp;
719 struct ptp_clock_info ptp_info;
720 struct mlx5_pps pps_info;
d6f3dc8f 721 struct mlx5_timer timer;
7c39afb3
FD
722};
723
c9b9dcb4 724struct mlx5_dm;
f53aaa31 725struct mlx5_fw_tracer;
358aa5ce 726struct mlx5_vxlan;
0ccc171e 727struct mlx5_geneve;
87175120 728struct mlx5_hv_vhca;
c1fef618 729struct mlx5_thermal;
f53aaa31 730
c9b9dcb4
AL
731#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
732#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
733
3410fbcd
MG
734enum {
735 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
736 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
737};
738
739enum {
01137808 740 MKEY_CACHE_LAST_STD_ENTRY = 20,
3410fbcd 741 MLX5_IMR_KSM_CACHE_ENTRY,
01137808 742 MAX_MKEY_CACHE_ENTRIES
3410fbcd
MG
743};
744
745struct mlx5_profile {
746 u64 mask;
747 u8 log_max_qp;
9df839a7 748 u8 num_cmd_caches;
3410fbcd
MG
749 struct {
750 int size;
751 int limit;
01137808 752 } mr_cache[MAX_MKEY_CACHE_ENTRIES];
3410fbcd
MG
753};
754
5958a6fa
PP
755struct mlx5_hca_cap {
756 u32 cur[MLX5_UN_SZ_DW(hca_cap_union)];
757 u32 max[MLX5_UN_SZ_DW(hca_cap_union)];
758};
759
e126ba97 760struct mlx5_core_dev {
27b942fb 761 struct device *device;
386e75af 762 enum mlx5_coredev_type coredev_type;
e126ba97 763 struct pci_dev *pdev;
89d44f0a
MD
764 /* sync pci state */
765 struct mutex pci_status_mutex;
766 enum mlx5_pci_status pci_status;
e126ba97
EC
767 u8 rev_id;
768 char board_id[MLX5_BOARD_ID_LEN];
769 struct mlx5_cmd cmd;
71862561 770 struct {
48f02eef 771 struct mlx5_hca_cap *hca[MLX5_CAP_NUM];
71862561 772 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
932ef155 773 u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 774 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
c02762eb 775 u32 qcam[MLX5_ST_SZ_DW(qcam_reg)];
591905ba 776 u8 embedded_cpu;
71862561 777 } caps;
5945e1ad 778 struct mlx5_timeouts *timeouts;
59c9d35e 779 u64 sys_image_guid;
e126ba97
EC
780 phys_addr_t iseg_base;
781 struct mlx5_init_seg __iomem *iseg;
aa8106f1 782 phys_addr_t bar_addr;
89d44f0a
MD
783 enum mlx5_device_state state;
784 /* sync interface state */
785 struct mutex intf_state_mutex;
d59b73a6 786 struct lock_class_key lock_key;
5fc7197d 787 unsigned long intf_state;
e126ba97 788 struct mlx5_priv priv;
3410fbcd 789 struct mlx5_profile profile;
f62b8bb8 790 u32 issi;
b50d292b 791 struct mlx5e_resources mlx5e_res;
c9b9dcb4 792 struct mlx5_dm *dm;
358aa5ce 793 struct mlx5_vxlan *vxlan;
0ccc171e 794 struct mlx5_geneve *geneve;
52ec462e
IT
795 struct {
796 struct mlx5_rsvd_gids reserved_gids;
734dc065 797 u32 roce_en;
52ec462e 798 } roce;
e29341fb
IT
799#ifdef CONFIG_MLX5_FPGA
800 struct mlx5_fpga_device *fpga;
5a7b27eb 801#endif
7c39afb3 802 struct mlx5_clock clock;
24d33d2c 803 struct mlx5_ib_clock_info *clock_info;
f53aaa31 804 struct mlx5_fw_tracer *tracer;
12206b17 805 struct mlx5_rsc_dump *rsc_dump;
b25bbc2f 806 u32 vsc_addr;
87175120 807 struct mlx5_hv_vhca *hv_vhca;
c1fef618 808 struct mlx5_thermal *thermal;
e126ba97
EC
809};
810
811struct mlx5_db {
812 __be32 *db;
813 union {
814 struct mlx5_db_pgdir *pgdir;
815 struct mlx5_ib_user_db_page *user_page;
816 } u;
817 dma_addr_t dma;
818 int index;
819};
820
6b367174
JK
821enum {
822 MLX5_COMP_EQ_SIZE = 1024,
823};
824
adb0c954
SM
825enum {
826 MLX5_PTYS_IB = 1 << 0,
827 MLX5_PTYS_EN = 1 << 2,
828};
829
e126ba97
EC
830typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
831
73dd3a48
MHY
832enum {
833 MLX5_CMD_ENT_STATE_PENDING_COMP,
834};
835
e126ba97 836struct mlx5_cmd_work_ent {
73dd3a48 837 unsigned long state;
e126ba97
EC
838 struct mlx5_cmd_msg *in;
839 struct mlx5_cmd_msg *out;
746b5583
EC
840 void *uout;
841 int uout_size;
e126ba97 842 mlx5_cmd_cbk_t callback;
65ee6708 843 struct delayed_work cb_timeout_work;
e126ba97 844 void *context;
746b5583 845 int idx;
17d00e83 846 struct completion handling;
e126ba97
EC
847 struct completion done;
848 struct mlx5_cmd *cmd;
849 struct work_struct work;
850 struct mlx5_cmd_layout *lay;
851 int ret;
852 int page_queue;
853 u8 status;
854 u8 token;
14a70046
TG
855 u64 ts1;
856 u64 ts2;
746b5583 857 u16 op;
4525abea 858 bool polling;
50b2412b
EBE
859 /* Track the max comp handlers */
860 refcount_t refcnt;
e126ba97
EC
861};
862
707c4602
MD
863enum phy_port_state {
864 MLX5_AAA_111
865};
866
867struct mlx5_hca_vport_context {
868 u32 field_select;
869 bool sm_virt_aware;
870 bool has_smi;
871 bool has_raw;
872 enum port_state_policy policy;
873 enum phy_port_state phys_state;
874 enum ib_port_state vport_state;
875 u8 port_physical_state;
876 u64 sys_image_guid;
877 u64 port_guid;
878 u64 node_guid;
879 u32 cap_mask1;
880 u32 cap_mask1_perm;
4106a758
MG
881 u16 cap_mask2;
882 u16 cap_mask2_perm;
707c4602
MD
883 u16 lid;
884 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
885 u8 lmc;
886 u8 subnet_timeout;
887 u16 sm_lid;
888 u8 sm_sl;
889 u16 qkey_violation_counter;
890 u16 pkey_violation_counter;
891 bool grh_required;
892};
893
e126ba97
EC
894#define STRUCT_FIELD(header, field) \
895 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
896 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
897
e126ba97
EC
898extern struct dentry *mlx5_debugfs_root;
899
900static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
901{
902 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
903}
904
905static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
906{
907 return ioread32be(&dev->iseg->fw_rev) >> 16;
908}
909
910static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
911{
912 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
913}
914
3bcdb17a
SG
915static inline u32 mlx5_base_mkey(const u32 key)
916{
917 return key & 0xffffff00u;
918}
919
26bf3090
TT
920static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride)
921{
922 return ((u32)1 << log_sz) << log_stride;
923}
924
4972e6fa
TT
925static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags,
926 u8 log_stride, u8 log_sz,
a0903622 927 u16 strides_offset,
d7037ad7 928 struct mlx5_frag_buf_ctrl *fbc)
388ca8be 929{
4972e6fa 930 fbc->frags = frags;
3a2f7033
TT
931 fbc->log_stride = log_stride;
932 fbc->log_sz = log_sz;
388ca8be
YC
933 fbc->sz_m1 = (1 << fbc->log_sz) - 1;
934 fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride;
935 fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1;
d7037ad7
TT
936 fbc->strides_offset = strides_offset;
937}
938
4972e6fa
TT
939static inline void mlx5_init_fbc(struct mlx5_buf_list *frags,
940 u8 log_stride, u8 log_sz,
d7037ad7
TT
941 struct mlx5_frag_buf_ctrl *fbc)
942{
4972e6fa 943 mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc);
3a2f7033
TT
944}
945
388ca8be
YC
946static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc,
947 u32 ix)
948{
d7037ad7
TT
949 unsigned int frag;
950
951 ix += fbc->strides_offset;
952 frag = ix >> fbc->log_frag_strides;
388ca8be 953
4972e6fa 954 return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride);
388ca8be
YC
955}
956
37fdffb2
TT
957static inline u32
958mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix)
959{
960 u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1;
961
962 return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1);
963}
964
d43b7007
EBE
965enum {
966 CMD_ALLOWED_OPCODE_ALL,
967};
968
e126ba97
EC
969void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
970void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
d43b7007 971void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode);
c4f287c4 972
e355477e
JG
973struct mlx5_async_ctx {
974 struct mlx5_core_dev *dev;
975 atomic_t num_inflight;
bacd22df 976 struct completion inflight_done;
e355477e
JG
977};
978
979struct mlx5_async_work;
980
981typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context);
982
983struct mlx5_async_work {
984 struct mlx5_async_ctx *ctx;
985 mlx5_async_cbk_t user_callback;
34f46ae0 986 u16 opcode; /* cmd opcode */
870c2481 987 u16 op_mod; /* cmd op_mod */
0a415276 988 void *out; /* pointer to the cmd output buffer */
e355477e
JG
989};
990
991void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev,
992 struct mlx5_async_ctx *ctx);
993void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx);
994int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size,
995 void *out, int out_size, mlx5_async_cbk_t callback,
996 struct mlx5_async_work *work);
0a415276 997void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out);
f23519e5
SM
998int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size);
999int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out);
e126ba97
EC
1000int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1001 int out_size);
bb7fc863
LR
1002
1003#define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \
1004 ({ \
1005 mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \
1006 MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \
1007 })
1008
1009#define mlx5_cmd_exec_in(dev, ifc_cmd, in) \
1010 ({ \
1011 u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \
1012 mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \
1013 })
1014
4525abea
MD
1015int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
1016 void *out, int out_size);
b898ce7b 1017bool mlx5_cmd_is_down(struct mlx5_core_dev *dev);
c4f287c4 1018
c7d4e6ab
JP
1019void mlx5_core_uplink_netdev_set(struct mlx5_core_dev *mdev, struct net_device *netdev);
1020void mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev *mdev);
1021
c4f287c4 1022int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
ac6ea6e8
EC
1023void mlx5_health_cleanup(struct mlx5_core_dev *dev);
1024int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97 1025void mlx5_start_health_poll(struct mlx5_core_dev *dev);
76d5581c 1026void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health);
9b98d395 1027void mlx5_start_health_fw_log_up(struct mlx5_core_dev *dev);
05ac2c0b 1028void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 1029void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
1c1b5228
TT
1030int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
1031 struct mlx5_frag_buf *buf, int node);
1032void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
1033struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1034 gfp_t flags, int npages);
1035void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
1036 struct mlx5_cmd_mailbox *head);
83fec3f1
AL
1037int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in,
1038 int inlen);
1039int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey);
1040int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out,
1041 int outlen);
e126ba97
EC
1042int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1043int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
0cf53c12 1044int mlx5_pagealloc_init(struct mlx5_core_dev *dev);
e126ba97 1045void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
0cf53c12 1046void mlx5_pagealloc_start(struct mlx5_core_dev *dev);
e126ba97 1047void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
4e05cbf0
MS
1048void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev);
1049void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev);
e126ba97 1050void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
591905ba 1051 s32 npages, bool ec_function);
cd23b14b 1052int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1053int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1054void mlx5_register_debugfs(void);
1055void mlx5_unregister_debugfs(void);
388ca8be 1056
1dcb6c36 1057void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm);
1c1b5228 1058void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
563476ae 1059int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn);
e126ba97
EC
1060int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1061int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1062
66771a1c 1063struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev);
9f818c8a 1064void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1065void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
45fee8ed
MS
1066int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in,
1067 void *data_out, int size_out, u16 reg_id, int arg,
1068 int write, bool verbose);
e126ba97
EC
1069int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1070 int size_in, void *data_out, int size_out,
1071 u16 reg_num, int arg, int write);
adb0c954 1072
311c7c71
SM
1073int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1074 int node);
9b45bde8
TT
1075
1076static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db)
1077{
1078 return mlx5_db_alloc_node(dev, db, dev->priv.numa_node);
1079}
1080
e126ba97
EC
1081void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1082
e126ba97 1083const char *mlx5_command_str(int command);
9f818c8a 1084void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
e126ba97 1085void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1086int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1087 int npsvs, u32 *sig_index);
1088int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1db1f21c 1089__be32 mlx5_core_get_terminate_scatter_list_mkey(struct mlx5_core_dev *dev);
5903325a 1090void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1091int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1092 struct mlx5_odp_caps *odp_caps);
e126ba97 1093
1466cc5b
YP
1094int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1095void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
05d3ac97
BW
1096int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index,
1097 struct mlx5_rate_limit *rl);
1098void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl);
1466cc5b 1099bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1326034b
YH
1100int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid,
1101 bool dedicated_entry, u16 *index);
1102void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index);
05d3ac97
BW
1103bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0,
1104 struct mlx5_rate_limit *rl_1);
a6d51b68
EC
1105int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1106 bool map_wc, bool fast_path);
1107void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1108
f2f3df55
SM
1109unsigned int mlx5_comp_vectors_count(struct mlx5_core_dev *dev);
1110struct cpumask *
1111mlx5_comp_irq_get_affinity_mask(struct mlx5_core_dev *dev, int vector);
52ec462e
IT
1112unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1113int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1114 u8 roce_version, u8 roce_l3_type, const u8 *gid,
cfe4e37f 1115 const u8 *mac, bool vlan, u16 vlan_id, u8 port_num);
52ec462e 1116
e126ba97
EC
1117static inline u32 mlx5_mkey_to_idx(u32 mkey)
1118{
1119 return mkey >> 8;
1120}
1121
1122static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1123{
1124 return mkey_idx << 8;
1125}
1126
746b5583
EC
1127static inline u8 mlx5_mkey_variant(u32 mkey)
1128{
1129 return mkey & 0xff;
1130}
1131
241dc159 1132/* Async-atomic event notifier used by mlx5 core to forward FW
39c538d6 1133 * evetns received from event queue to mlx5 consumers.
241dc159
AL
1134 * Optimise event queue dipatching.
1135 */
20902be4
SM
1136int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1137int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
241dc159
AL
1138
1139/* Async-atomic event notifier used for forwarding
1140 * evetns from the event queue into the to mlx5 events dispatcher,
1141 * eswitch, clock and others.
1142 */
c0670781
YH
1143int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
1144int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb);
20902be4 1145
241dc159
AL
1146/* Blocking event notifier used to forward SW events, used for slow path */
1147int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb);
1148int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb);
1149int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event,
1150 void *data);
1151
211e6c80 1152int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1153
3bc34f3b
AH
1154int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1155int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7c34ec19
AH
1156bool mlx5_lag_is_roce(struct mlx5_core_dev *dev);
1157bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev);
7907f23a 1158bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
a83bb5df 1159bool mlx5_lag_mode_is_hash(struct mlx5_core_dev *dev);
af8c0e25
MB
1160bool mlx5_lag_is_master(struct mlx5_core_dev *dev);
1161bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev);
27f9e0cc 1162bool mlx5_lag_is_mpesw(struct mlx5_core_dev *dev);
6a32047a 1163struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
c6bc6041
MG
1164u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev,
1165 struct net_device *slave);
71a0ff65
MD
1166int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev,
1167 u64 *values,
1168 int num_counters,
1169 size_t *offsets);
222dd185
SD
1170struct mlx5_core_dev *mlx5_lag_get_next_peer_mdev(struct mlx5_core_dev *dev, int *i);
1171
1172#define mlx5_lag_for_each_peer_mdev(dev, peer, i) \
1173 for (i = 0, peer = mlx5_lag_get_next_peer_mdev(dev, &i); \
1174 peer; \
1175 peer = mlx5_lag_get_next_peer_mdev(dev, &i))
1176
34a30d76 1177u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev);
01187175
EC
1178struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1179void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
c9b9dcb4 1180int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
dff8e2d1
ES
1181 u64 length, u32 log_alignment, u16 uid,
1182 phys_addr_t *addr, u32 *obj_id);
c9b9dcb4
AL
1183int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type,
1184 u64 length, u16 uid, phys_addr_t addr, u32 obj_id);
7907f23a 1185
1695b97b
YH
1186struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev);
1187void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev);
1188
846e4373
YH
1189int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev,
1190 int vf_id,
1191 struct notifier_block *nb);
1192void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev,
1193 int vf_id,
1194 struct notifier_block *nb);
f6a8a19b 1195#ifdef CONFIG_MLX5_CORE_IPOIB
693dfd5a
ES
1196struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1197 struct ib_device *ibdev,
1198 const char *name,
1199 void (*setup)(struct net_device *));
693dfd5a 1200#endif /* CONFIG_MLX5_CORE_IPOIB */
f6a8a19b
DD
1201int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev,
1202 struct ib_device *device,
1203 struct rdma_netdev_alloc_params *params);
e126ba97 1204
fc50db98
EC
1205enum {
1206 MLX5_PCI_DEV_IS_VF = 1 << 0,
1207};
1208
2752b823 1209static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev)
fc50db98 1210{
386e75af 1211 return dev->coredev_type == MLX5_COREDEV_PF;
fc50db98
EC
1212}
1213
e53a9d26
PP
1214static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev)
1215{
1216 return dev->coredev_type == MLX5_COREDEV_VF;
1217}
1218
3b1e58aa 1219static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev)
591905ba
BW
1220{
1221 return dev->caps.embedded_cpu;
1222}
1223
2752b823
PP
1224static inline bool
1225mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev)
7f0d11c7
BW
1226{
1227 return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager);
1228}
1229
2752b823 1230static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev)
81cd229c
BW
1231{
1232 return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists);
1233}
1234
2752b823 1235static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev)
feb39369 1236{
86eec50b 1237 return dev->priv.sriov.max_vfs;
feb39369
BW
1238}
1239
617f5db1
MB
1240static inline int mlx5_lag_is_lacp_owner(struct mlx5_core_dev *dev)
1241{
1242 /* LACP owner conditions:
1243 * 1) Function is physical.
1244 * 2) LAG is supported by FW.
1245 * 3) LAG is managed by driver (currently the only option).
1246 */
1247 return MLX5_CAP_GEN(dev, vport_group_manager) &&
1248 (MLX5_CAP_GEN(dev, num_lag_ports) > 1) &&
1249 MLX5_CAP_GEN(dev, lag_master);
1250}
1251
dc131808
DJ
1252static inline u16 mlx5_core_max_ec_vfs(const struct mlx5_core_dev *dev)
1253{
1254 return dev->priv.sriov.max_ec_vfs;
1255}
1256
707c4602
MD
1257static inline int mlx5_get_gid_table_len(u16 param)
1258{
1259 if (param > 4) {
1260 pr_warn("gid table length is zero\n");
1261 return 0;
1262 }
1263
1264 return 8 * (1 << param);
1265}
1266
1466cc5b
YP
1267static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1268{
1269 return !!(dev->priv.rl_table.max_size);
1270}
1271
32f69e4b
DJ
1272static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev)
1273{
1274 return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) &&
1275 MLX5_CAP_GEN(dev, num_vhca_ports) <= 1;
1276}
1277
1278static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev)
1279{
1280 return MLX5_CAP_GEN(dev, num_vhca_ports) > 1;
1281}
1282
1283static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev)
1284{
1285 return mlx5_core_is_mp_slave(dev) ||
1286 mlx5_core_is_mp_master(dev);
1287}
1288
7fd8aefb
DJ
1289static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev)
1290{
32f69e4b
DJ
1291 if (!mlx5_core_mp_enabled(dev))
1292 return 1;
1293
1294 return MLX5_CAP_GEN(dev, native_port_num);
7fd8aefb
DJ
1295}
1296
2ec16ddd
RL
1297static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev)
1298{
1021d064
RL
1299 int idx = MLX5_CAP_GEN(dev, native_port_num);
1300
1301 if (idx >= 1 && idx <= MLX5_MAX_PORTS)
1302 return idx - 1;
1303 else
1304 return PCI_FUNC(dev->pdev->devfn);
2ec16ddd
RL
1305}
1306
020446e0
EC
1307enum {
1308 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1309};
1310
9ca05b0f
MS
1311bool mlx5_is_roce_on(struct mlx5_core_dev *dev);
1312
1313static inline bool mlx5_get_roce_state(struct mlx5_core_dev *dev)
cc9defcb 1314{
9ca05b0f
MS
1315 if (MLX5_CAP_GEN(dev, roce_rw_supported))
1316 return MLX5_CAP_GEN(dev, roce);
1317
1318 /* If RoCE cap is read-only in FW, get RoCE state from devlink
1319 * in order to support RoCE enable/disable feature
1320 */
1321 return mlx5_is_roce_on(dev);
cc9defcb
MG
1322}
1323
168723c1
MM
1324enum {
1325 MLX5_OCTWORD = 16,
1326};
1327
fb0a6a26
EC
1328struct msi_map mlx5_msix_alloc(struct mlx5_core_dev *dev,
1329 irqreturn_t (*handler)(int, void *),
1330 const struct irq_affinity_desc *affdesc,
1331 const char *name);
1332void mlx5_msix_free(struct mlx5_core_dev *dev, struct msi_map map);
1333
e126ba97 1334#endif /* MLX5_DRIVER_H */