IB/pma: Add include file for IBA performance counters definitions
[linux-2.6-block.git] / include / linux / mlx4 / qp.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_QP_H
34#define MLX4_QP_H
35
36#include <linux/types.h>
37
38#include <linux/mlx4/device.h>
39
40#define MLX4_INVALID_LKEY 0x100
41
42enum mlx4_qp_optpar {
43 MLX4_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
44 MLX4_QP_OPTPAR_RRE = 1 << 1,
45 MLX4_QP_OPTPAR_RAE = 1 << 2,
46 MLX4_QP_OPTPAR_RWE = 1 << 3,
47 MLX4_QP_OPTPAR_PKEY_INDEX = 1 << 4,
48 MLX4_QP_OPTPAR_Q_KEY = 1 << 5,
49 MLX4_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
50 MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
51 MLX4_QP_OPTPAR_SRA_MAX = 1 << 8,
52 MLX4_QP_OPTPAR_RRA_MAX = 1 << 9,
53 MLX4_QP_OPTPAR_PM_STATE = 1 << 10,
54 MLX4_QP_OPTPAR_RETRY_COUNT = 1 << 12,
55 MLX4_QP_OPTPAR_RNR_RETRY = 1 << 13,
56 MLX4_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
57 MLX4_QP_OPTPAR_SCHED_QUEUE = 1 << 16
58};
59
60enum mlx4_qp_state {
61 MLX4_QP_STATE_RST = 0,
62 MLX4_QP_STATE_INIT = 1,
63 MLX4_QP_STATE_RTR = 2,
64 MLX4_QP_STATE_RTS = 3,
65 MLX4_QP_STATE_SQER = 4,
66 MLX4_QP_STATE_SQD = 5,
67 MLX4_QP_STATE_ERR = 6,
68 MLX4_QP_STATE_SQ_DRAINING = 7,
69 MLX4_QP_NUM_STATE
70};
71
72enum {
73 MLX4_QP_ST_RC = 0x0,
74 MLX4_QP_ST_UC = 0x1,
75 MLX4_QP_ST_RD = 0x2,
76 MLX4_QP_ST_UD = 0x3,
77 MLX4_QP_ST_MLX = 0x7
78};
79
80enum {
81 MLX4_QP_PM_MIGRATED = 0x3,
82 MLX4_QP_PM_ARMED = 0x0,
83 MLX4_QP_PM_REARM = 0x1
84};
85
86enum {
87 /* params1 */
88 MLX4_QP_BIT_SRE = 1 << 15,
89 MLX4_QP_BIT_SWE = 1 << 14,
90 MLX4_QP_BIT_SAE = 1 << 13,
91 /* params2 */
92 MLX4_QP_BIT_RRE = 1 << 15,
93 MLX4_QP_BIT_RWE = 1 << 14,
94 MLX4_QP_BIT_RAE = 1 << 13,
95 MLX4_QP_BIT_RIC = 1 << 4,
96};
97
98struct mlx4_qp_path {
99 u8 fl;
100 u8 reserved1[2];
101 u8 pkey_index;
98a13e48 102 u8 counter_index;
225c7b1f
RD
103 u8 grh_mylmc;
104 __be16 rlid;
105 u8 ackto;
106 u8 mgid_index;
107 u8 static_rate;
108 u8 hop_limit;
109 __be32 tclass_flowlabel;
110 u8 rgid[16];
111 u8 sched_queue;
4c3eb3ca 112 u8 vlan_index;
225c7b1f 113 u8 reserved3[2];
98a13e48 114 u8 reserved4[2];
96dfa684 115 u8 dmac[6];
225c7b1f
RD
116};
117
118struct mlx4_qp_context {
119 __be32 flags;
120 __be32 pd;
121 u8 mtu_msgmax;
122 u8 rq_size_stride;
123 u8 sq_size_stride;
124 u8 rlkey;
125 __be32 usr_page;
126 __be32 local_qpn;
127 __be32 remote_qpn;
128 struct mlx4_qp_path pri_path;
129 struct mlx4_qp_path alt_path;
130 __be32 params1;
131 u32 reserved1;
132 __be32 next_send_psn;
133 __be32 cqn_send;
134 u32 reserved2[2];
135 __be32 last_acked_psn;
136 __be32 ssn;
137 __be32 params2;
138 __be32 rnr_nextrecvpsn;
139 __be32 srcd;
140 __be32 cqn_recv;
141 __be64 db_rec_addr;
142 __be32 qkey;
143 __be32 srqn;
144 __be32 msn;
145 __be16 rq_wqe_counter;
146 __be16 sq_wqe_counter;
147 u32 reserved3[2];
148 __be32 param3;
149 __be32 nummmcpeers_basemkey;
150 u8 log_page_size;
151 u8 reserved4[2];
152 u8 mtt_base_addr_h;
153 __be32 mtt_base_addr_l;
154 u32 reserved5[10];
155};
156
ea54b10c
JM
157/* Which firmware version adds support for NEC (NoErrorCompletion) bit */
158#define MLX4_FW_VER_WQE_CTRL_NEC mlx4_fw_ver(2, 2, 232)
159
225c7b1f 160enum {
8ff095ec
EC
161 MLX4_WQE_CTRL_NEC = 1 << 29,
162 MLX4_WQE_CTRL_FENCE = 1 << 6,
163 MLX4_WQE_CTRL_CQ_UPDATE = 3 << 2,
164 MLX4_WQE_CTRL_SOLICITED = 1 << 1,
165 MLX4_WQE_CTRL_IP_CSUM = 1 << 4,
166 MLX4_WQE_CTRL_TCP_UDP_CSUM = 1 << 5,
25c94d01 167 MLX4_WQE_CTRL_INS_VLAN = 1 << 6,
2ac6bf4d 168 MLX4_WQE_CTRL_STRONG_ORDER = 1 << 7,
96dfa684 169 MLX4_WQE_CTRL_FORCE_LOOPBACK = 1 << 0,
225c7b1f
RD
170};
171
172struct mlx4_wqe_ctrl_seg {
173 __be32 owner_opcode;
25c94d01
YP
174 __be16 vlan_tag;
175 u8 ins_vlan;
225c7b1f
RD
176 u8 fence_size;
177 /*
178 * High 24 bits are SRC remote buffer; low 8 bits are flags:
179 * [7] SO (strong ordering)
180 * [5] TCP/UDP checksum
181 * [4] IP checksum
182 * [3:2] C (generate completion queue entry)
183 * [1] SE (solicited event)
184 */
185 __be32 srcrb_flags;
186 /*
187 * imm is immediate data for send/RDMA write w/ immediate;
188 * also invalidation key for send with invalidate; input
189 * modifier for WQEs on CCQs.
190 */
191 __be32 imm;
192};
193
194enum {
195 MLX4_WQE_MLX_VL15 = 1 << 17,
196 MLX4_WQE_MLX_SLR = 1 << 16
197};
198
199struct mlx4_wqe_mlx_seg {
200 u8 owner;
201 u8 reserved1[2];
202 u8 opcode;
203 u8 reserved2[3];
204 u8 size;
205 /*
206 * [17] VL15
207 * [16] SLR
208 * [15:12] static rate
209 * [11:8] SL
210 * [4] ICRC
211 * [3:2] C
212 * [0] FL (force loopback)
213 */
214 __be32 flags;
215 __be16 rlid;
216 u16 reserved3;
217};
218
219struct mlx4_wqe_datagram_seg {
220 __be32 av[8];
221 __be32 dqpn;
222 __be32 qkey;
96dfa684
EC
223 __be16 vlan;
224 u8 mac[6];
225c7b1f
RD
225};
226
47b37475 227struct mlx4_wqe_lso_seg {
b832be1e
EC
228 __be32 mss_hdr_size;
229 __be32 header[0];
230};
231
225c7b1f
RD
232struct mlx4_wqe_bind_seg {
233 __be32 flags1;
234 __be32 flags2;
235 __be32 new_rkey;
236 __be32 lkey;
237 __be64 addr;
238 __be64 length;
239};
240
95d04f07
RD
241enum {
242 MLX4_WQE_FMR_PERM_LOCAL_READ = 1 << 27,
243 MLX4_WQE_FMR_PERM_LOCAL_WRITE = 1 << 28,
244 MLX4_WQE_FMR_PERM_REMOTE_READ = 1 << 29,
245 MLX4_WQE_FMR_PERM_REMOTE_WRITE = 1 << 30,
246 MLX4_WQE_FMR_PERM_ATOMIC = 1 << 31
247};
248
225c7b1f
RD
249struct mlx4_wqe_fmr_seg {
250 __be32 flags;
251 __be32 mem_key;
252 __be64 buf_list;
253 __be64 start_addr;
254 __be64 reg_len;
255 __be32 offset;
256 __be32 page_size;
257 u32 reserved[2];
258};
259
260struct mlx4_wqe_fmr_ext_seg {
261 u8 flags;
262 u8 reserved;
263 __be16 app_mask;
264 __be16 wire_app_tag;
265 __be16 mem_app_tag;
266 __be32 wire_ref_tag_base;
267 __be32 mem_ref_tag_base;
268};
269
270struct mlx4_wqe_local_inval_seg {
95d04f07
RD
271 __be32 flags;
272 u32 reserved1;
225c7b1f 273 __be32 mem_key;
95d04f07
RD
274 u32 reserved2[2];
275 __be32 guest_id;
225c7b1f
RD
276 __be64 pa;
277};
278
279struct mlx4_wqe_raddr_seg {
280 __be64 raddr;
281 __be32 rkey;
282 u32 reserved;
283};
284
285struct mlx4_wqe_atomic_seg {
286 __be64 swap_add;
287 __be64 compare;
288};
289
6fa8f719
VS
290struct mlx4_wqe_masked_atomic_seg {
291 __be64 swap_add;
292 __be64 compare;
293 __be64 swap_add_mask;
294 __be64 compare_mask;
295};
296
225c7b1f
RD
297struct mlx4_wqe_data_seg {
298 __be32 byte_count;
299 __be32 lkey;
300 __be64 addr;
301};
302
e61ef241
RD
303enum {
304 MLX4_INLINE_ALIGN = 64,
c1b43dca 305 MLX4_INLINE_SEG = 1 << 31,
e61ef241
RD
306};
307
225c7b1f
RD
308struct mlx4_wqe_inline_seg {
309 __be32 byte_count;
310};
311
312int mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
313 enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
314 struct mlx4_qp_context *context, enum mlx4_qp_optpar optpar,
315 int sqd_event, struct mlx4_qp *qp);
316
6a775e2b
JM
317int mlx4_qp_query(struct mlx4_dev *dev, struct mlx4_qp *qp,
318 struct mlx4_qp_context *context);
319
ed4d3c10
YP
320int mlx4_qp_to_ready(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
321 struct mlx4_qp_context *context,
322 struct mlx4_qp *qp, enum mlx4_qp_state *qp_state);
323
225c7b1f
RD
324static inline struct mlx4_qp *__mlx4_qp_lookup(struct mlx4_dev *dev, u32 qpn)
325{
326 return radix_tree_lookup(&dev->qp_table_tree, qpn & (dev->caps.num_qps - 1));
327}
328
329void mlx4_qp_remove(struct mlx4_dev *dev, struct mlx4_qp *qp);
330
331#endif /* MLX4_QP_H */