mlx4_core: Add helper functions to support MR re-registration
[linux-2.6-block.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
225c7b1f 41
60063497 42#include <linux/atomic.h>
225c7b1f 43
ec693d47
AV
44#include <linux/clocksource.h>
45
0b7ca5a9
YP
46#define MAX_MSIX_P_PORT 17
47#define MAX_MSIX 64
48#define MSIX_LEGACY_SZ 4
49#define MIN_MSIX_P_PORT 5
50
6ee51a4e 51#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 52#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 53
225c7b1f
RD
54enum {
55 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 56 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
57 MLX4_FLAG_MASTER = 1 << 2,
58 MLX4_FLAG_SLAVE = 1 << 3,
59 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 60 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
225c7b1f
RD
61};
62
efcd235d
JM
63enum {
64 MLX4_PORT_CAP_IS_SM = 1 << 1,
65 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
66};
67
225c7b1f 68enum {
fc06573d
JM
69 MLX4_MAX_PORTS = 2,
70 MLX4_MAX_PORT_PKEYS = 128
225c7b1f
RD
71};
72
396f2feb
JM
73/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
74 * These qkeys must not be allowed for general use. This is a 64k range,
75 * and to test for violation, we use the mask (protect against future chg).
76 */
77#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
78#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
79
cd9281d8
JM
80enum {
81 MLX4_BOARD_ID_LEN = 64
82};
83
623ed84b
JM
84enum {
85 MLX4_MAX_NUM_PF = 16,
86 MLX4_MAX_NUM_VF = 64,
1ab95d37 87 MLX4_MAX_NUM_VF_P_PORT = 64,
623ed84b 88 MLX4_MFUNC_MAX = 80,
3fc929e2 89 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
90 MLX4_MFUNC_EQ_NUM = 4,
91 MLX4_MFUNC_MAX_EQES = 8,
92 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
93};
94
0ff1fb65
HHZ
95/* Driver supports 3 diffrent device methods to manage traffic steering:
96 * -device managed - High level API for ib and eth flow steering. FW is
97 * managing flow steering tables.
c96d97f4
HHZ
98 * - B0 steering mode - Common low level API for ib and (if supported) eth.
99 * - A0 steering mode - Limited low level API for eth. In case of IB,
100 * B0 mode is in use.
101 */
102enum {
103 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
104 MLX4_STEERING_MODE_B0,
105 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
106};
107
108static inline const char *mlx4_steering_mode_str(int steering_mode)
109{
110 switch (steering_mode) {
111 case MLX4_STEERING_MODE_A0:
112 return "A0 steering";
113
114 case MLX4_STEERING_MODE_B0:
115 return "B0 steering";
0ff1fb65
HHZ
116
117 case MLX4_STEERING_MODE_DEVICE_MANAGED:
118 return "Device managed flow steering";
119
c96d97f4
HHZ
120 default:
121 return "Unrecognize steering mode";
122 }
123}
124
7ffdf726
OG
125enum {
126 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
127 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
128};
129
225c7b1f 130enum {
52eafc68
OG
131 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
132 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
133 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 134 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
135 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
136 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
137 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
138 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
139 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
140 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
141 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
142 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
143 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
144 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
145 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
146 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
147 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
148 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 149 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
150 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
151 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
152 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
153 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 154 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 155 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
540b3a39 156 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
157 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
158 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
159 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
160 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
161};
162
b3416f44
SP
163enum {
164 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
165 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 166 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 167 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 168 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 169 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 170 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 171 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 172 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
173 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
174 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
b3416f44
SP
175};
176
08ff3235
OG
177enum {
178 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
179 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
180};
181
182enum {
183 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
184};
185
186enum {
187 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
188};
189
190
97285b78
MA
191#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
192
95d04f07 193enum {
804d6a89 194 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
195 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
196 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
197 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
198 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
199 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
200};
201
225c7b1f
RD
202enum mlx4_event {
203 MLX4_EVENT_TYPE_COMP = 0x00,
204 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
205 MLX4_EVENT_TYPE_COMM_EST = 0x02,
206 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
207 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
208 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
209 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
210 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
211 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
212 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
213 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
214 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
215 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
216 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
217 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
218 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
219 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
220 MLX4_EVENT_TYPE_CMD = 0x0a,
221 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
222 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 223 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 224 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 225 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 226 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
623ed84b 227 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
228};
229
230enum {
231 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
232 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
233};
234
5984be90
JM
235enum {
236 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
237};
238
993c401e
JM
239enum slave_port_state {
240 SLAVE_PORT_DOWN = 0,
241 SLAVE_PENDING_UP,
242 SLAVE_PORT_UP,
243};
244
245enum slave_port_gen_event {
246 SLAVE_PORT_GEN_EVENT_DOWN = 0,
247 SLAVE_PORT_GEN_EVENT_UP,
248 SLAVE_PORT_GEN_EVENT_NONE,
249};
250
251enum slave_port_state_event {
252 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
253 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
254 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
255 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
256};
257
225c7b1f
RD
258enum {
259 MLX4_PERM_LOCAL_READ = 1 << 10,
260 MLX4_PERM_LOCAL_WRITE = 1 << 11,
261 MLX4_PERM_REMOTE_READ = 1 << 12,
262 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
263 MLX4_PERM_ATOMIC = 1 << 14,
264 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 265 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
266};
267
268enum {
269 MLX4_OPCODE_NOP = 0x00,
270 MLX4_OPCODE_SEND_INVAL = 0x01,
271 MLX4_OPCODE_RDMA_WRITE = 0x08,
272 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
273 MLX4_OPCODE_SEND = 0x0a,
274 MLX4_OPCODE_SEND_IMM = 0x0b,
275 MLX4_OPCODE_LSO = 0x0e,
276 MLX4_OPCODE_RDMA_READ = 0x10,
277 MLX4_OPCODE_ATOMIC_CS = 0x11,
278 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
279 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
280 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
281 MLX4_OPCODE_BIND_MW = 0x18,
282 MLX4_OPCODE_FMR = 0x19,
283 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
284 MLX4_OPCODE_CONFIG_CMD = 0x1f,
285
286 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
287 MLX4_RECV_OPCODE_SEND = 0x01,
288 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
289 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
290
291 MLX4_CQE_OPCODE_ERROR = 0x1e,
292 MLX4_CQE_OPCODE_RESIZE = 0x16,
293};
294
295enum {
296 MLX4_STAT_RATE_OFFSET = 5
297};
298
da995a8a 299enum mlx4_protocol {
0345584e
YP
300 MLX4_PROT_IB_IPV6 = 0,
301 MLX4_PROT_ETH,
302 MLX4_PROT_IB_IPV4,
303 MLX4_PROT_FCOE
da995a8a
AS
304};
305
29bdc883
VS
306enum {
307 MLX4_MTT_FLAG_PRESENT = 1
308};
309
93fc9e1b
YP
310enum mlx4_qp_region {
311 MLX4_QP_REGION_FW = 0,
312 MLX4_QP_REGION_ETH_ADDR,
313 MLX4_QP_REGION_FC_ADDR,
314 MLX4_QP_REGION_FC_EXCH,
315 MLX4_NUM_QP_REGION
316};
317
7ff93f8b 318enum mlx4_port_type {
623ed84b 319 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
320 MLX4_PORT_TYPE_IB = 1,
321 MLX4_PORT_TYPE_ETH = 2,
322 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
323};
324
2a2336f8
YP
325enum mlx4_special_vlan_idx {
326 MLX4_NO_VLAN_IDX = 0,
327 MLX4_VLAN_MISS_IDX,
328 MLX4_VLAN_REGULAR
329};
330
0345584e
YP
331enum mlx4_steer_type {
332 MLX4_MC_STEER = 0,
333 MLX4_UC_STEER,
334 MLX4_NUM_STEERS
335};
336
93fc9e1b
YP
337enum {
338 MLX4_NUM_FEXCH = 64 * 1024,
339};
340
5a0fd094
EC
341enum {
342 MLX4_MAX_FAST_REG_PAGES = 511,
343};
344
00f5ce99
JM
345enum {
346 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
347 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
348 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
349};
350
351/* Port mgmt change event handling */
352enum {
353 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
354 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
355 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
356 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
357 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
358};
359
360#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
361 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
362
ea54b10c
JM
363static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
364{
365 return (major << 32) | (minor << 16) | subminor;
366}
367
3fc929e2 368struct mlx4_phys_caps {
6634961c
JM
369 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
370 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 371 u32 num_phys_eqs;
47605df9
JM
372 u32 base_sqpn;
373 u32 base_proxy_sqpn;
374 u32 base_tunnel_sqpn;
3fc929e2
MA
375};
376
225c7b1f
RD
377struct mlx4_caps {
378 u64 fw_ver;
623ed84b 379 u32 function;
225c7b1f 380 int num_ports;
5ae2a7a8 381 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 382 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 383 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
384 u64 def_mac[MLX4_MAX_PORTS + 1];
385 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
386 int gid_table_len[MLX4_MAX_PORTS + 1];
387 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
388 int trans_type[MLX4_MAX_PORTS + 1];
389 int vendor_oui[MLX4_MAX_PORTS + 1];
390 int wavelength[MLX4_MAX_PORTS + 1];
391 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
392 int local_ca_ack_delay;
393 int num_uars;
f5311ac1 394 u32 uar_page_size;
225c7b1f
RD
395 int bf_reg_size;
396 int bf_regs_per_page;
397 int max_sq_sg;
398 int max_rq_sg;
399 int num_qps;
400 int max_wqes;
401 int max_sq_desc_sz;
402 int max_rq_desc_sz;
403 int max_qp_init_rdma;
404 int max_qp_dest_rdma;
99ec41d0 405 u32 *qp0_qkey;
47605df9
JM
406 u32 *qp0_proxy;
407 u32 *qp1_proxy;
408 u32 *qp0_tunnel;
409 u32 *qp1_tunnel;
225c7b1f
RD
410 int num_srqs;
411 int max_srq_wqes;
412 int max_srq_sge;
413 int reserved_srqs;
414 int num_cqs;
415 int max_cqes;
416 int reserved_cqs;
417 int num_eqs;
418 int reserved_eqs;
b8dd786f 419 int num_comp_vectors;
0b7ca5a9 420 int comp_pool;
225c7b1f 421 int num_mpts;
a5bbe892 422 int max_fmr_maps;
2b8fb286 423 int num_mtts;
225c7b1f
RD
424 int fmr_reserved_mtts;
425 int reserved_mtts;
426 int reserved_mrws;
427 int reserved_uars;
428 int num_mgms;
429 int num_amgms;
430 int reserved_mcgs;
431 int num_qp_per_mgm;
c96d97f4 432 int steering_mode;
0ff1fb65 433 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
434 int num_pds;
435 int reserved_pds;
012a8ff5
SH
436 int max_xrcds;
437 int reserved_xrcds;
225c7b1f 438 int mtt_entry_sz;
149983af 439 u32 max_msg_sz;
225c7b1f 440 u32 page_size_cap;
52eafc68 441 u64 flags;
b3416f44 442 u64 flags2;
95d04f07
RD
443 u32 bmme_flags;
444 u32 reserved_lkey;
225c7b1f 445 u16 stat_rate_support;
5ae2a7a8 446 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 447 int max_gso_sz;
b3416f44 448 int max_rss_tbl_sz;
93fc9e1b
YP
449 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
450 int reserved_qps;
451 int reserved_qps_base[MLX4_NUM_QP_REGION];
452 int log_num_macs;
453 int log_num_vlans;
7ff93f8b
YP
454 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
455 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
456 u8 suggested_type[MLX4_MAX_PORTS + 1];
457 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 458 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 459 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 460 u32 max_counters;
096335b3 461 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 462 u16 sqp_demux;
08ff3235
OG
463 u32 eqe_size;
464 u32 cqe_size;
465 u8 eqe_factor;
466 u32 userspace_caps; /* userspace must be aware of these */
467 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 468 u16 hca_core_clock;
8e1a28e8 469 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 470 int tunnel_offload_mode;
225c7b1f
RD
471};
472
473struct mlx4_buf_list {
474 void *buf;
475 dma_addr_t map;
476};
477
478struct mlx4_buf {
b57aacfa
RD
479 struct mlx4_buf_list direct;
480 struct mlx4_buf_list *page_list;
225c7b1f
RD
481 int nbufs;
482 int npages;
483 int page_shift;
484};
485
486struct mlx4_mtt {
2b8fb286 487 u32 offset;
225c7b1f
RD
488 int order;
489 int page_shift;
490};
491
6296883c
YP
492enum {
493 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
494};
495
496struct mlx4_db_pgdir {
497 struct list_head list;
498 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
499 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
500 unsigned long *bits[2];
501 __be32 *db_page;
502 dma_addr_t db_dma;
503};
504
505struct mlx4_ib_user_db_page;
506
507struct mlx4_db {
508 __be32 *db;
509 union {
510 struct mlx4_db_pgdir *pgdir;
511 struct mlx4_ib_user_db_page *user_page;
512 } u;
513 dma_addr_t dma;
514 int index;
515 int order;
516};
517
38ae6a53
YP
518struct mlx4_hwq_resources {
519 struct mlx4_db db;
520 struct mlx4_mtt mtt;
521 struct mlx4_buf buf;
522};
523
225c7b1f
RD
524struct mlx4_mr {
525 struct mlx4_mtt mtt;
526 u64 iova;
527 u64 size;
528 u32 key;
529 u32 pd;
530 u32 access;
531 int enabled;
532};
533
804d6a89
SM
534enum mlx4_mw_type {
535 MLX4_MW_TYPE_1 = 1,
536 MLX4_MW_TYPE_2 = 2,
537};
538
539struct mlx4_mw {
540 u32 key;
541 u32 pd;
542 enum mlx4_mw_type type;
543 int enabled;
544};
545
8ad11fb6
JM
546struct mlx4_fmr {
547 struct mlx4_mr mr;
548 struct mlx4_mpt_entry *mpt;
549 __be64 *mtts;
550 dma_addr_t dma_handle;
551 int max_pages;
552 int max_maps;
553 int maps;
554 u8 page_shift;
555};
556
225c7b1f
RD
557struct mlx4_uar {
558 unsigned long pfn;
559 int index;
c1b43dca
EC
560 struct list_head bf_list;
561 unsigned free_bf_bmap;
562 void __iomem *map;
563 void __iomem *bf_map;
564};
565
566struct mlx4_bf {
567 unsigned long offset;
568 int buf_size;
569 struct mlx4_uar *uar;
570 void __iomem *reg;
225c7b1f
RD
571};
572
573struct mlx4_cq {
574 void (*comp) (struct mlx4_cq *);
575 void (*event) (struct mlx4_cq *, enum mlx4_event);
576
577 struct mlx4_uar *uar;
578
579 u32 cons_index;
580
2eacc23c 581 u16 irq;
225c7b1f
RD
582 __be32 *set_ci_db;
583 __be32 *arm_db;
584 int arm_sn;
585
586 int cqn;
b8dd786f 587 unsigned vector;
225c7b1f
RD
588
589 atomic_t refcount;
590 struct completion free;
591};
592
593struct mlx4_qp {
594 void (*event) (struct mlx4_qp *, enum mlx4_event);
595
596 int qpn;
597
598 atomic_t refcount;
599 struct completion free;
600};
601
602struct mlx4_srq {
603 void (*event) (struct mlx4_srq *, enum mlx4_event);
604
605 int srqn;
606 int max;
607 int max_gs;
608 int wqe_shift;
609
610 atomic_t refcount;
611 struct completion free;
612};
613
614struct mlx4_av {
615 __be32 port_pd;
616 u8 reserved1;
617 u8 g_slid;
618 __be16 dlid;
619 u8 reserved2;
620 u8 gid_index;
621 u8 stat_rate;
622 u8 hop_limit;
623 __be32 sl_tclass_flowlabel;
624 u8 dgid[16];
625};
626
fa417f7b
EC
627struct mlx4_eth_av {
628 __be32 port_pd;
629 u8 reserved1;
630 u8 smac_idx;
631 u16 reserved2;
632 u8 reserved3;
633 u8 gid_index;
634 u8 stat_rate;
635 u8 hop_limit;
636 __be32 sl_tclass_flowlabel;
637 u8 dgid[16];
5ea8bbfc
JM
638 u8 s_mac[6];
639 u8 reserved4[2];
fa417f7b 640 __be16 vlan;
574e2af7 641 u8 mac[ETH_ALEN];
fa417f7b
EC
642};
643
644union mlx4_ext_av {
645 struct mlx4_av ib;
646 struct mlx4_eth_av eth;
647};
648
f2a3f6a3
OG
649struct mlx4_counter {
650 u8 reserved1[3];
651 u8 counter_mode;
652 __be32 num_ifc;
653 u32 reserved2[2];
654 __be64 rx_frames;
655 __be64 rx_bytes;
656 __be64 tx_frames;
657 __be64 tx_bytes;
658};
659
5a0d0a61
JM
660struct mlx4_quotas {
661 int qp;
662 int cq;
663 int srq;
664 int mpt;
665 int mtt;
666 int counter;
667 int xrcd;
668};
669
1ab95d37
MB
670struct mlx4_vf_dev {
671 u8 min_port;
672 u8 n_ports;
673};
674
225c7b1f
RD
675struct mlx4_dev {
676 struct pci_dev *pdev;
677 unsigned long flags;
623ed84b 678 unsigned long num_slaves;
225c7b1f 679 struct mlx4_caps caps;
3fc929e2 680 struct mlx4_phys_caps phys_caps;
5a0d0a61 681 struct mlx4_quotas quotas;
225c7b1f 682 struct radix_tree_root qp_table_tree;
725c8999 683 u8 rev_id;
cd9281d8 684 char board_id[MLX4_BOARD_ID_LEN];
ab9c17a0 685 int num_vfs;
6e7136ed 686 int numa_node;
3c439b55 687 int oper_log_mgm_entry_size;
592e49dd
HHZ
688 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
689 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 690 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
691};
692
00f5ce99
JM
693struct mlx4_eqe {
694 u8 reserved1;
695 u8 type;
696 u8 reserved2;
697 u8 subtype;
698 union {
699 u32 raw[6];
700 struct {
701 __be32 cqn;
702 } __packed comp;
703 struct {
704 u16 reserved1;
705 __be16 token;
706 u32 reserved2;
707 u8 reserved3[3];
708 u8 status;
709 __be64 out_param;
710 } __packed cmd;
711 struct {
712 __be32 qpn;
713 } __packed qp;
714 struct {
715 __be32 srqn;
716 } __packed srq;
717 struct {
718 __be32 cqn;
719 u32 reserved1;
720 u8 reserved2[3];
721 u8 syndrome;
722 } __packed cq_err;
723 struct {
724 u32 reserved1[2];
725 __be32 port;
726 } __packed port_change;
727 struct {
728 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
729 u32 reserved;
730 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
731 } __packed comm_channel_arm;
732 struct {
733 u8 port;
734 u8 reserved[3];
735 __be64 mac;
736 } __packed mac_update;
737 struct {
738 __be32 slave_id;
739 } __packed flr_event;
740 struct {
741 __be16 current_temperature;
742 __be16 warning_threshold;
743 } __packed warming;
744 struct {
745 u8 reserved[3];
746 u8 port;
747 union {
748 struct {
749 __be16 mstr_sm_lid;
750 __be16 port_lid;
751 __be32 changed_attr;
752 u8 reserved[3];
753 u8 mstr_sm_sl;
754 __be64 gid_prefix;
755 } __packed port_info;
756 struct {
757 __be32 block_ptr;
758 __be32 tbl_entries_mask;
759 } __packed tbl_change_info;
760 } params;
761 } __packed port_mgmt_change;
762 } event;
763 u8 slave_id;
764 u8 reserved3[2];
765 u8 owner;
766} __packed;
767
225c7b1f
RD
768struct mlx4_init_port_param {
769 int set_guid0;
770 int set_node_guid;
771 int set_si_guid;
772 u16 mtu;
773 int port_width_cap;
774 u16 vl_cap;
775 u16 max_gid;
776 u16 max_pkey;
777 u64 guid0;
778 u64 node_guid;
779 u64 si_guid;
780};
781
7ff93f8b
YP
782#define mlx4_foreach_port(port, dev, type) \
783 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 784 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 785
026149cb
JM
786#define mlx4_foreach_non_ib_transport_port(port, dev) \
787 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
788 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
789
65dab25d
JM
790#define mlx4_foreach_ib_transport_port(port, dev) \
791 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
792 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
793 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 794
752a50ca
JM
795#define MLX4_INVALID_SLAVE_ID 0xFF
796
00f5ce99
JM
797void handle_port_mgmt_change_event(struct work_struct *work);
798
2aca1172
JM
799static inline int mlx4_master_func_num(struct mlx4_dev *dev)
800{
801 return dev->caps.function;
802}
803
623ed84b
JM
804static inline int mlx4_is_master(struct mlx4_dev *dev)
805{
806 return dev->flags & MLX4_FLAG_MASTER;
807}
808
5a0d0a61
JM
809static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
810{
811 return dev->phys_caps.base_sqpn + 8 +
812 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
813}
814
623ed84b
JM
815static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
816{
47605df9 817 return (qpn < dev->phys_caps.base_sqpn + 8 +
e2c76824
JM
818 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
819}
820
821static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
822{
47605df9 823 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 824
47605df9 825 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
826 return 1;
827
828 return 0;
623ed84b 829}
fa417f7b 830
623ed84b
JM
831static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
832{
833 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
834}
835
836static inline int mlx4_is_slave(struct mlx4_dev *dev)
837{
838 return dev->flags & MLX4_FLAG_SLAVE;
839}
fa417f7b 840
225c7b1f 841int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 842 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 843void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
844static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
845{
313abe55 846 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 847 return buf->direct.buf + offset;
1c69fc2a 848 else
b57aacfa 849 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
850 (offset & (PAGE_SIZE - 1));
851}
225c7b1f
RD
852
853int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
854void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
855int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
856void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
857
858int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
859void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 860int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 861void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
862
863int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
864 struct mlx4_mtt *mtt);
865void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
866u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
867
868int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
869 int npages, int page_shift, struct mlx4_mr *mr);
61083720 870int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 871int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
872int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
873 struct mlx4_mw *mw);
874void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
875int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
876int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
877 int start_index, int npages, u64 *page_list);
878int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 879 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 880
40f2287b
JK
881int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
882 gfp_t gfp);
6296883c
YP
883void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
884
38ae6a53
YP
885int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
886 int size, int max_direct);
887void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
888 int size);
889
225c7b1f 890int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 891 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 892 unsigned vector, int collapsed, int timestamp_en);
225c7b1f
RD
893void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
894
a3cdcbfa
YP
895int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
896void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
897
40f2287b
JK
898int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
899 gfp_t gfp);
225c7b1f
RD
900void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
901
18abd5ea
SH
902int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
903 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
904void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
905int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 906int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 907
5ae2a7a8 908int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
909int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
910
ffe455ad
EE
911int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
912 int block_mcast_loopback, enum mlx4_protocol prot);
913int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
914 enum mlx4_protocol prot);
521e575b 915int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
916 u8 port, int block_mcast_loopback,
917 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 918int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
919 enum mlx4_protocol protocol, u64 reg_id);
920
921enum {
922 MLX4_DOMAIN_UVERBS = 0x1000,
923 MLX4_DOMAIN_ETHTOOL = 0x2000,
924 MLX4_DOMAIN_RFS = 0x3000,
925 MLX4_DOMAIN_NIC = 0x5000,
926};
927
928enum mlx4_net_trans_rule_id {
929 MLX4_NET_TRANS_RULE_ID_ETH = 0,
930 MLX4_NET_TRANS_RULE_ID_IB,
931 MLX4_NET_TRANS_RULE_ID_IPV6,
932 MLX4_NET_TRANS_RULE_ID_IPV4,
933 MLX4_NET_TRANS_RULE_ID_TCP,
934 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 935 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
936 MLX4_NET_TRANS_RULE_NUM, /* should be last */
937};
938
a8edc3bf
HHZ
939extern const u16 __sw_id_hw[];
940
7fb40f87
HHZ
941static inline int map_hw_to_sw_id(u16 header_id)
942{
943
944 int i;
945 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
946 if (header_id == __sw_id_hw[i])
947 return i;
948 }
949 return -EINVAL;
950}
951
0ff1fb65 952enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
953 MLX4_FS_REGULAR = 1,
954 MLX4_FS_ALL_DEFAULT,
955 MLX4_FS_MC_DEFAULT,
956 MLX4_FS_UC_SNIFFER,
957 MLX4_FS_MC_SNIFFER,
c2c19dc3 958 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
959};
960
961struct mlx4_spec_eth {
574e2af7
JP
962 u8 dst_mac[ETH_ALEN];
963 u8 dst_mac_msk[ETH_ALEN];
964 u8 src_mac[ETH_ALEN];
965 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
966 u8 ether_type_enable;
967 __be16 ether_type;
968 __be16 vlan_id_msk;
969 __be16 vlan_id;
970};
971
972struct mlx4_spec_tcp_udp {
973 __be16 dst_port;
974 __be16 dst_port_msk;
975 __be16 src_port;
976 __be16 src_port_msk;
977};
978
979struct mlx4_spec_ipv4 {
980 __be32 dst_ip;
981 __be32 dst_ip_msk;
982 __be32 src_ip;
983 __be32 src_ip_msk;
984};
985
986struct mlx4_spec_ib {
ba60a356 987 __be32 l3_qpn;
0ff1fb65
HHZ
988 __be32 qpn_msk;
989 u8 dst_gid[16];
990 u8 dst_gid_msk[16];
991};
992
7ffdf726
OG
993struct mlx4_spec_vxlan {
994 __be32 vni;
995 __be32 vni_mask;
996
997};
998
0ff1fb65
HHZ
999struct mlx4_spec_list {
1000 struct list_head list;
1001 enum mlx4_net_trans_rule_id id;
1002 union {
1003 struct mlx4_spec_eth eth;
1004 struct mlx4_spec_ib ib;
1005 struct mlx4_spec_ipv4 ipv4;
1006 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1007 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1008 };
1009};
1010
1011enum mlx4_net_trans_hw_rule_queue {
1012 MLX4_NET_TRANS_Q_FIFO,
1013 MLX4_NET_TRANS_Q_LIFO,
1014};
1015
1016struct mlx4_net_trans_rule {
1017 struct list_head list;
1018 enum mlx4_net_trans_hw_rule_queue queue_mode;
1019 bool exclusive;
1020 bool allow_loopback;
1021 enum mlx4_net_trans_promisc_mode promisc_mode;
1022 u8 port;
1023 u16 priority;
1024 u32 qpn;
1025};
1026
3cd0e178 1027struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1028 __be16 prio;
1029 u8 type;
1030 u8 flags;
3cd0e178
HHZ
1031 u8 rsvd1;
1032 u8 funcid;
1033 u8 vep;
1034 u8 port;
1035 __be32 qpn;
1036 __be32 rsvd2;
1037};
1038
1039struct mlx4_net_trans_rule_hw_ib {
1040 u8 size;
1041 u8 rsvd1;
1042 __be16 id;
1043 u32 rsvd2;
ba60a356 1044 __be32 l3_qpn;
3cd0e178
HHZ
1045 __be32 qpn_mask;
1046 u8 dst_gid[16];
1047 u8 dst_gid_msk[16];
1048} __packed;
1049
1050struct mlx4_net_trans_rule_hw_eth {
1051 u8 size;
1052 u8 rsvd;
1053 __be16 id;
1054 u8 rsvd1[6];
1055 u8 dst_mac[6];
1056 u16 rsvd2;
1057 u8 dst_mac_msk[6];
1058 u16 rsvd3;
1059 u8 src_mac[6];
1060 u16 rsvd4;
1061 u8 src_mac_msk[6];
1062 u8 rsvd5;
1063 u8 ether_type_enable;
1064 __be16 ether_type;
ba60a356
HHZ
1065 __be16 vlan_tag_msk;
1066 __be16 vlan_tag;
3cd0e178
HHZ
1067} __packed;
1068
1069struct mlx4_net_trans_rule_hw_tcp_udp {
1070 u8 size;
1071 u8 rsvd;
1072 __be16 id;
1073 __be16 rsvd1[3];
1074 __be16 dst_port;
1075 __be16 rsvd2;
1076 __be16 dst_port_msk;
1077 __be16 rsvd3;
1078 __be16 src_port;
1079 __be16 rsvd4;
1080 __be16 src_port_msk;
1081} __packed;
1082
1083struct mlx4_net_trans_rule_hw_ipv4 {
1084 u8 size;
1085 u8 rsvd;
1086 __be16 id;
1087 __be32 rsvd1;
1088 __be32 dst_ip;
1089 __be32 dst_ip_msk;
1090 __be32 src_ip;
1091 __be32 src_ip_msk;
1092} __packed;
1093
7ffdf726
OG
1094struct mlx4_net_trans_rule_hw_vxlan {
1095 u8 size;
1096 u8 rsvd;
1097 __be16 id;
1098 __be32 rsvd1;
1099 __be32 vni;
1100 __be32 vni_mask;
1101} __packed;
1102
3cd0e178
HHZ
1103struct _rule_hw {
1104 union {
1105 struct {
1106 u8 size;
1107 u8 rsvd;
1108 __be16 id;
1109 };
1110 struct mlx4_net_trans_rule_hw_eth eth;
1111 struct mlx4_net_trans_rule_hw_ib ib;
1112 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1113 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1114 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1115 };
1116};
1117
7ffdf726
OG
1118enum {
1119 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1120 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1121 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1122 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1123 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1124};
1125
1126
592e49dd
HHZ
1127int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1128 enum mlx4_net_trans_promisc_mode mode);
1129int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1130 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1131int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1132int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1133int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1134int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1135int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1136
ffe455ad
EE
1137int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1138void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1139int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1140int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
93ece0c1 1141void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
9a9a232a
YP
1142int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1143 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1144int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1145 u8 promisc);
e5395e92
AV
1146int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1147int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1148 u8 *pg, u16 *ratelimit);
1b136de1 1149int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
dd5f03be 1150int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1151int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1152int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1153void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1154
8ad11fb6
JM
1155int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1156 int npages, u64 iova, u32 *lkey, u32 *rkey);
1157int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1158 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1159int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1160void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1161 u32 *lkey, u32 *rkey);
1162int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1163int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1164int mlx4_test_interrupts(struct mlx4_dev *dev);
d9236c3f
AV
1165int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1166 int *vector);
0b7ca5a9 1167void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1168
35f6f453
AV
1169int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1170
8e1a28e8 1171int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1172int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1173int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1174
f2a3f6a3
OG
1175int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1176void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1177
0ff1fb65
HHZ
1178int mlx4_flow_attach(struct mlx4_dev *dev,
1179 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1180int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1181int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1182 enum mlx4_net_trans_promisc_mode flow_type);
1183int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1184 enum mlx4_net_trans_rule_id id);
1185int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1186
54679e14
JM
1187void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1188 int i, int val);
1189
396f2feb
JM
1190int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1191
993c401e
JM
1192int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1193int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1194int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1195int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1196int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1197enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1198int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1199
afa8fd1d
JM
1200void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1201__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1202
1203int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1204 int *slave_id);
1205int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1206 u8 *gid);
993c401e 1207
4de65803
MB
1208int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1209 u32 max_range_qpn);
1210
ec693d47
AV
1211cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1212
f74462ac
MB
1213struct mlx4_active_ports {
1214 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1215};
1216/* Returns a bitmap of the physical ports which are assigned to slave */
1217struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1218
1219/* Returns the physical port that represents the virtual port of the slave, */
1220/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1221/* mapping is returned. */
1222int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1223
1224struct mlx4_slaves_pport {
1225 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1226};
1227/* Returns a bitmap of all slaves that are assigned to port. */
1228struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1229 int port);
1230
1231/* Returns a bitmap of all slaves that are assigned exactly to all the */
1232/* the ports that are set in crit_ports. */
1233struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1234 struct mlx4_dev *dev,
1235 const struct mlx4_active_ports *crit_ports);
1236
1237/* Returns the slave's virtual port that represents the physical port. */
1238int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1239
449fc488 1240int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1241
1242int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
97982f5a 1243int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1244int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1245int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1246 int enable);
e630664c
MB
1247int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1248 struct mlx4_mpt_entry ***mpt_entry);
1249int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1250 struct mlx4_mpt_entry **mpt_entry);
1251int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1252 u32 pdn);
1253int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1254 struct mlx4_mpt_entry *mpt_entry,
1255 u32 access);
1256void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1257 struct mlx4_mpt_entry **mpt_entry);
1258void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1259int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1260 u64 iova, u64 size, int npages,
1261 int page_shift, struct mlx4_mpt_entry *mpt_entry);
225c7b1f 1262#endif /* MLX4_DEVICE_H */