net/mlx4: Add RSS support for fragmented IP datagrams
[linux-2.6-block.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
0b7ca5a9
YP
47#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
523ece88
EE
52#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
6ee51a4e 63#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 64#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 65
225c7b1f
RD
66enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 68 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
69 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 72 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
53f33ae2 73 MLX4_FLAG_BONDED = 1 << 7
225c7b1f
RD
74};
75
efcd235d
JM
76enum {
77 MLX4_PORT_CAP_IS_SM = 1 << 1,
78 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
79};
80
225c7b1f 81enum {
fc06573d
JM
82 MLX4_MAX_PORTS = 2,
83 MLX4_MAX_PORT_PKEYS = 128
225c7b1f
RD
84};
85
396f2feb
JM
86/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
87 * These qkeys must not be allowed for general use. This is a 64k range,
88 * and to test for violation, we use the mask (protect against future chg).
89 */
90#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
91#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
92
cd9281d8
JM
93enum {
94 MLX4_BOARD_ID_LEN = 64
95};
96
623ed84b
JM
97enum {
98 MLX4_MAX_NUM_PF = 16,
de966c59 99 MLX4_MAX_NUM_VF = 126,
1ab95d37 100 MLX4_MAX_NUM_VF_P_PORT = 64,
5a2e87b1 101 MLX4_MFUNC_MAX = 128,
3fc929e2 102 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
103 MLX4_MFUNC_EQ_NUM = 4,
104 MLX4_MFUNC_MAX_EQES = 8,
105 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
106};
107
0ff1fb65
HHZ
108/* Driver supports 3 diffrent device methods to manage traffic steering:
109 * -device managed - High level API for ib and eth flow steering. FW is
110 * managing flow steering tables.
c96d97f4
HHZ
111 * - B0 steering mode - Common low level API for ib and (if supported) eth.
112 * - A0 steering mode - Limited low level API for eth. In case of IB,
113 * B0 mode is in use.
114 */
115enum {
116 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
117 MLX4_STEERING_MODE_B0,
118 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
119};
120
7d077cd3
MB
121enum {
122 MLX4_STEERING_DMFS_A0_DEFAULT,
123 MLX4_STEERING_DMFS_A0_DYNAMIC,
124 MLX4_STEERING_DMFS_A0_STATIC,
125 MLX4_STEERING_DMFS_A0_DISABLE,
126 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
127};
128
c96d97f4
HHZ
129static inline const char *mlx4_steering_mode_str(int steering_mode)
130{
131 switch (steering_mode) {
132 case MLX4_STEERING_MODE_A0:
133 return "A0 steering";
134
135 case MLX4_STEERING_MODE_B0:
136 return "B0 steering";
0ff1fb65
HHZ
137
138 case MLX4_STEERING_MODE_DEVICE_MANAGED:
139 return "Device managed flow steering";
140
c96d97f4
HHZ
141 default:
142 return "Unrecognize steering mode";
143 }
144}
145
7ffdf726
OG
146enum {
147 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
148 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
149};
150
225c7b1f 151enum {
52eafc68
OG
152 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
153 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
154 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 155 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
156 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
157 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
158 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
159 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
160 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
161 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
162 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
163 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
164 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
165 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
166 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
167 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
168 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
169 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 170 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
171 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
172 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
173 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
174 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 175 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 176 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
802f42a8 177 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
540b3a39 178 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
179 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
180 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
181 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
182 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
183};
184
b3416f44
SP
185enum {
186 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
187 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 188 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 189 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 190 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 191 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 192 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 193 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 194 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
195 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
196 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 197 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 198 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 199 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 200 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 201 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 202 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 203 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 204 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43 205 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
59e14e32 206 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
d237baa1
SM
207 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
208 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
0b131561
MB
209 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
210 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24
b3416f44
SP
211};
212
ddae0349 213enum {
d57febe1
MB
214 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
215 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
216};
217
55ad3592
YH
218enum {
219 MLX4_VF_CAP_FLAG_RESET = 1 << 0
220};
221
ddae0349
EE
222/* bit enums for an 8-bit flags field indicating special use
223 * QPs which require special handling in qp_reserve_range.
224 * Currently, this only includes QPs used by the ETH interface,
225 * where we expect to use blueflame. These QPs must not have
226 * bits 6 and 7 set in their qp number.
227 *
228 * This enum may use only bits 0..7.
229 */
230enum {
d57febe1 231 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
232 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
233};
234
08ff3235
OG
235enum {
236 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
237 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
238 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
239 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
240};
241
242enum {
77507aa2 243 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
244};
245
246enum {
77507aa2 247 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
248 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
249 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
250};
251
252
97285b78
MA
253#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
254
95d04f07 255enum {
804d6a89 256 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
257 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
258 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
259 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
260 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
261 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
59e14e32 262 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
09e05c3f 263 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
264};
265
59e14e32
MS
266enum {
267 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
268};
269
225c7b1f
RD
270enum mlx4_event {
271 MLX4_EVENT_TYPE_COMP = 0x00,
272 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
273 MLX4_EVENT_TYPE_COMM_EST = 0x02,
274 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
275 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
276 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
277 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
278 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
279 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
280 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
281 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
282 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
283 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
284 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
285 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
286 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
287 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
288 MLX4_EVENT_TYPE_CMD = 0x0a,
289 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
290 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 291 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 292 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 293 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 294 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 295 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 296 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
297};
298
299enum {
300 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
301 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
302};
303
be6a6b43
JM
304enum {
305 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
306 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
307};
308
5984be90
JM
309enum {
310 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
311};
312
993c401e
JM
313enum slave_port_state {
314 SLAVE_PORT_DOWN = 0,
315 SLAVE_PENDING_UP,
316 SLAVE_PORT_UP,
317};
318
319enum slave_port_gen_event {
320 SLAVE_PORT_GEN_EVENT_DOWN = 0,
321 SLAVE_PORT_GEN_EVENT_UP,
322 SLAVE_PORT_GEN_EVENT_NONE,
323};
324
325enum slave_port_state_event {
326 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
327 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
328 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
329 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
330};
331
225c7b1f
RD
332enum {
333 MLX4_PERM_LOCAL_READ = 1 << 10,
334 MLX4_PERM_LOCAL_WRITE = 1 << 11,
335 MLX4_PERM_REMOTE_READ = 1 << 12,
336 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
337 MLX4_PERM_ATOMIC = 1 << 14,
338 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 339 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
340};
341
342enum {
343 MLX4_OPCODE_NOP = 0x00,
344 MLX4_OPCODE_SEND_INVAL = 0x01,
345 MLX4_OPCODE_RDMA_WRITE = 0x08,
346 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
347 MLX4_OPCODE_SEND = 0x0a,
348 MLX4_OPCODE_SEND_IMM = 0x0b,
349 MLX4_OPCODE_LSO = 0x0e,
350 MLX4_OPCODE_RDMA_READ = 0x10,
351 MLX4_OPCODE_ATOMIC_CS = 0x11,
352 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
353 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
354 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
355 MLX4_OPCODE_BIND_MW = 0x18,
356 MLX4_OPCODE_FMR = 0x19,
357 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
358 MLX4_OPCODE_CONFIG_CMD = 0x1f,
359
360 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
361 MLX4_RECV_OPCODE_SEND = 0x01,
362 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
363 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
364
365 MLX4_CQE_OPCODE_ERROR = 0x1e,
366 MLX4_CQE_OPCODE_RESIZE = 0x16,
367};
368
369enum {
370 MLX4_STAT_RATE_OFFSET = 5
371};
372
da995a8a 373enum mlx4_protocol {
0345584e
YP
374 MLX4_PROT_IB_IPV6 = 0,
375 MLX4_PROT_ETH,
376 MLX4_PROT_IB_IPV4,
377 MLX4_PROT_FCOE
da995a8a
AS
378};
379
29bdc883
VS
380enum {
381 MLX4_MTT_FLAG_PRESENT = 1
382};
383
93fc9e1b
YP
384enum mlx4_qp_region {
385 MLX4_QP_REGION_FW = 0,
d57febe1
MB
386 MLX4_QP_REGION_RSS_RAW_ETH,
387 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
388 MLX4_QP_REGION_ETH_ADDR,
389 MLX4_QP_REGION_FC_ADDR,
390 MLX4_QP_REGION_FC_EXCH,
391 MLX4_NUM_QP_REGION
392};
393
7ff93f8b 394enum mlx4_port_type {
623ed84b 395 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
396 MLX4_PORT_TYPE_IB = 1,
397 MLX4_PORT_TYPE_ETH = 2,
398 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
399};
400
2a2336f8
YP
401enum mlx4_special_vlan_idx {
402 MLX4_NO_VLAN_IDX = 0,
403 MLX4_VLAN_MISS_IDX,
404 MLX4_VLAN_REGULAR
405};
406
0345584e
YP
407enum mlx4_steer_type {
408 MLX4_MC_STEER = 0,
409 MLX4_UC_STEER,
410 MLX4_NUM_STEERS
411};
412
93fc9e1b
YP
413enum {
414 MLX4_NUM_FEXCH = 64 * 1024,
415};
416
5a0fd094
EC
417enum {
418 MLX4_MAX_FAST_REG_PAGES = 511,
419};
420
00f5ce99
JM
421enum {
422 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
423 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
424 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
425};
426
427/* Port mgmt change event handling */
428enum {
429 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
430 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
431 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
432 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
433 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
434};
435
f6bc11e4
YH
436enum {
437 MLX4_DEVICE_STATE_UP = 1 << 0,
438 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
439};
440
c69453e2
YH
441enum {
442 MLX4_INTERFACE_STATE_UP = 1 << 0,
443 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
444};
445
00f5ce99
JM
446#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
447 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
448
32a173c7
SM
449enum mlx4_module_id {
450 MLX4_MODULE_ID_SFP = 0x3,
451 MLX4_MODULE_ID_QSFP = 0xC,
452 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
453 MLX4_MODULE_ID_QSFP28 = 0x11,
454};
455
fc31e256
OG
456enum { /* rl */
457 MLX4_QP_RATE_LIMIT_NONE = 0,
458 MLX4_QP_RATE_LIMIT_KBS = 1,
459 MLX4_QP_RATE_LIMIT_MBS = 2,
460 MLX4_QP_RATE_LIMIT_GBS = 3
461};
462
463struct mlx4_rate_limit_caps {
464 u16 num_rates; /* Number of different rates */
465 u8 min_unit;
466 u16 min_val;
467 u8 max_unit;
468 u16 max_val;
469};
470
ea54b10c
JM
471static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
472{
473 return (major << 32) | (minor << 16) | subminor;
474}
475
3fc929e2 476struct mlx4_phys_caps {
6634961c
JM
477 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
478 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 479 u32 num_phys_eqs;
47605df9
JM
480 u32 base_sqpn;
481 u32 base_proxy_sqpn;
482 u32 base_tunnel_sqpn;
3fc929e2
MA
483};
484
225c7b1f
RD
485struct mlx4_caps {
486 u64 fw_ver;
623ed84b 487 u32 function;
225c7b1f 488 int num_ports;
5ae2a7a8 489 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 490 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 491 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
492 u64 def_mac[MLX4_MAX_PORTS + 1];
493 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
494 int gid_table_len[MLX4_MAX_PORTS + 1];
495 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
496 int trans_type[MLX4_MAX_PORTS + 1];
497 int vendor_oui[MLX4_MAX_PORTS + 1];
498 int wavelength[MLX4_MAX_PORTS + 1];
499 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
500 int local_ca_ack_delay;
501 int num_uars;
f5311ac1 502 u32 uar_page_size;
225c7b1f
RD
503 int bf_reg_size;
504 int bf_regs_per_page;
505 int max_sq_sg;
506 int max_rq_sg;
507 int num_qps;
508 int max_wqes;
509 int max_sq_desc_sz;
510 int max_rq_desc_sz;
511 int max_qp_init_rdma;
512 int max_qp_dest_rdma;
99ec41d0 513 u32 *qp0_qkey;
47605df9
JM
514 u32 *qp0_proxy;
515 u32 *qp1_proxy;
516 u32 *qp0_tunnel;
517 u32 *qp1_tunnel;
225c7b1f
RD
518 int num_srqs;
519 int max_srq_wqes;
520 int max_srq_sge;
521 int reserved_srqs;
522 int num_cqs;
523 int max_cqes;
524 int reserved_cqs;
7ae0e400 525 int num_sys_eqs;
225c7b1f
RD
526 int num_eqs;
527 int reserved_eqs;
b8dd786f 528 int num_comp_vectors;
0b7ca5a9 529 int comp_pool;
225c7b1f 530 int num_mpts;
a5bbe892 531 int max_fmr_maps;
2b8fb286 532 int num_mtts;
225c7b1f
RD
533 int fmr_reserved_mtts;
534 int reserved_mtts;
535 int reserved_mrws;
536 int reserved_uars;
537 int num_mgms;
538 int num_amgms;
539 int reserved_mcgs;
540 int num_qp_per_mgm;
c96d97f4 541 int steering_mode;
7d077cd3 542 int dmfs_high_steer_mode;
0ff1fb65 543 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
544 int num_pds;
545 int reserved_pds;
012a8ff5
SH
546 int max_xrcds;
547 int reserved_xrcds;
225c7b1f 548 int mtt_entry_sz;
149983af 549 u32 max_msg_sz;
225c7b1f 550 u32 page_size_cap;
52eafc68 551 u64 flags;
b3416f44 552 u64 flags2;
95d04f07
RD
553 u32 bmme_flags;
554 u32 reserved_lkey;
225c7b1f 555 u16 stat_rate_support;
5ae2a7a8 556 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 557 int max_gso_sz;
b3416f44 558 int max_rss_tbl_sz;
93fc9e1b
YP
559 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
560 int reserved_qps;
561 int reserved_qps_base[MLX4_NUM_QP_REGION];
562 int log_num_macs;
563 int log_num_vlans;
7ff93f8b
YP
564 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
565 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
566 u8 suggested_type[MLX4_MAX_PORTS + 1];
567 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 568 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 569 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 570 u32 max_counters;
096335b3 571 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 572 u16 sqp_demux;
08ff3235
OG
573 u32 eqe_size;
574 u32 cqe_size;
575 u8 eqe_factor;
576 u32 userspace_caps; /* userspace must be aware of these */
577 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 578 u16 hca_core_clock;
8e1a28e8 579 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 580 int tunnel_offload_mode;
f8c6455b 581 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
ddae0349 582 u8 alloc_res_qp_mask;
7d077cd3
MB
583 u32 dmfs_high_rate_qpn_base;
584 u32 dmfs_high_rate_qpn_range;
55ad3592 585 u32 vf_caps;
fc31e256 586 struct mlx4_rate_limit_caps rl_caps;
225c7b1f
RD
587};
588
589struct mlx4_buf_list {
590 void *buf;
591 dma_addr_t map;
592};
593
594struct mlx4_buf {
b57aacfa
RD
595 struct mlx4_buf_list direct;
596 struct mlx4_buf_list *page_list;
225c7b1f
RD
597 int nbufs;
598 int npages;
599 int page_shift;
600};
601
602struct mlx4_mtt {
2b8fb286 603 u32 offset;
225c7b1f
RD
604 int order;
605 int page_shift;
606};
607
6296883c
YP
608enum {
609 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
610};
611
612struct mlx4_db_pgdir {
613 struct list_head list;
614 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
615 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
616 unsigned long *bits[2];
617 __be32 *db_page;
618 dma_addr_t db_dma;
619};
620
621struct mlx4_ib_user_db_page;
622
623struct mlx4_db {
624 __be32 *db;
625 union {
626 struct mlx4_db_pgdir *pgdir;
627 struct mlx4_ib_user_db_page *user_page;
628 } u;
629 dma_addr_t dma;
630 int index;
631 int order;
632};
633
38ae6a53
YP
634struct mlx4_hwq_resources {
635 struct mlx4_db db;
636 struct mlx4_mtt mtt;
637 struct mlx4_buf buf;
638};
639
225c7b1f
RD
640struct mlx4_mr {
641 struct mlx4_mtt mtt;
642 u64 iova;
643 u64 size;
644 u32 key;
645 u32 pd;
646 u32 access;
647 int enabled;
648};
649
804d6a89
SM
650enum mlx4_mw_type {
651 MLX4_MW_TYPE_1 = 1,
652 MLX4_MW_TYPE_2 = 2,
653};
654
655struct mlx4_mw {
656 u32 key;
657 u32 pd;
658 enum mlx4_mw_type type;
659 int enabled;
660};
661
8ad11fb6
JM
662struct mlx4_fmr {
663 struct mlx4_mr mr;
664 struct mlx4_mpt_entry *mpt;
665 __be64 *mtts;
666 dma_addr_t dma_handle;
667 int max_pages;
668 int max_maps;
669 int maps;
670 u8 page_shift;
671};
672
225c7b1f
RD
673struct mlx4_uar {
674 unsigned long pfn;
675 int index;
c1b43dca
EC
676 struct list_head bf_list;
677 unsigned free_bf_bmap;
678 void __iomem *map;
679 void __iomem *bf_map;
680};
681
682struct mlx4_bf {
7dfa4b41 683 unsigned int offset;
c1b43dca
EC
684 int buf_size;
685 struct mlx4_uar *uar;
686 void __iomem *reg;
225c7b1f
RD
687};
688
689struct mlx4_cq {
690 void (*comp) (struct mlx4_cq *);
691 void (*event) (struct mlx4_cq *, enum mlx4_event);
692
693 struct mlx4_uar *uar;
694
695 u32 cons_index;
696
2eacc23c 697 u16 irq;
225c7b1f
RD
698 __be32 *set_ci_db;
699 __be32 *arm_db;
700 int arm_sn;
701
702 int cqn;
b8dd786f 703 unsigned vector;
225c7b1f
RD
704
705 atomic_t refcount;
706 struct completion free;
3dca0f42
MB
707 struct {
708 struct list_head list;
709 void (*comp)(struct mlx4_cq *);
710 void *priv;
711 } tasklet_ctx;
35f05dab
YH
712 int reset_notify_added;
713 struct list_head reset_notify;
225c7b1f
RD
714};
715
716struct mlx4_qp {
717 void (*event) (struct mlx4_qp *, enum mlx4_event);
718
719 int qpn;
720
721 atomic_t refcount;
722 struct completion free;
723};
724
725struct mlx4_srq {
726 void (*event) (struct mlx4_srq *, enum mlx4_event);
727
728 int srqn;
729 int max;
730 int max_gs;
731 int wqe_shift;
732
733 atomic_t refcount;
734 struct completion free;
735};
736
737struct mlx4_av {
738 __be32 port_pd;
739 u8 reserved1;
740 u8 g_slid;
741 __be16 dlid;
742 u8 reserved2;
743 u8 gid_index;
744 u8 stat_rate;
745 u8 hop_limit;
746 __be32 sl_tclass_flowlabel;
747 u8 dgid[16];
748};
749
fa417f7b
EC
750struct mlx4_eth_av {
751 __be32 port_pd;
752 u8 reserved1;
753 u8 smac_idx;
754 u16 reserved2;
755 u8 reserved3;
756 u8 gid_index;
757 u8 stat_rate;
758 u8 hop_limit;
759 __be32 sl_tclass_flowlabel;
760 u8 dgid[16];
5ea8bbfc
JM
761 u8 s_mac[6];
762 u8 reserved4[2];
fa417f7b 763 __be16 vlan;
574e2af7 764 u8 mac[ETH_ALEN];
fa417f7b
EC
765};
766
767union mlx4_ext_av {
768 struct mlx4_av ib;
769 struct mlx4_eth_av eth;
770};
771
f2a3f6a3
OG
772struct mlx4_counter {
773 u8 reserved1[3];
774 u8 counter_mode;
775 __be32 num_ifc;
776 u32 reserved2[2];
777 __be64 rx_frames;
778 __be64 rx_bytes;
779 __be64 tx_frames;
780 __be64 tx_bytes;
781};
782
5a0d0a61
JM
783struct mlx4_quotas {
784 int qp;
785 int cq;
786 int srq;
787 int mpt;
788 int mtt;
789 int counter;
790 int xrcd;
791};
792
1ab95d37
MB
793struct mlx4_vf_dev {
794 u8 min_port;
795 u8 n_ports;
796};
797
872bf2fb 798struct mlx4_dev_persistent {
225c7b1f 799 struct pci_dev *pdev;
872bf2fb
YH
800 struct mlx4_dev *dev;
801 int nvfs[MLX4_MAX_PORTS + 1];
802 int num_vfs;
dd0eefe3
YH
803 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
804 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
805 struct work_struct catas_work;
806 struct workqueue_struct *catas_wq;
f6bc11e4
YH
807 struct mutex device_state_mutex; /* protect HW state */
808 u8 state;
c69453e2
YH
809 struct mutex interface_state_mutex; /* protect SW state */
810 u8 interface_state;
872bf2fb
YH
811};
812
813struct mlx4_dev {
814 struct mlx4_dev_persistent *persist;
225c7b1f 815 unsigned long flags;
623ed84b 816 unsigned long num_slaves;
225c7b1f 817 struct mlx4_caps caps;
3fc929e2 818 struct mlx4_phys_caps phys_caps;
5a0d0a61 819 struct mlx4_quotas quotas;
225c7b1f 820 struct radix_tree_root qp_table_tree;
725c8999 821 u8 rev_id;
cd9281d8 822 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 823 int numa_node;
3c439b55 824 int oper_log_mgm_entry_size;
592e49dd
HHZ
825 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
826 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 827 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
828};
829
00f5ce99
JM
830struct mlx4_eqe {
831 u8 reserved1;
832 u8 type;
833 u8 reserved2;
834 u8 subtype;
835 union {
836 u32 raw[6];
837 struct {
838 __be32 cqn;
839 } __packed comp;
840 struct {
841 u16 reserved1;
842 __be16 token;
843 u32 reserved2;
844 u8 reserved3[3];
845 u8 status;
846 __be64 out_param;
847 } __packed cmd;
848 struct {
849 __be32 qpn;
850 } __packed qp;
851 struct {
852 __be32 srqn;
853 } __packed srq;
854 struct {
855 __be32 cqn;
856 u32 reserved1;
857 u8 reserved2[3];
858 u8 syndrome;
859 } __packed cq_err;
860 struct {
861 u32 reserved1[2];
862 __be32 port;
863 } __packed port_change;
864 struct {
865 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
866 u32 reserved;
867 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
868 } __packed comm_channel_arm;
869 struct {
870 u8 port;
871 u8 reserved[3];
872 __be64 mac;
873 } __packed mac_update;
874 struct {
875 __be32 slave_id;
876 } __packed flr_event;
877 struct {
878 __be16 current_temperature;
879 __be16 warning_threshold;
880 } __packed warming;
881 struct {
882 u8 reserved[3];
883 u8 port;
884 union {
885 struct {
886 __be16 mstr_sm_lid;
887 __be16 port_lid;
888 __be32 changed_attr;
889 u8 reserved[3];
890 u8 mstr_sm_sl;
891 __be64 gid_prefix;
892 } __packed port_info;
893 struct {
894 __be32 block_ptr;
895 __be32 tbl_entries_mask;
896 } __packed tbl_change_info;
897 } params;
898 } __packed port_mgmt_change;
be6a6b43
JM
899 struct {
900 u8 reserved[3];
901 u8 port;
902 u32 reserved1[5];
903 } __packed bad_cable;
00f5ce99
JM
904 } event;
905 u8 slave_id;
906 u8 reserved3[2];
907 u8 owner;
908} __packed;
909
225c7b1f
RD
910struct mlx4_init_port_param {
911 int set_guid0;
912 int set_node_guid;
913 int set_si_guid;
914 u16 mtu;
915 int port_width_cap;
916 u16 vl_cap;
917 u16 max_gid;
918 u16 max_pkey;
919 u64 guid0;
920 u64 node_guid;
921 u64 si_guid;
922};
923
32a173c7
SM
924#define MAD_IFC_DATA_SZ 192
925/* MAD IFC Mailbox */
926struct mlx4_mad_ifc {
927 u8 base_version;
928 u8 mgmt_class;
929 u8 class_version;
930 u8 method;
931 __be16 status;
932 __be16 class_specific;
933 __be64 tid;
934 __be16 attr_id;
935 __be16 resv;
936 __be32 attr_mod;
937 __be64 mkey;
938 __be16 dr_slid;
939 __be16 dr_dlid;
940 u8 reserved[28];
941 u8 data[MAD_IFC_DATA_SZ];
942} __packed;
943
7ff93f8b
YP
944#define mlx4_foreach_port(port, dev, type) \
945 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 946 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 947
026149cb
JM
948#define mlx4_foreach_non_ib_transport_port(port, dev) \
949 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
950 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
951
65dab25d
JM
952#define mlx4_foreach_ib_transport_port(port, dev) \
953 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
954 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
955 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 956
752a50ca
JM
957#define MLX4_INVALID_SLAVE_ID 0xFF
958
00f5ce99
JM
959void handle_port_mgmt_change_event(struct work_struct *work);
960
2aca1172
JM
961static inline int mlx4_master_func_num(struct mlx4_dev *dev)
962{
963 return dev->caps.function;
964}
965
623ed84b
JM
966static inline int mlx4_is_master(struct mlx4_dev *dev)
967{
968 return dev->flags & MLX4_FLAG_MASTER;
969}
970
5a0d0a61
JM
971static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
972{
973 return dev->phys_caps.base_sqpn + 8 +
974 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
975}
976
623ed84b
JM
977static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
978{
47605df9 979 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
980 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
981 qpn >= dev->phys_caps.base_sqpn) ||
982 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
983}
984
985static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
986{
47605df9 987 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 988
47605df9 989 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
990 return 1;
991
992 return 0;
623ed84b 993}
fa417f7b 994
623ed84b
JM
995static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
996{
997 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
998}
999
1000static inline int mlx4_is_slave(struct mlx4_dev *dev)
1001{
1002 return dev->flags & MLX4_FLAG_SLAVE;
1003}
fa417f7b 1004
225c7b1f 1005int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 1006 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1007void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
1008static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1009{
313abe55 1010 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 1011 return buf->direct.buf + offset;
1c69fc2a 1012 else
b57aacfa 1013 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
1014 (offset & (PAGE_SIZE - 1));
1015}
225c7b1f
RD
1016
1017int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1018void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
1019int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1020void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
1021
1022int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1023void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 1024int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 1025void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
1026
1027int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1028 struct mlx4_mtt *mtt);
1029void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1030u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1031
1032int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1033 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1034int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1035int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1036int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1037 struct mlx4_mw *mw);
1038void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1039int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1040int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1041 int start_index, int npages, u64 *page_list);
1042int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1043 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1044
40f2287b
JK
1045int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1046 gfp_t gfp);
6296883c
YP
1047void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1048
38ae6a53
YP
1049int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1050 int size, int max_direct);
1051void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1052 int size);
1053
225c7b1f 1054int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1055 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1056 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1057void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1058int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1059 int *base, u8 flags);
a3cdcbfa
YP
1060void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1061
40f2287b
JK
1062int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1063 gfp_t gfp);
225c7b1f
RD
1064void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1065
18abd5ea
SH
1066int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1067 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1068void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1069int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1070int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1071
5ae2a7a8 1072int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1073int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1074
ffe455ad
EE
1075int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1076 int block_mcast_loopback, enum mlx4_protocol prot);
1077int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1078 enum mlx4_protocol prot);
521e575b 1079int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1080 u8 port, int block_mcast_loopback,
1081 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1082int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1083 enum mlx4_protocol protocol, u64 reg_id);
1084
1085enum {
1086 MLX4_DOMAIN_UVERBS = 0x1000,
1087 MLX4_DOMAIN_ETHTOOL = 0x2000,
1088 MLX4_DOMAIN_RFS = 0x3000,
1089 MLX4_DOMAIN_NIC = 0x5000,
1090};
1091
1092enum mlx4_net_trans_rule_id {
1093 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1094 MLX4_NET_TRANS_RULE_ID_IB,
1095 MLX4_NET_TRANS_RULE_ID_IPV6,
1096 MLX4_NET_TRANS_RULE_ID_IPV4,
1097 MLX4_NET_TRANS_RULE_ID_TCP,
1098 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1099 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1100 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1101};
1102
a8edc3bf
HHZ
1103extern const u16 __sw_id_hw[];
1104
7fb40f87
HHZ
1105static inline int map_hw_to_sw_id(u16 header_id)
1106{
1107
1108 int i;
1109 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1110 if (header_id == __sw_id_hw[i])
1111 return i;
1112 }
1113 return -EINVAL;
1114}
1115
0ff1fb65 1116enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1117 MLX4_FS_REGULAR = 1,
1118 MLX4_FS_ALL_DEFAULT,
1119 MLX4_FS_MC_DEFAULT,
1120 MLX4_FS_UC_SNIFFER,
1121 MLX4_FS_MC_SNIFFER,
c2c19dc3 1122 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1123};
1124
1125struct mlx4_spec_eth {
574e2af7
JP
1126 u8 dst_mac[ETH_ALEN];
1127 u8 dst_mac_msk[ETH_ALEN];
1128 u8 src_mac[ETH_ALEN];
1129 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1130 u8 ether_type_enable;
1131 __be16 ether_type;
1132 __be16 vlan_id_msk;
1133 __be16 vlan_id;
1134};
1135
1136struct mlx4_spec_tcp_udp {
1137 __be16 dst_port;
1138 __be16 dst_port_msk;
1139 __be16 src_port;
1140 __be16 src_port_msk;
1141};
1142
1143struct mlx4_spec_ipv4 {
1144 __be32 dst_ip;
1145 __be32 dst_ip_msk;
1146 __be32 src_ip;
1147 __be32 src_ip_msk;
1148};
1149
1150struct mlx4_spec_ib {
ba60a356 1151 __be32 l3_qpn;
0ff1fb65
HHZ
1152 __be32 qpn_msk;
1153 u8 dst_gid[16];
1154 u8 dst_gid_msk[16];
1155};
1156
7ffdf726
OG
1157struct mlx4_spec_vxlan {
1158 __be32 vni;
1159 __be32 vni_mask;
1160
1161};
1162
0ff1fb65
HHZ
1163struct mlx4_spec_list {
1164 struct list_head list;
1165 enum mlx4_net_trans_rule_id id;
1166 union {
1167 struct mlx4_spec_eth eth;
1168 struct mlx4_spec_ib ib;
1169 struct mlx4_spec_ipv4 ipv4;
1170 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1171 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1172 };
1173};
1174
1175enum mlx4_net_trans_hw_rule_queue {
1176 MLX4_NET_TRANS_Q_FIFO,
1177 MLX4_NET_TRANS_Q_LIFO,
1178};
1179
1180struct mlx4_net_trans_rule {
1181 struct list_head list;
1182 enum mlx4_net_trans_hw_rule_queue queue_mode;
1183 bool exclusive;
1184 bool allow_loopback;
1185 enum mlx4_net_trans_promisc_mode promisc_mode;
1186 u8 port;
1187 u16 priority;
1188 u32 qpn;
1189};
1190
3cd0e178 1191struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1192 __be16 prio;
1193 u8 type;
1194 u8 flags;
3cd0e178
HHZ
1195 u8 rsvd1;
1196 u8 funcid;
1197 u8 vep;
1198 u8 port;
1199 __be32 qpn;
1200 __be32 rsvd2;
1201};
1202
1203struct mlx4_net_trans_rule_hw_ib {
1204 u8 size;
1205 u8 rsvd1;
1206 __be16 id;
1207 u32 rsvd2;
ba60a356 1208 __be32 l3_qpn;
3cd0e178
HHZ
1209 __be32 qpn_mask;
1210 u8 dst_gid[16];
1211 u8 dst_gid_msk[16];
1212} __packed;
1213
1214struct mlx4_net_trans_rule_hw_eth {
1215 u8 size;
1216 u8 rsvd;
1217 __be16 id;
1218 u8 rsvd1[6];
1219 u8 dst_mac[6];
1220 u16 rsvd2;
1221 u8 dst_mac_msk[6];
1222 u16 rsvd3;
1223 u8 src_mac[6];
1224 u16 rsvd4;
1225 u8 src_mac_msk[6];
1226 u8 rsvd5;
1227 u8 ether_type_enable;
1228 __be16 ether_type;
ba60a356
HHZ
1229 __be16 vlan_tag_msk;
1230 __be16 vlan_tag;
3cd0e178
HHZ
1231} __packed;
1232
1233struct mlx4_net_trans_rule_hw_tcp_udp {
1234 u8 size;
1235 u8 rsvd;
1236 __be16 id;
1237 __be16 rsvd1[3];
1238 __be16 dst_port;
1239 __be16 rsvd2;
1240 __be16 dst_port_msk;
1241 __be16 rsvd3;
1242 __be16 src_port;
1243 __be16 rsvd4;
1244 __be16 src_port_msk;
1245} __packed;
1246
1247struct mlx4_net_trans_rule_hw_ipv4 {
1248 u8 size;
1249 u8 rsvd;
1250 __be16 id;
1251 __be32 rsvd1;
1252 __be32 dst_ip;
1253 __be32 dst_ip_msk;
1254 __be32 src_ip;
1255 __be32 src_ip_msk;
1256} __packed;
1257
7ffdf726
OG
1258struct mlx4_net_trans_rule_hw_vxlan {
1259 u8 size;
1260 u8 rsvd;
1261 __be16 id;
1262 __be32 rsvd1;
1263 __be32 vni;
1264 __be32 vni_mask;
1265} __packed;
1266
3cd0e178
HHZ
1267struct _rule_hw {
1268 union {
1269 struct {
1270 u8 size;
1271 u8 rsvd;
1272 __be16 id;
1273 };
1274 struct mlx4_net_trans_rule_hw_eth eth;
1275 struct mlx4_net_trans_rule_hw_ib ib;
1276 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1277 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1278 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1279 };
1280};
1281
7ffdf726
OG
1282enum {
1283 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1284 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1285 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1286 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1287 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1288};
1289
1290
592e49dd
HHZ
1291int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1292 enum mlx4_net_trans_promisc_mode mode);
1293int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1294 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1295int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1296int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1297int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1298int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1299int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1300
ffe455ad
EE
1301int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1302void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1303int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1304int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
9a9a232a
YP
1305int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1306 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1307int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1308 u8 promisc);
e5395e92
AV
1309int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1310int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1311 u8 *pg, u16 *ratelimit);
1b136de1 1312int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
dd5f03be 1313int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1314int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1315int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1316void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1317
8ad11fb6
JM
1318int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1319 int npages, u64 iova, u32 *lkey, u32 *rkey);
1320int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1321 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1322int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1323void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1324 u32 *lkey, u32 *rkey);
1325int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1326int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1327int mlx4_test_interrupts(struct mlx4_dev *dev);
d9236c3f
AV
1328int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1329 int *vector);
0b7ca5a9 1330void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1331
35f6f453
AV
1332int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1333
8e1a28e8 1334int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1335int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1336int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1337
f2a3f6a3
OG
1338int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1339void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1340
0ff1fb65
HHZ
1341int mlx4_flow_attach(struct mlx4_dev *dev,
1342 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1343int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1344int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1345 enum mlx4_net_trans_promisc_mode flow_type);
1346int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1347 enum mlx4_net_trans_rule_id id);
1348int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1349
b95089d0
OG
1350int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1351 int port, int qpn, u16 prio, u64 *reg_id);
1352
54679e14
JM
1353void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1354 int i, int val);
1355
396f2feb
JM
1356int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1357
993c401e
JM
1358int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1359int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1360int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1361int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1362int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1363enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1364int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1365
afa8fd1d
JM
1366void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1367__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1368
1369int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1370 int *slave_id);
1371int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1372 u8 *gid);
993c401e 1373
4de65803
MB
1374int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1375 u32 max_range_qpn);
1376
ec693d47
AV
1377cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1378
f74462ac
MB
1379struct mlx4_active_ports {
1380 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1381};
1382/* Returns a bitmap of the physical ports which are assigned to slave */
1383struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1384
1385/* Returns the physical port that represents the virtual port of the slave, */
1386/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1387/* mapping is returned. */
1388int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1389
1390struct mlx4_slaves_pport {
1391 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1392};
1393/* Returns a bitmap of all slaves that are assigned to port. */
1394struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1395 int port);
1396
1397/* Returns a bitmap of all slaves that are assigned exactly to all the */
1398/* the ports that are set in crit_ports. */
1399struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1400 struct mlx4_dev *dev,
1401 const struct mlx4_active_ports *crit_ports);
1402
1403/* Returns the slave's virtual port that represents the physical port. */
1404int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1405
449fc488 1406int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1407
1408int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
59e14e32
MS
1409int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1410int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
97982f5a 1411int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1412int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1413int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1414 int enable);
e630664c
MB
1415int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1416 struct mlx4_mpt_entry ***mpt_entry);
1417int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1418 struct mlx4_mpt_entry **mpt_entry);
1419int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1420 u32 pdn);
1421int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1422 struct mlx4_mpt_entry *mpt_entry,
1423 u32 access);
1424void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1425 struct mlx4_mpt_entry **mpt_entry);
1426void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1427int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1428 u64 iova, u64 size, int npages,
1429 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1430
32a173c7
SM
1431int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1432 u16 offset, u16 size, u8 *data);
1433
2599d858
AV
1434/* Returns true if running in low memory profile (kdump kernel) */
1435static inline bool mlx4_low_memory_profile(void)
1436{
48ea526a 1437 return is_kdump_kernel();
2599d858
AV
1438}
1439
adbc7ac5
SM
1440/* ACCESS REG commands */
1441enum mlx4_access_reg_method {
1442 MLX4_ACCESS_REG_QUERY = 0x1,
1443 MLX4_ACCESS_REG_WRITE = 0x2,
1444};
1445
1446/* ACCESS PTYS Reg command */
1447enum mlx4_ptys_proto {
1448 MLX4_PTYS_IB = 1<<0,
1449 MLX4_PTYS_EN = 1<<2,
1450};
1451
1452struct mlx4_ptys_reg {
1453 u8 resrvd1;
1454 u8 local_port;
1455 u8 resrvd2;
1456 u8 proto_mask;
1457 __be32 resrvd3[2];
1458 __be32 eth_proto_cap;
1459 __be16 ib_width_cap;
1460 __be16 ib_speed_cap;
1461 __be32 resrvd4;
1462 __be32 eth_proto_admin;
1463 __be16 ib_width_admin;
1464 __be16 ib_speed_admin;
1465 __be32 resrvd5;
1466 __be32 eth_proto_oper;
1467 __be16 ib_width_oper;
1468 __be16 ib_speed_oper;
1469 __be32 resrvd6;
1470 __be32 eth_proto_lp_adv;
1471} __packed;
1472
1473int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1474 enum mlx4_access_reg_method method,
1475 struct mlx4_ptys_reg *ptys_reg);
1476
225c7b1f 1477#endif /* MLX4_DEVICE_H */