Linux 2.6.28-rc7
[linux-2.6-block.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
40#include <asm/atomic.h>
41
42enum {
43 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 44 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
225c7b1f
RD
45};
46
47enum {
48 MLX4_MAX_PORTS = 2
49};
50
cd9281d8
JM
51enum {
52 MLX4_BOARD_ID_LEN = 64
53};
54
225c7b1f
RD
55enum {
56 MLX4_DEV_CAP_FLAG_RC = 1 << 0,
57 MLX4_DEV_CAP_FLAG_UC = 1 << 1,
58 MLX4_DEV_CAP_FLAG_UD = 1 << 2,
59 MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
60 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
61 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
62 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
7ff93f8b 63 MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
225c7b1f
RD
64 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
65 MLX4_DEV_CAP_FLAG_APM = 1 << 17,
66 MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
67 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
68 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
69 MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
70};
71
95d04f07
RD
72enum {
73 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
74 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
75 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
76 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
77 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
78};
79
225c7b1f
RD
80enum mlx4_event {
81 MLX4_EVENT_TYPE_COMP = 0x00,
82 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
83 MLX4_EVENT_TYPE_COMM_EST = 0x02,
84 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
85 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
86 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
87 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
88 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
89 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
90 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
91 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
92 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
93 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
94 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
95 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
96 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
97 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
98 MLX4_EVENT_TYPE_CMD = 0x0a
99};
100
101enum {
102 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
103 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
104};
105
106enum {
107 MLX4_PERM_LOCAL_READ = 1 << 10,
108 MLX4_PERM_LOCAL_WRITE = 1 << 11,
109 MLX4_PERM_REMOTE_READ = 1 << 12,
110 MLX4_PERM_REMOTE_WRITE = 1 << 13,
111 MLX4_PERM_ATOMIC = 1 << 14
112};
113
114enum {
115 MLX4_OPCODE_NOP = 0x00,
116 MLX4_OPCODE_SEND_INVAL = 0x01,
117 MLX4_OPCODE_RDMA_WRITE = 0x08,
118 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
119 MLX4_OPCODE_SEND = 0x0a,
120 MLX4_OPCODE_SEND_IMM = 0x0b,
121 MLX4_OPCODE_LSO = 0x0e,
122 MLX4_OPCODE_RDMA_READ = 0x10,
123 MLX4_OPCODE_ATOMIC_CS = 0x11,
124 MLX4_OPCODE_ATOMIC_FA = 0x12,
125 MLX4_OPCODE_ATOMIC_MASK_CS = 0x14,
126 MLX4_OPCODE_ATOMIC_MASK_FA = 0x15,
127 MLX4_OPCODE_BIND_MW = 0x18,
128 MLX4_OPCODE_FMR = 0x19,
129 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
130 MLX4_OPCODE_CONFIG_CMD = 0x1f,
131
132 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
133 MLX4_RECV_OPCODE_SEND = 0x01,
134 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
135 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
136
137 MLX4_CQE_OPCODE_ERROR = 0x1e,
138 MLX4_CQE_OPCODE_RESIZE = 0x16,
139};
140
141enum {
142 MLX4_STAT_RATE_OFFSET = 5
143};
144
29bdc883
VS
145enum {
146 MLX4_MTT_FLAG_PRESENT = 1
147};
148
93fc9e1b
YP
149enum mlx4_qp_region {
150 MLX4_QP_REGION_FW = 0,
151 MLX4_QP_REGION_ETH_ADDR,
152 MLX4_QP_REGION_FC_ADDR,
153 MLX4_QP_REGION_FC_EXCH,
154 MLX4_NUM_QP_REGION
155};
156
7ff93f8b
YP
157enum mlx4_port_type {
158 MLX4_PORT_TYPE_IB = 1 << 0,
159 MLX4_PORT_TYPE_ETH = 1 << 1,
160};
161
2a2336f8
YP
162enum mlx4_special_vlan_idx {
163 MLX4_NO_VLAN_IDX = 0,
164 MLX4_VLAN_MISS_IDX,
165 MLX4_VLAN_REGULAR
166};
167
93fc9e1b
YP
168enum {
169 MLX4_NUM_FEXCH = 64 * 1024,
170};
171
ea54b10c
JM
172static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
173{
174 return (major << 32) | (minor << 16) | subminor;
175}
176
225c7b1f
RD
177struct mlx4_caps {
178 u64 fw_ver;
179 int num_ports;
5ae2a7a8 180 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 181 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 182 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
183 u64 def_mac[MLX4_MAX_PORTS + 1];
184 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
185 int gid_table_len[MLX4_MAX_PORTS + 1];
186 int pkey_table_len[MLX4_MAX_PORTS + 1];
225c7b1f
RD
187 int local_ca_ack_delay;
188 int num_uars;
189 int bf_reg_size;
190 int bf_regs_per_page;
191 int max_sq_sg;
192 int max_rq_sg;
193 int num_qps;
194 int max_wqes;
195 int max_sq_desc_sz;
196 int max_rq_desc_sz;
197 int max_qp_init_rdma;
198 int max_qp_dest_rdma;
225c7b1f
RD
199 int sqp_start;
200 int num_srqs;
201 int max_srq_wqes;
202 int max_srq_sge;
203 int reserved_srqs;
204 int num_cqs;
205 int max_cqes;
206 int reserved_cqs;
207 int num_eqs;
208 int reserved_eqs;
209 int num_mpts;
210 int num_mtt_segs;
211 int fmr_reserved_mtts;
212 int reserved_mtts;
213 int reserved_mrws;
214 int reserved_uars;
215 int num_mgms;
216 int num_amgms;
217 int reserved_mcgs;
218 int num_qp_per_mgm;
219 int num_pds;
220 int reserved_pds;
221 int mtt_entry_sz;
149983af 222 u32 max_msg_sz;
225c7b1f
RD
223 u32 page_size_cap;
224 u32 flags;
95d04f07
RD
225 u32 bmme_flags;
226 u32 reserved_lkey;
225c7b1f 227 u16 stat_rate_support;
5ae2a7a8 228 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 229 int max_gso_sz;
93fc9e1b
YP
230 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
231 int reserved_qps;
232 int reserved_qps_base[MLX4_NUM_QP_REGION];
233 int log_num_macs;
234 int log_num_vlans;
235 int log_num_prios;
7ff93f8b
YP
236 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
237 u8 supported_type[MLX4_MAX_PORTS + 1];
238 u32 port_mask;
225c7b1f
RD
239};
240
241struct mlx4_buf_list {
242 void *buf;
243 dma_addr_t map;
244};
245
246struct mlx4_buf {
b57aacfa
RD
247 struct mlx4_buf_list direct;
248 struct mlx4_buf_list *page_list;
225c7b1f
RD
249 int nbufs;
250 int npages;
251 int page_shift;
252};
253
254struct mlx4_mtt {
255 u32 first_seg;
256 int order;
257 int page_shift;
258};
259
6296883c
YP
260enum {
261 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
262};
263
264struct mlx4_db_pgdir {
265 struct list_head list;
266 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
267 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
268 unsigned long *bits[2];
269 __be32 *db_page;
270 dma_addr_t db_dma;
271};
272
273struct mlx4_ib_user_db_page;
274
275struct mlx4_db {
276 __be32 *db;
277 union {
278 struct mlx4_db_pgdir *pgdir;
279 struct mlx4_ib_user_db_page *user_page;
280 } u;
281 dma_addr_t dma;
282 int index;
283 int order;
284};
285
38ae6a53
YP
286struct mlx4_hwq_resources {
287 struct mlx4_db db;
288 struct mlx4_mtt mtt;
289 struct mlx4_buf buf;
290};
291
225c7b1f
RD
292struct mlx4_mr {
293 struct mlx4_mtt mtt;
294 u64 iova;
295 u64 size;
296 u32 key;
297 u32 pd;
298 u32 access;
299 int enabled;
300};
301
8ad11fb6
JM
302struct mlx4_fmr {
303 struct mlx4_mr mr;
304 struct mlx4_mpt_entry *mpt;
305 __be64 *mtts;
306 dma_addr_t dma_handle;
307 int max_pages;
308 int max_maps;
309 int maps;
310 u8 page_shift;
311};
312
225c7b1f
RD
313struct mlx4_uar {
314 unsigned long pfn;
315 int index;
316};
317
318struct mlx4_cq {
319 void (*comp) (struct mlx4_cq *);
320 void (*event) (struct mlx4_cq *, enum mlx4_event);
321
322 struct mlx4_uar *uar;
323
324 u32 cons_index;
325
326 __be32 *set_ci_db;
327 __be32 *arm_db;
328 int arm_sn;
329
330 int cqn;
331
332 atomic_t refcount;
333 struct completion free;
334};
335
336struct mlx4_qp {
337 void (*event) (struct mlx4_qp *, enum mlx4_event);
338
339 int qpn;
340
341 atomic_t refcount;
342 struct completion free;
343};
344
345struct mlx4_srq {
346 void (*event) (struct mlx4_srq *, enum mlx4_event);
347
348 int srqn;
349 int max;
350 int max_gs;
351 int wqe_shift;
352
353 atomic_t refcount;
354 struct completion free;
355};
356
357struct mlx4_av {
358 __be32 port_pd;
359 u8 reserved1;
360 u8 g_slid;
361 __be16 dlid;
362 u8 reserved2;
363 u8 gid_index;
364 u8 stat_rate;
365 u8 hop_limit;
366 __be32 sl_tclass_flowlabel;
367 u8 dgid[16];
368};
369
370struct mlx4_dev {
371 struct pci_dev *pdev;
372 unsigned long flags;
373 struct mlx4_caps caps;
374 struct radix_tree_root qp_table_tree;
cd9281d8
JM
375 u32 rev_id;
376 char board_id[MLX4_BOARD_ID_LEN];
225c7b1f
RD
377};
378
379struct mlx4_init_port_param {
380 int set_guid0;
381 int set_node_guid;
382 int set_si_guid;
383 u16 mtu;
384 int port_width_cap;
385 u16 vl_cap;
386 u16 max_gid;
387 u16 max_pkey;
388 u64 guid0;
389 u64 node_guid;
390 u64 si_guid;
391};
392
7ff93f8b
YP
393#define mlx4_foreach_port(port, dev, type) \
394 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
395 if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
396 ~(dev)->caps.port_mask) & 1 << ((port) - 1))
397
225c7b1f
RD
398int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
399 struct mlx4_buf *buf);
400void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
401static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
402{
313abe55 403 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 404 return buf->direct.buf + offset;
1c69fc2a 405 else
b57aacfa 406 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
407 (offset & (PAGE_SIZE - 1));
408}
225c7b1f
RD
409
410int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
411void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
412
413int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
414void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
415
416int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
417 struct mlx4_mtt *mtt);
418void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
419u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
420
421int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
422 int npages, int page_shift, struct mlx4_mr *mr);
423void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
424int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
425int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
426 int start_index, int npages, u64 *page_list);
427int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
428 struct mlx4_buf *buf);
429
6296883c
YP
430int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
431void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
432
38ae6a53
YP
433int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
434 int size, int max_direct);
435void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
436 int size);
437
225c7b1f 438int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1
YP
439 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
440 int collapsed);
225c7b1f
RD
441void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
442
a3cdcbfa
YP
443int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
444void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
445
446int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
225c7b1f
RD
447void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
448
449int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
450 u64 db_rec, struct mlx4_srq *srq);
451void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
452int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 453int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 454
5ae2a7a8 455int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
456int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
457
521e575b
RL
458int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
459 int block_mcast_loopback);
225c7b1f
RD
460int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
461
2a2336f8
YP
462int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *index);
463void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int index);
464
465int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
466void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
467
8ad11fb6
JM
468int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
469 int npages, u64 iova, u32 *lkey, u32 *rkey);
470int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
471 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
472int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
473void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
474 u32 *lkey, u32 *rkey);
475int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
476int mlx4_SYNC_TPT(struct mlx4_dev *dev);
477
225c7b1f 478#endif /* MLX4_DEVICE_H */