genirq: Introduce IRQD_AFFINITY_MANAGED flag
[linux-block.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 70 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
e9849777 75 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
e9849777 101 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 102};
950f4427 103
44247184
TG
104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 109
8f53f924
TG
110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
3b8249e7
TG
112/*
113 * Return value for chip->irq_set_affinity()
114 *
9df872fa
JL
115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
3b8249e7
TG
120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 124 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
125};
126
5b912c10 127struct msi_desc;
08a543ad 128struct irq_domain;
6a6de9ef 129
ff7dcd44 130/**
0d0b4c86
JL
131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
449e9cae 134 * @node: node index useful for balancing
af7080e0 135 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
136 * @affinity: IRQ affinity on SMP. If this is an IPI
137 * related irq, then this is the mask of the
138 * CPUs to which an IPI can be sent.
b237721c 139 * @msi_desc: MSI descriptor
f256c9a0 140 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
141 */
142struct irq_common_data {
b354286e 143 unsigned int __private state_use_accessors;
449e9cae
JL
144#ifdef CONFIG_NUMA
145 unsigned int node;
146#endif
af7080e0 147 void *handler_data;
b237721c 148 struct msi_desc *msi_desc;
9df872fa 149 cpumask_var_t affinity;
f256c9a0
QY
150#ifdef CONFIG_GENERIC_IRQ_IPI
151 unsigned int ipi_offset;
152#endif
0d0b4c86
JL
153};
154
155/**
156 * struct irq_data - per irq chip data passed down to chip functions
966dc736 157 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 158 * @irq: interrupt number
08a543ad 159 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 160 * @common: point to data shared by all irqchips
ff7dcd44 161 * @chip: low level interrupt hardware access
08a543ad
GL
162 * @domain: Interrupt translation domain; responsible for mapping
163 * between hwirq number and linux irq number.
f8264e34
JL
164 * @parent_data: pointer to parent struct irq_data to support hierarchy
165 * irq_domain
ff7dcd44
TG
166 * @chip_data: platform-specific per-chip private data for the chip
167 * methods, to allow shared chip implementations
ff7dcd44
TG
168 */
169struct irq_data {
966dc736 170 u32 mask;
ff7dcd44 171 unsigned int irq;
08a543ad 172 unsigned long hwirq;
0d0b4c86 173 struct irq_common_data *common;
ff7dcd44 174 struct irq_chip *chip;
08a543ad 175 struct irq_domain *domain;
f8264e34
JL
176#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
177 struct irq_data *parent_data;
178#endif
ff7dcd44 179 void *chip_data;
ff7dcd44
TG
180};
181
f230b6d5 182/*
0d0b4c86 183 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 184 *
876dbd4c 185 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 186 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
187 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
188 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 189 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 190 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
191 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
192 * from suspend
e1ef8241
TG
193 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
194 * context
32f4125e
TG
195 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
196 * IRQD_IRQ_MASKED - Masked state of the interrupt
197 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 198 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 199 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 200 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
f230b6d5
TG
201 */
202enum {
876dbd4c 203 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
204 IRQD_SETAFFINITY_PENDING = (1 << 8),
205 IRQD_NO_BALANCING = (1 << 10),
206 IRQD_PER_CPU = (1 << 11),
2bdd1055 207 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 208 IRQD_LEVEL = (1 << 13),
7f94226f 209 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 210 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 211 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
212 IRQD_IRQ_MASKED = (1 << 17),
213 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 214 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 215 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 216 IRQD_AFFINITY_MANAGED = (1 << 21),
f230b6d5
TG
217};
218
b354286e 219#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 220
f230b6d5
TG
221static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
222{
0d0b4c86 223 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
224}
225
a005677b
TG
226static inline bool irqd_is_per_cpu(struct irq_data *d)
227{
0d0b4c86 228 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
229}
230
231static inline bool irqd_can_balance(struct irq_data *d)
232{
0d0b4c86 233 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
234}
235
2bdd1055
TG
236static inline bool irqd_affinity_was_set(struct irq_data *d)
237{
0d0b4c86 238 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
239}
240
ee38c04b
TG
241static inline void irqd_mark_affinity_was_set(struct irq_data *d)
242{
0d0b4c86 243 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
244}
245
876dbd4c
TG
246static inline u32 irqd_get_trigger_type(struct irq_data *d)
247{
0d0b4c86 248 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
249}
250
251/*
252 * Must only be called inside irq_chip.irq_set_type() functions.
253 */
254static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
255{
0d0b4c86
JL
256 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
257 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
258}
259
260static inline bool irqd_is_level_type(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
263}
264
7f94226f
TG
265static inline bool irqd_is_wakeup_set(struct irq_data *d)
266{
0d0b4c86 267 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
268}
269
e1ef8241
TG
270static inline bool irqd_can_move_in_process_context(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
273}
274
801a0e9a
TG
275static inline bool irqd_irq_disabled(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
278}
279
32f4125e
TG
280static inline bool irqd_irq_masked(struct irq_data *d)
281{
0d0b4c86 282 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
283}
284
285static inline bool irqd_irq_inprogress(struct irq_data *d)
286{
0d0b4c86 287 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
288}
289
b76f1674
TG
290static inline bool irqd_is_wakeup_armed(struct irq_data *d)
291{
0d0b4c86 292 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
293}
294
fc569712
TG
295static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
296{
297 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
298}
299
300static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
301{
302 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
303}
304
305static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
306{
307 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
308}
b76f1674 309
9c255583
TG
310static inline bool irqd_affinity_is_managed(struct irq_data *d)
311{
312 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
313}
314
b354286e
BF
315#undef __irqd_to_state
316
a699e4e4
GL
317static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
318{
319 return d->hwirq;
320}
321
8fee5c36 322/**
6a6de9ef 323 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
324 *
325 * @name: name for /proc/interrupts
f8822657
TG
326 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
327 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
328 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
329 * @irq_disable: disable the interrupt
330 * @irq_ack: start of a new interrupt
331 * @irq_mask: mask an interrupt source
332 * @irq_mask_ack: ack and mask an interrupt source
333 * @irq_unmask: unmask an interrupt source
334 * @irq_eoi: end of interrupt
335 * @irq_set_affinity: set the CPU affinity on SMP machines
336 * @irq_retrigger: resend an IRQ to the CPU
337 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
338 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
339 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
340 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
341 * @irq_cpu_online: configure an interrupt source for a secondary CPU
342 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
343 * @irq_suspend: function called from core code on suspend once per
344 * chip, when one or more interrupts are installed
345 * @irq_resume: function called from core code on resume once per chip,
346 * when one ore more interrupts are installed
cfefd21e 347 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 348 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 349 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
350 * @irq_request_resources: optional to request resources before calling
351 * any other callback related to this irq
352 * @irq_release_resources: optional to release resources acquired with
353 * irq_request_resources
515085ef 354 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 355 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
356 * @irq_get_irqchip_state: return the internal state of an interrupt
357 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 358 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
359 * @ipi_send_single: send a single IPI to destination cpus
360 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 361 * @flags: chip specific flags
1da177e4 362 */
6a6de9ef
TG
363struct irq_chip {
364 const char *name;
f8822657
TG
365 unsigned int (*irq_startup)(struct irq_data *data);
366 void (*irq_shutdown)(struct irq_data *data);
367 void (*irq_enable)(struct irq_data *data);
368 void (*irq_disable)(struct irq_data *data);
369
370 void (*irq_ack)(struct irq_data *data);
371 void (*irq_mask)(struct irq_data *data);
372 void (*irq_mask_ack)(struct irq_data *data);
373 void (*irq_unmask)(struct irq_data *data);
374 void (*irq_eoi)(struct irq_data *data);
375
376 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
377 int (*irq_retrigger)(struct irq_data *data);
378 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
379 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
380
381 void (*irq_bus_lock)(struct irq_data *data);
382 void (*irq_bus_sync_unlock)(struct irq_data *data);
383
0fdb4b25
DD
384 void (*irq_cpu_online)(struct irq_data *data);
385 void (*irq_cpu_offline)(struct irq_data *data);
386
cfefd21e
TG
387 void (*irq_suspend)(struct irq_data *data);
388 void (*irq_resume)(struct irq_data *data);
389 void (*irq_pm_shutdown)(struct irq_data *data);
390
d0051816
TG
391 void (*irq_calc_mask)(struct irq_data *data);
392
ab7798ff 393 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
394 int (*irq_request_resources)(struct irq_data *data);
395 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 396
515085ef 397 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 398 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 399
1b7047ed
MZ
400 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
401 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
402
0a4377de
JL
403 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
404
34dc1ae1
QY
405 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
406 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
407
2bff17ad 408 unsigned long flags;
1da177e4
LT
409};
410
d4d5e089
TG
411/*
412 * irq_chip specific flags
413 *
77694b40
TG
414 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
415 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 416 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
417 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
418 * when irq enabled
60f96b41 419 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 420 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 421 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
422 */
423enum {
424 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 425 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 426 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 427 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 428 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 429 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 430 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
431};
432
e144710b 433#include <linux/irqdesc.h>
0b8f1efa 434
34ffdb72
IM
435/*
436 * Pick up the arch-dependent methods:
437 */
438#include <asm/hw_irq.h>
1da177e4 439
b683de2b
TG
440#ifndef NR_IRQS_LEGACY
441# define NR_IRQS_LEGACY 0
442#endif
443
1318a481
TG
444#ifndef ARCH_IRQ_INIT_FLAGS
445# define ARCH_IRQ_INIT_FLAGS 0
446#endif
447
c1594b77 448#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 449
e144710b 450struct irqaction;
06fcb0c6 451extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 452extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
453extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
454extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 455
0fdb4b25
DD
456extern void irq_cpu_online(void);
457extern void irq_cpu_offline(void);
01f8fa4f
TG
458extern int irq_set_affinity_locked(struct irq_data *data,
459 const struct cpumask *cpumask, bool force);
0a4377de 460extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 461
f1e0bb0a
YY
462extern void irq_migrate_all_off_this_cpu(void);
463
3a3856d0 464#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
465void irq_move_irq(struct irq_data *data);
466void irq_move_masked_irq(struct irq_data *data);
e144710b 467#else
a439520f
TG
468static inline void irq_move_irq(struct irq_data *data) { }
469static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 470#endif
54d5d424 471
1da177e4 472extern int no_irq_affinity;
1da177e4 473
293a7a0a
TG
474#ifdef CONFIG_HARDIRQS_SW_RESEND
475int irq_set_parent(int irq, int parent_irq);
476#else
477static inline int irq_set_parent(int irq, int parent_irq)
478{
479 return 0;
480}
481#endif
482
6a6de9ef
TG
483/*
484 * Built-in IRQ handlers for various IRQ types,
bebd04cc 485 * callable via desc->handle_irq()
6a6de9ef 486 */
bd0b9ac4
TG
487extern void handle_level_irq(struct irq_desc *desc);
488extern void handle_fasteoi_irq(struct irq_desc *desc);
489extern void handle_edge_irq(struct irq_desc *desc);
490extern void handle_edge_eoi_irq(struct irq_desc *desc);
491extern void handle_simple_irq(struct irq_desc *desc);
492extern void handle_percpu_irq(struct irq_desc *desc);
493extern void handle_percpu_devid_irq(struct irq_desc *desc);
494extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 495extern void handle_nested_irq(unsigned int irq);
6a6de9ef 496
515085ef 497extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17 498#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
499extern void irq_chip_enable_parent(struct irq_data *data);
500extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
501extern void irq_chip_ack_parent(struct irq_data *data);
502extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
503extern void irq_chip_mask_parent(struct irq_data *data);
504extern void irq_chip_unmask_parent(struct irq_data *data);
505extern void irq_chip_eoi_parent(struct irq_data *data);
506extern int irq_chip_set_affinity_parent(struct irq_data *data,
507 const struct cpumask *dest,
508 bool force);
08b55e2a 509extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
510extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
511 void *vcpu_info);
b7560de1 512extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
513#endif
514
6a6de9ef 515/* Handling of unhandled and spurious interrupts: */
0dcdbc97 516extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 517
a4633adc 518
6a6de9ef
TG
519/* Enable/disable irq debugging output: */
520extern int noirqdebug_setup(char *str);
521
522/* Checks whether the interrupt can be requested by request_irq(): */
523extern int can_request_irq(unsigned int irq, unsigned long irqflags);
524
f8b5473f 525/* Dummy irq-chip implementations: */
6a6de9ef 526extern struct irq_chip no_irq_chip;
f8b5473f 527extern struct irq_chip dummy_irq_chip;
6a6de9ef 528
145fc655 529extern void
3836ca08 530irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
531 irq_flow_handler_t handle, const char *name);
532
3836ca08
TG
533static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
534 irq_flow_handler_t handle)
535{
536 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
537}
538
31d9d9b6 539extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
540extern int irq_set_percpu_devid_partition(unsigned int irq,
541 const struct cpumask *affinity);
542extern int irq_get_percpu_devid_partition(unsigned int irq,
543 struct cpumask *affinity);
31d9d9b6 544
6a6de9ef 545extern void
3836ca08 546__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 547 const char *name);
1da177e4 548
6a6de9ef 549static inline void
3836ca08 550irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 551{
3836ca08 552 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
553}
554
555/*
556 * Set a highlevel chained flow handler for a given IRQ.
557 * (a chained handler is automatically enabled and set to
7f1b1244 558 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
559 */
560static inline void
3836ca08 561irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 562{
3836ca08 563 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
564}
565
3b0f95be
RK
566/*
567 * Set a highlevel chained flow handler and its data for a given IRQ.
568 * (a chained handler is automatically enabled and set to
569 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
570 */
571void
572irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
573 void *data);
574
44247184
TG
575void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
576
577static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
578{
579 irq_modify_status(irq, 0, set);
580}
581
582static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
583{
584 irq_modify_status(irq, clr, 0);
585}
586
a0cd9ca2 587static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
588{
589 irq_modify_status(irq, 0, IRQ_NOPROBE);
590}
591
a0cd9ca2 592static inline void irq_set_probe(unsigned int irq)
44247184
TG
593{
594 irq_modify_status(irq, IRQ_NOPROBE, 0);
595}
46f4f8f6 596
7f1b1244
PM
597static inline void irq_set_nothread(unsigned int irq)
598{
599 irq_modify_status(irq, 0, IRQ_NOTHREAD);
600}
601
602static inline void irq_set_thread(unsigned int irq)
603{
604 irq_modify_status(irq, IRQ_NOTHREAD, 0);
605}
606
6f91a52d
TG
607static inline void irq_set_nested_thread(unsigned int irq, bool nest)
608{
609 if (nest)
610 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
611 else
612 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
613}
614
31d9d9b6
MZ
615static inline void irq_set_percpu_devid_flags(unsigned int irq)
616{
617 irq_set_status_flags(irq,
618 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
619 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
620}
621
3a16d713 622/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
623extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
624extern int irq_set_handler_data(unsigned int irq, void *data);
625extern int irq_set_chip_data(unsigned int irq, void *data);
626extern int irq_set_irq_type(unsigned int irq, unsigned int type);
627extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
628extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
629 struct msi_desc *entry);
f303a6dd 630extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 631
a0cd9ca2 632static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
633{
634 struct irq_data *d = irq_get_irq_data(irq);
635 return d ? d->chip : NULL;
636}
637
638static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
639{
640 return d->chip;
641}
642
a0cd9ca2 643static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
644{
645 struct irq_data *d = irq_get_irq_data(irq);
646 return d ? d->chip_data : NULL;
647}
648
649static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
650{
651 return d->chip_data;
652}
653
a0cd9ca2 654static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
655{
656 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 657 return d ? d->common->handler_data : NULL;
f303a6dd
TG
658}
659
a0cd9ca2 660static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 661{
af7080e0 662 return d->common->handler_data;
f303a6dd
TG
663}
664
a0cd9ca2 665static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
666{
667 struct irq_data *d = irq_get_irq_data(irq);
b237721c 668 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
669}
670
c391f262 671static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 672{
b237721c 673 return d->common->msi_desc;
f303a6dd
TG
674}
675
1f6236bf
JMC
676static inline u32 irq_get_trigger_type(unsigned int irq)
677{
678 struct irq_data *d = irq_get_irq_data(irq);
679 return d ? irqd_get_trigger_type(d) : 0;
680}
681
449e9cae 682static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 683{
449e9cae 684#ifdef CONFIG_NUMA
6783011b 685 return d->node;
449e9cae
JL
686#else
687 return 0;
688#endif
689}
690
691static inline int irq_data_get_node(struct irq_data *d)
692{
693 return irq_common_data_get_node(d->common);
6783011b
JL
694}
695
c64301a2
JL
696static inline struct cpumask *irq_get_affinity_mask(int irq)
697{
698 struct irq_data *d = irq_get_irq_data(irq);
699
9df872fa 700 return d ? d->common->affinity : NULL;
c64301a2
JL
701}
702
703static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
704{
9df872fa 705 return d->common->affinity;
c64301a2
JL
706}
707
62a08ae2
TG
708unsigned int arch_dynirq_lower_bound(unsigned int from);
709
b6873807
SAS
710int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
711 struct module *owner);
712
ec53cf23
PG
713/* use macros to avoid needing export.h for THIS_MODULE */
714#define irq_alloc_descs(irq, from, cnt, node) \
715 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 716
ec53cf23
PG
717#define irq_alloc_desc(node) \
718 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 719
ec53cf23
PG
720#define irq_alloc_desc_at(at, node) \
721 irq_alloc_descs(at, at, 1, node)
1f5a5b87 722
ec53cf23
PG
723#define irq_alloc_desc_from(from, node) \
724 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 725
51906e77
AG
726#define irq_alloc_descs_from(from, cnt, node) \
727 irq_alloc_descs(-1, from, cnt, node)
728
ec53cf23 729void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
730static inline void irq_free_desc(unsigned int irq)
731{
732 irq_free_descs(irq, 1);
733}
734
7b6ef126
TG
735#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
736unsigned int irq_alloc_hwirqs(int cnt, int node);
737static inline unsigned int irq_alloc_hwirq(int node)
738{
739 return irq_alloc_hwirqs(1, node);
740}
741void irq_free_hwirqs(unsigned int from, int cnt);
742static inline void irq_free_hwirq(unsigned int irq)
743{
744 return irq_free_hwirqs(irq, 1);
745}
746int arch_setup_hwirq(unsigned int irq, int node);
747void arch_teardown_hwirq(unsigned int irq);
748#endif
749
c940e01c
TG
750#ifdef CONFIG_GENERIC_IRQ_LEGACY
751void irq_init_desc(unsigned int irq);
752#endif
753
7d828062
TG
754/**
755 * struct irq_chip_regs - register offsets for struct irq_gci
756 * @enable: Enable register offset to reg_base
757 * @disable: Disable register offset to reg_base
758 * @mask: Mask register offset to reg_base
759 * @ack: Ack register offset to reg_base
760 * @eoi: Eoi register offset to reg_base
761 * @type: Type configuration register offset to reg_base
762 * @polarity: Polarity configuration register offset to reg_base
763 */
764struct irq_chip_regs {
765 unsigned long enable;
766 unsigned long disable;
767 unsigned long mask;
768 unsigned long ack;
769 unsigned long eoi;
770 unsigned long type;
771 unsigned long polarity;
772};
773
774/**
775 * struct irq_chip_type - Generic interrupt chip instance for a flow type
776 * @chip: The real interrupt chip which provides the callbacks
777 * @regs: Register offsets for this chip
778 * @handler: Flow handler associated with this chip
779 * @type: Chip can handle these flow types
899f0e66
GF
780 * @mask_cache_priv: Cached mask register private to the chip type
781 * @mask_cache: Pointer to cached mask register
7d828062
TG
782 *
783 * A irq_generic_chip can have several instances of irq_chip_type when
784 * it requires different functions and register offsets for different
785 * flow types.
786 */
787struct irq_chip_type {
788 struct irq_chip chip;
789 struct irq_chip_regs regs;
790 irq_flow_handler_t handler;
791 u32 type;
899f0e66
GF
792 u32 mask_cache_priv;
793 u32 *mask_cache;
7d828062
TG
794};
795
796/**
797 * struct irq_chip_generic - Generic irq chip data structure
798 * @lock: Lock to protect register and cache data access
799 * @reg_base: Register base address (virtual)
2b280376
KC
800 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
801 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
802 * @suspend: Function called from core code on suspend once per
803 * chip; can be useful instead of irq_chip::suspend to
804 * handle chip details even when no interrupts are in use
805 * @resume: Function called from core code on resume once per chip;
806 * can be useful instead of irq_chip::suspend to handle
807 * chip details even when no interrupts are in use
7d828062
TG
808 * @irq_base: Interrupt base nr for this chip
809 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 810 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
811 * @type_cache: Cached type register
812 * @polarity_cache: Cached polarity register
813 * @wake_enabled: Interrupt can wakeup from suspend
814 * @wake_active: Interrupt is marked as an wakeup from suspend source
815 * @num_ct: Number of available irq_chip_type instances (usually 1)
816 * @private: Private data for non generic chip callbacks
088f40b7 817 * @installed: bitfield to denote installed interrupts
e8bd834f 818 * @unused: bitfield to denote unused interrupts
088f40b7 819 * @domain: irq domain pointer
cfefd21e 820 * @list: List head for keeping track of instances
7d828062
TG
821 * @chip_types: Array of interrupt irq_chip_types
822 *
823 * Note, that irq_chip_generic can have multiple irq_chip_type
824 * implementations which can be associated to a particular irq line of
825 * an irq_chip_generic instance. That allows to share and protect
826 * state in an irq_chip_generic instance when we need to implement
827 * different flow mechanisms (level/edge) for it.
828 */
829struct irq_chip_generic {
830 raw_spinlock_t lock;
831 void __iomem *reg_base;
2b280376
KC
832 u32 (*reg_readl)(void __iomem *addr);
833 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
834 void (*suspend)(struct irq_chip_generic *gc);
835 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
836 unsigned int irq_base;
837 unsigned int irq_cnt;
838 u32 mask_cache;
839 u32 type_cache;
840 u32 polarity_cache;
841 u32 wake_enabled;
842 u32 wake_active;
843 unsigned int num_ct;
844 void *private;
088f40b7 845 unsigned long installed;
e8bd834f 846 unsigned long unused;
088f40b7 847 struct irq_domain *domain;
cfefd21e 848 struct list_head list;
7d828062
TG
849 struct irq_chip_type chip_types[0];
850};
851
852/**
853 * enum irq_gc_flags - Initialization flags for generic irq chips
854 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
855 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
856 * irq chips which need to call irq_set_wake() on
857 * the parent irq. Usually GPIO implementations
af80b0fe 858 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 859 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 860 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
861 */
862enum irq_gc_flags {
863 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
864 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 865 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 866 IRQ_GC_NO_MASK = 1 << 3,
b7905595 867 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
868};
869
088f40b7
TG
870/*
871 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
872 * @irqs_per_chip: Number of interrupts per chip
873 * @num_chips: Number of chips
874 * @irq_flags_to_set: IRQ* flags to set on irq setup
875 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
876 * @gc_flags: Generic chip specific setup flags
877 * @gc: Array of pointers to generic interrupt chips
878 */
879struct irq_domain_chip_generic {
880 unsigned int irqs_per_chip;
881 unsigned int num_chips;
882 unsigned int irq_flags_to_clear;
883 unsigned int irq_flags_to_set;
884 enum irq_gc_flags gc_flags;
885 struct irq_chip_generic *gc[0];
886};
887
7d828062
TG
888/* Generic chip callback functions */
889void irq_gc_noop(struct irq_data *d);
890void irq_gc_mask_disable_reg(struct irq_data *d);
891void irq_gc_mask_set_bit(struct irq_data *d);
892void irq_gc_mask_clr_bit(struct irq_data *d);
893void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
894void irq_gc_ack_set_bit(struct irq_data *d);
895void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
896void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
897void irq_gc_eoi(struct irq_data *d);
898int irq_gc_set_wake(struct irq_data *d, unsigned int on);
899
900/* Setup functions for irq_chip_generic */
a5152c8a
BB
901int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
902 irq_hw_number_t hw_irq);
7d828062
TG
903struct irq_chip_generic *
904irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
905 void __iomem *reg_base, irq_flow_handler_t handler);
906void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
907 enum irq_gc_flags flags, unsigned int clr,
908 unsigned int set);
909int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
910void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
911 unsigned int clr, unsigned int set);
7d828062 912
088f40b7
TG
913struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
914int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
915 int num_ct, const char *name,
916 irq_flow_handler_t handler,
917 unsigned int clr, unsigned int set,
918 enum irq_gc_flags flags);
919
920
7d828062
TG
921static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
922{
923 return container_of(d->chip, struct irq_chip_type, chip);
924}
925
926#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
927
928#ifdef CONFIG_SMP
929static inline void irq_gc_lock(struct irq_chip_generic *gc)
930{
931 raw_spin_lock(&gc->lock);
932}
933
934static inline void irq_gc_unlock(struct irq_chip_generic *gc)
935{
936 raw_spin_unlock(&gc->lock);
937}
938#else
939static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
940static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
941#endif
942
332fd7c4
KC
943static inline void irq_reg_writel(struct irq_chip_generic *gc,
944 u32 val, int reg_offset)
945{
2b280376
KC
946 if (gc->reg_writel)
947 gc->reg_writel(val, gc->reg_base + reg_offset);
948 else
949 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
950}
951
952static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
953 int reg_offset)
954{
2b280376
KC
955 if (gc->reg_readl)
956 return gc->reg_readl(gc->reg_base + reg_offset);
957 else
958 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
959}
960
d17bf24e
QY
961/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
962#define INVALID_HWIRQ (~0UL)
f9bce791 963irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
964int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
965int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
966int ipi_send_single(unsigned int virq, unsigned int cpu);
967int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 968
06fcb0c6 969#endif /* _LINUX_IRQ_H */