mm: Don't pin ZERO_PAGE in pin_user_pages()
[linux-block.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
1da177e4
LT
13#include <linux/cache.h>
14#include <linux/spinlock.h>
15#include <linux/cpumask.h>
75ffc007 16#include <linux/irqhandler.h>
908dcecd 17#include <linux/irqreturn.h>
dd3a1db9 18#include <linux/irqnr.h>
503e5763 19#include <linux/topology.h>
332fd7c4 20#include <linux/io.h>
707188f5 21#include <linux/slab.h>
1da177e4
LT
22
23#include <asm/irq.h>
24#include <asm/ptrace.h>
7d12e780 25#include <asm/irq_regs.h>
1da177e4 26
ab7798ff 27struct seq_file;
ec53cf23 28struct module;
515085ef 29struct msi_msg;
bec04037 30struct irq_affinity_desc;
1b7047ed 31enum irqchip_irq_state;
57a58a94 32
1da177e4
LT
33/*
34 * IRQ line status.
6e213616 35 *
5d4d8fc9
TG
36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
37 *
38 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
46 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
51 *
5d4d8fc9
TG
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
53 *
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
0911f124 57 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
62 * request_irq()
7f1b1244 63 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
65 * request/setup_irq()
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 68 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
70 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
e9849777 73 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
83cfac95 74 * IRQ_HIDDEN - Don't show up in /proc/interrupts
c2b1063e 75 * IRQ_NO_DEBUG - Exclude from note_interrupt() debugging
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
e9849777 101 IRQ_DISABLE_UNLAZY = (1 << 19),
83cfac95 102 IRQ_HIDDEN = (1 << 20),
c2b1063e 103 IRQ_NO_DEBUG = (1 << 21),
5d4d8fc9 104};
950f4427 105
44247184
TG
106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
83cfac95 110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY | IRQ_HIDDEN)
44247184 111
8f53f924
TG
112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
3b8249e7
TG
114/*
115 * Return value for chip->irq_set_affinity()
116 *
9df872fa
JL
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
a359f757 121 * all descendant irqchips.
3b8249e7
TG
122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 126 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
127};
128
5b912c10 129struct msi_desc;
08a543ad 130struct irq_domain;
6a6de9ef 131
ff7dcd44 132/**
0d0b4c86
JL
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
449e9cae 136 * @node: node index useful for balancing
af7080e0 137 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
0d3f5425
TG
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
b237721c 144 * @msi_desc: MSI descriptor
f256c9a0 145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
146 */
147struct irq_common_data {
b354286e 148 unsigned int __private state_use_accessors;
449e9cae
JL
149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
af7080e0 152 void *handler_data;
b237721c 153 struct msi_desc *msi_desc;
aa081358 154#ifdef CONFIG_SMP
9df872fa 155 cpumask_var_t affinity;
aa081358 156#endif
0d3f5425
TG
157#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
158 cpumask_var_t effective_affinity;
159#endif
f256c9a0
QY
160#ifdef CONFIG_GENERIC_IRQ_IPI
161 unsigned int ipi_offset;
162#endif
0d0b4c86
JL
163};
164
165/**
166 * struct irq_data - per irq chip data passed down to chip functions
966dc736 167 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 168 * @irq: interrupt number
08a543ad 169 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 170 * @common: point to data shared by all irqchips
ff7dcd44 171 * @chip: low level interrupt hardware access
08a543ad
GL
172 * @domain: Interrupt translation domain; responsible for mapping
173 * between hwirq number and linux irq number.
f8264e34
JL
174 * @parent_data: pointer to parent struct irq_data to support hierarchy
175 * irq_domain
ff7dcd44
TG
176 * @chip_data: platform-specific per-chip private data for the chip
177 * methods, to allow shared chip implementations
ff7dcd44
TG
178 */
179struct irq_data {
966dc736 180 u32 mask;
ff7dcd44 181 unsigned int irq;
08a543ad 182 unsigned long hwirq;
0d0b4c86 183 struct irq_common_data *common;
ff7dcd44 184 struct irq_chip *chip;
08a543ad 185 struct irq_domain *domain;
f8264e34
JL
186#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
187 struct irq_data *parent_data;
188#endif
ff7dcd44 189 void *chip_data;
ff7dcd44
TG
190};
191
f230b6d5 192/*
0d0b4c86 193 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 194 *
876dbd4c 195 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 196 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 197 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
198 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
199 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 200 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 201 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
202 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
203 * from suspend
551417af 204 * IRQD_MOVE_PCNTXT - Interrupt can be moved in process
e1ef8241 205 * context
32f4125e
TG
206 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
207 * IRQD_IRQ_MASKED - Masked state of the interrupt
208 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 209 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 210 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 211 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 212 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
213 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
214 * mask. Applies only to affinity managed irqs.
d52dd441 215 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
4f8413a3 216 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
69790ba9 217 * IRQD_CAN_RESERVE - Can use reservation mode
6f1a4891
TG
218 * IRQD_MSI_NOMASK_QUIRK - Non-maskable MSI quirk for affinity change
219 * required
c16816ac
TG
220 * IRQD_HANDLE_ENFORCE_IRQCTX - Enforce that handle_irq_*() is only invoked
221 * from actual interrupt context.
f0c7baca
TG
222 * IRQD_AFFINITY_ON_ACTIVATE - Affinity is set on activation. Don't call
223 * irq_chip::irq_set_affinity() when deactivated.
90428a8e
MS
224 * IRQD_IRQ_ENABLED_ON_SUSPEND - Interrupt is enabled on suspend by irq pm if
225 * irqchip have flag IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND set.
f230b6d5
TG
226 */
227enum {
876dbd4c 228 IRQD_TRIGGER_MASK = 0xf,
a005677b 229 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 230 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
231 IRQD_NO_BALANCING = (1 << 10),
232 IRQD_PER_CPU = (1 << 11),
2bdd1055 233 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 234 IRQD_LEVEL = (1 << 13),
7f94226f 235 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 236 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 237 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
238 IRQD_IRQ_MASKED = (1 << 17),
239 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 240 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 241 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 242 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 243 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 244 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 245 IRQD_SINGLE_TARGET = (1 << 24),
4f8413a3 246 IRQD_DEFAULT_TRIGGER_SET = (1 << 25),
69790ba9 247 IRQD_CAN_RESERVE = (1 << 26),
6f1a4891 248 IRQD_MSI_NOMASK_QUIRK = (1 << 27),
c16816ac 249 IRQD_HANDLE_ENFORCE_IRQCTX = (1 << 28),
f0c7baca 250 IRQD_AFFINITY_ON_ACTIVATE = (1 << 29),
90428a8e 251 IRQD_IRQ_ENABLED_ON_SUSPEND = (1 << 30),
f230b6d5
TG
252};
253
b354286e 254#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 255
f230b6d5
TG
256static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
257{
0d0b4c86 258 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
259}
260
a005677b
TG
261static inline bool irqd_is_per_cpu(struct irq_data *d)
262{
0d0b4c86 263 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
264}
265
266static inline bool irqd_can_balance(struct irq_data *d)
267{
0d0b4c86 268 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
269}
270
2bdd1055
TG
271static inline bool irqd_affinity_was_set(struct irq_data *d)
272{
0d0b4c86 273 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
274}
275
ee38c04b
TG
276static inline void irqd_mark_affinity_was_set(struct irq_data *d)
277{
0d0b4c86 278 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
279}
280
4f8413a3
MZ
281static inline bool irqd_trigger_type_was_set(struct irq_data *d)
282{
283 return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
284}
285
876dbd4c
TG
286static inline u32 irqd_get_trigger_type(struct irq_data *d)
287{
0d0b4c86 288 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
289}
290
291/*
4f8413a3
MZ
292 * Must only be called inside irq_chip.irq_set_type() functions or
293 * from the DT/ACPI setup code.
876dbd4c
TG
294 */
295static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
296{
0d0b4c86
JL
297 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
298 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
4f8413a3 299 __irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
876dbd4c
TG
300}
301
302static inline bool irqd_is_level_type(struct irq_data *d)
303{
0d0b4c86 304 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
305}
306
d52dd441
TG
307/*
308 * Must only be called of irqchip.irq_set_affinity() or low level
a359f757 309 * hierarchy domain allocation functions.
d52dd441
TG
310 */
311static inline void irqd_set_single_target(struct irq_data *d)
312{
313 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
314}
315
316static inline bool irqd_is_single_target(struct irq_data *d)
317{
318 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
319}
320
c16816ac
TG
321static inline void irqd_set_handle_enforce_irqctx(struct irq_data *d)
322{
323 __irqd_to_state(d) |= IRQD_HANDLE_ENFORCE_IRQCTX;
324}
325
326static inline bool irqd_is_handle_enforce_irqctx(struct irq_data *d)
327{
328 return __irqd_to_state(d) & IRQD_HANDLE_ENFORCE_IRQCTX;
329}
330
90428a8e
MS
331static inline bool irqd_is_enabled_on_suspend(struct irq_data *d)
332{
333 return __irqd_to_state(d) & IRQD_IRQ_ENABLED_ON_SUSPEND;
334}
335
7f94226f
TG
336static inline bool irqd_is_wakeup_set(struct irq_data *d)
337{
0d0b4c86 338 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
339}
340
e1ef8241
TG
341static inline bool irqd_can_move_in_process_context(struct irq_data *d)
342{
0d0b4c86 343 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
344}
345
801a0e9a
TG
346static inline bool irqd_irq_disabled(struct irq_data *d)
347{
0d0b4c86 348 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
349}
350
32f4125e
TG
351static inline bool irqd_irq_masked(struct irq_data *d)
352{
0d0b4c86 353 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
354}
355
356static inline bool irqd_irq_inprogress(struct irq_data *d)
357{
0d0b4c86 358 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
359}
360
b76f1674
TG
361static inline bool irqd_is_wakeup_armed(struct irq_data *d)
362{
0d0b4c86 363 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
364}
365
fc569712
TG
366static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
367{
368 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
369}
370
371static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
372{
373 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
374}
375
376static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
377{
378 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
379}
b76f1674 380
9c255583
TG
381static inline bool irqd_affinity_is_managed(struct irq_data *d)
382{
383 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
384}
385
08d85f3e
MZ
386static inline bool irqd_is_activated(struct irq_data *d)
387{
388 return __irqd_to_state(d) & IRQD_ACTIVATED;
389}
390
391static inline void irqd_set_activated(struct irq_data *d)
392{
393 __irqd_to_state(d) |= IRQD_ACTIVATED;
394}
395
396static inline void irqd_clr_activated(struct irq_data *d)
397{
398 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
399}
400
201d7f47
TG
401static inline bool irqd_is_started(struct irq_data *d)
402{
403 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
404}
405
761ea388 406static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
407{
408 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
409}
410
69790ba9
TG
411static inline void irqd_set_can_reserve(struct irq_data *d)
412{
413 __irqd_to_state(d) |= IRQD_CAN_RESERVE;
414}
415
416static inline void irqd_clr_can_reserve(struct irq_data *d)
417{
418 __irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
419}
420
421static inline bool irqd_can_reserve(struct irq_data *d)
422{
423 return __irqd_to_state(d) & IRQD_CAN_RESERVE;
424}
425
6f1a4891
TG
426static inline void irqd_set_msi_nomask_quirk(struct irq_data *d)
427{
428 __irqd_to_state(d) |= IRQD_MSI_NOMASK_QUIRK;
429}
430
431static inline void irqd_clr_msi_nomask_quirk(struct irq_data *d)
432{
433 __irqd_to_state(d) &= ~IRQD_MSI_NOMASK_QUIRK;
434}
435
436static inline bool irqd_msi_nomask_quirk(struct irq_data *d)
437{
438 return __irqd_to_state(d) & IRQD_MSI_NOMASK_QUIRK;
439}
440
f0c7baca
TG
441static inline void irqd_set_affinity_on_activate(struct irq_data *d)
442{
443 __irqd_to_state(d) |= IRQD_AFFINITY_ON_ACTIVATE;
444}
445
446static inline bool irqd_affinity_on_activate(struct irq_data *d)
447{
448 return __irqd_to_state(d) & IRQD_AFFINITY_ON_ACTIVATE;
449}
450
b354286e
BF
451#undef __irqd_to_state
452
a699e4e4
GL
453static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
454{
455 return d->hwirq;
456}
457
8fee5c36 458/**
6a6de9ef 459 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
460 *
461 * @name: name for /proc/interrupts
f8822657
TG
462 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
463 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
464 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
465 * @irq_disable: disable the interrupt
466 * @irq_ack: start of a new interrupt
467 * @irq_mask: mask an interrupt source
468 * @irq_mask_ack: ack and mask an interrupt source
469 * @irq_unmask: unmask an interrupt source
470 * @irq_eoi: end of interrupt
83979133
TG
471 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
472 * argument is true, it tells the driver to
473 * unconditionally apply the affinity setting. Sanity
474 * checks against the supplied affinity mask are not
475 * required. This is used for CPU hotplug where the
476 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
477 * @irq_retrigger: resend an IRQ to the CPU
478 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
479 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
480 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
481 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
482 * @irq_cpu_online: configure an interrupt source for a secondary CPU
483 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
484 * @irq_suspend: function called from core code on suspend once per
485 * chip, when one or more interrupts are installed
486 * @irq_resume: function called from core code on resume once per chip,
487 * when one ore more interrupts are installed
cfefd21e 488 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 489 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 490 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
491 * @irq_request_resources: optional to request resources before calling
492 * any other callback related to this irq
493 * @irq_release_resources: optional to release resources acquired with
494 * irq_request_resources
515085ef 495 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 496 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
497 * @irq_get_irqchip_state: return the internal state of an interrupt
498 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 499 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
500 * @ipi_send_single: send a single IPI to destination cpus
501 * @ipi_send_mask: send an IPI to destination cpus in cpumask
b525903c
JT
502 * @irq_nmi_setup: function called from core code before enabling an NMI
503 * @irq_nmi_teardown: function called from core code after disabling an NMI
2bff17ad 504 * @flags: chip specific flags
1da177e4 505 */
6a6de9ef
TG
506struct irq_chip {
507 const char *name;
f8822657
TG
508 unsigned int (*irq_startup)(struct irq_data *data);
509 void (*irq_shutdown)(struct irq_data *data);
510 void (*irq_enable)(struct irq_data *data);
511 void (*irq_disable)(struct irq_data *data);
512
513 void (*irq_ack)(struct irq_data *data);
514 void (*irq_mask)(struct irq_data *data);
515 void (*irq_mask_ack)(struct irq_data *data);
516 void (*irq_unmask)(struct irq_data *data);
517 void (*irq_eoi)(struct irq_data *data);
518
519 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
520 int (*irq_retrigger)(struct irq_data *data);
521 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
522 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
523
524 void (*irq_bus_lock)(struct irq_data *data);
525 void (*irq_bus_sync_unlock)(struct irq_data *data);
526
8d15a729 527#ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
0fdb4b25
DD
528 void (*irq_cpu_online)(struct irq_data *data);
529 void (*irq_cpu_offline)(struct irq_data *data);
8d15a729 530#endif
cfefd21e
TG
531 void (*irq_suspend)(struct irq_data *data);
532 void (*irq_resume)(struct irq_data *data);
533 void (*irq_pm_shutdown)(struct irq_data *data);
534
d0051816
TG
535 void (*irq_calc_mask)(struct irq_data *data);
536
ab7798ff 537 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
538 int (*irq_request_resources)(struct irq_data *data);
539 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 540
515085ef 541 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 542 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 543
1b7047ed
MZ
544 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
545 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
546
0a4377de
JL
547 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
548
34dc1ae1
QY
549 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
550 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
551
b525903c
JT
552 int (*irq_nmi_setup)(struct irq_data *data);
553 void (*irq_nmi_teardown)(struct irq_data *data);
554
2bff17ad 555 unsigned long flags;
1da177e4
LT
556};
557
d4d5e089
TG
558/*
559 * irq_chip specific flags
560 *
90428a8e
MS
561 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
562 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
563 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
564 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
565 * when irq enabled
566 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
567 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
568 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
569 * IRQCHIP_SUPPORTS_LEVEL_MSI: Chip can provide two doorbells for Level MSIs
570 * IRQCHIP_SUPPORTS_NMI: Chip can deliver NMIs, only for root irqchips
571 * IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND: Invokes __enable_irq()/__disable_irq() for wake irqs
572 * in the suspend path if they are in disabled state
826da771 573 * IRQCHIP_AFFINITY_PRE_STARTUP: Default affinity update before startup
6c846d02 574 * IRQCHIP_IMMUTABLE: Don't ever change anything in this chip
d4d5e089
TG
575 */
576enum {
90428a8e
MS
577 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
578 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
579 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
580 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
581 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
582 IRQCHIP_ONESHOT_SAFE = (1 << 5),
583 IRQCHIP_EOI_THREADED = (1 << 6),
584 IRQCHIP_SUPPORTS_LEVEL_MSI = (1 << 7),
585 IRQCHIP_SUPPORTS_NMI = (1 << 8),
586 IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND = (1 << 9),
826da771 587 IRQCHIP_AFFINITY_PRE_STARTUP = (1 << 10),
6c846d02 588 IRQCHIP_IMMUTABLE = (1 << 11),
d4d5e089
TG
589};
590
e144710b 591#include <linux/irqdesc.h>
0b8f1efa 592
34ffdb72
IM
593/*
594 * Pick up the arch-dependent methods:
595 */
596#include <asm/hw_irq.h>
1da177e4 597
b683de2b
TG
598#ifndef NR_IRQS_LEGACY
599# define NR_IRQS_LEGACY 0
600#endif
601
1318a481
TG
602#ifndef ARCH_IRQ_INIT_FLAGS
603# define ARCH_IRQ_INIT_FLAGS 0
604#endif
605
c1594b77 606#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 607
e144710b 608struct irqaction;
31d9d9b6
MZ
609extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
610extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 611
8d15a729 612#ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
0fdb4b25
DD
613extern void irq_cpu_online(void);
614extern void irq_cpu_offline(void);
8d15a729 615#endif
01f8fa4f
TG
616extern int irq_set_affinity_locked(struct irq_data *data,
617 const struct cpumask *cpumask, bool force);
0a4377de 618extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 619
c5cb83bb 620#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 621extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
622extern int irq_affinity_online_cpu(unsigned int cpu);
623#else
624# define irq_affinity_online_cpu NULL
625#endif
f1e0bb0a 626
3a3856d0 627#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
d340ebd6
TG
628void __irq_move_irq(struct irq_data *data);
629static inline void irq_move_irq(struct irq_data *data)
630{
631 if (unlikely(irqd_is_setaffinity_pending(data)))
632 __irq_move_irq(data);
633}
a439520f 634void irq_move_masked_irq(struct irq_data *data);
f0383c24 635void irq_force_complete_move(struct irq_desc *desc);
e144710b 636#else
a439520f
TG
637static inline void irq_move_irq(struct irq_data *data) { }
638static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 639static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 640#endif
54d5d424 641
1da177e4 642extern int no_irq_affinity;
1da177e4 643
293a7a0a
TG
644#ifdef CONFIG_HARDIRQS_SW_RESEND
645int irq_set_parent(int irq, int parent_irq);
646#else
647static inline int irq_set_parent(int irq, int parent_irq)
648{
649 return 0;
650}
651#endif
652
6a6de9ef
TG
653/*
654 * Built-in IRQ handlers for various IRQ types,
bebd04cc 655 * callable via desc->handle_irq()
6a6de9ef 656 */
bd0b9ac4
TG
657extern void handle_level_irq(struct irq_desc *desc);
658extern void handle_fasteoi_irq(struct irq_desc *desc);
659extern void handle_edge_irq(struct irq_desc *desc);
660extern void handle_edge_eoi_irq(struct irq_desc *desc);
661extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 662extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
663extern void handle_percpu_irq(struct irq_desc *desc);
664extern void handle_percpu_devid_irq(struct irq_desc *desc);
665extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 666extern void handle_nested_irq(unsigned int irq);
6a6de9ef 667
2dcf1fbc
JT
668extern void handle_fasteoi_nmi(struct irq_desc *desc);
669extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc);
670
515085ef 671extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
672extern int irq_chip_pm_get(struct irq_data *data);
673extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 674#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
675extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
676extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
4a169a95
MS
677extern int irq_chip_set_parent_state(struct irq_data *data,
678 enum irqchip_irq_state which,
679 bool val);
680extern int irq_chip_get_parent_state(struct irq_data *data,
681 enum irqchip_irq_state which,
682 bool *state);
3cfeffc2
SA
683extern void irq_chip_enable_parent(struct irq_data *data);
684extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
685extern void irq_chip_ack_parent(struct irq_data *data);
686extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab 687extern void irq_chip_mask_parent(struct irq_data *data);
5aa5bd56 688extern void irq_chip_mask_ack_parent(struct irq_data *data);
56e8abab
YC
689extern void irq_chip_unmask_parent(struct irq_data *data);
690extern void irq_chip_eoi_parent(struct irq_data *data);
691extern int irq_chip_set_affinity_parent(struct irq_data *data,
692 const struct cpumask *dest,
693 bool force);
08b55e2a 694extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
695extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
696 void *vcpu_info);
b7560de1 697extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
2bd1298a
LV
698extern int irq_chip_request_resources_parent(struct irq_data *data);
699extern void irq_chip_release_resources_parent(struct irq_data *data);
85f08c17
JL
700#endif
701
6a6de9ef 702/* Handling of unhandled and spurious interrupts: */
0dcdbc97 703extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 704
a4633adc 705
6a6de9ef
TG
706/* Enable/disable irq debugging output: */
707extern int noirqdebug_setup(char *str);
708
709/* Checks whether the interrupt can be requested by request_irq(): */
710extern int can_request_irq(unsigned int irq, unsigned long irqflags);
711
f8b5473f 712/* Dummy irq-chip implementations: */
6a6de9ef 713extern struct irq_chip no_irq_chip;
f8b5473f 714extern struct irq_chip dummy_irq_chip;
6a6de9ef 715
145fc655 716extern void
393e1280 717irq_set_chip_and_handler_name(unsigned int irq, const struct irq_chip *chip,
a460e745
IM
718 irq_flow_handler_t handle, const char *name);
719
393e1280
MZ
720static inline void irq_set_chip_and_handler(unsigned int irq,
721 const struct irq_chip *chip,
3836ca08
TG
722 irq_flow_handler_t handle)
723{
724 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
725}
726
31d9d9b6 727extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
728extern int irq_set_percpu_devid_partition(unsigned int irq,
729 const struct cpumask *affinity);
730extern int irq_get_percpu_devid_partition(unsigned int irq,
731 struct cpumask *affinity);
31d9d9b6 732
6a6de9ef 733extern void
3836ca08 734__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 735 const char *name);
1da177e4 736
6a6de9ef 737static inline void
3836ca08 738irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 739{
3836ca08 740 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
741}
742
743/*
744 * Set a highlevel chained flow handler for a given IRQ.
745 * (a chained handler is automatically enabled and set to
7f1b1244 746 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
747 */
748static inline void
3836ca08 749irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 750{
3836ca08 751 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
752}
753
3b0f95be
RK
754/*
755 * Set a highlevel chained flow handler and its data for a given IRQ.
756 * (a chained handler is automatically enabled and set to
757 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
758 */
759void
760irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
761 void *data);
762
44247184
TG
763void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
764
765static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
766{
767 irq_modify_status(irq, 0, set);
768}
769
770static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
771{
772 irq_modify_status(irq, clr, 0);
773}
774
a0cd9ca2 775static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
776{
777 irq_modify_status(irq, 0, IRQ_NOPROBE);
778}
779
a0cd9ca2 780static inline void irq_set_probe(unsigned int irq)
44247184
TG
781{
782 irq_modify_status(irq, IRQ_NOPROBE, 0);
783}
46f4f8f6 784
7f1b1244
PM
785static inline void irq_set_nothread(unsigned int irq)
786{
787 irq_modify_status(irq, 0, IRQ_NOTHREAD);
788}
789
790static inline void irq_set_thread(unsigned int irq)
791{
792 irq_modify_status(irq, IRQ_NOTHREAD, 0);
793}
794
6f91a52d
TG
795static inline void irq_set_nested_thread(unsigned int irq, bool nest)
796{
797 if (nest)
798 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
799 else
800 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
801}
802
31d9d9b6
MZ
803static inline void irq_set_percpu_devid_flags(unsigned int irq)
804{
805 irq_set_status_flags(irq,
806 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
807 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
808}
809
3a16d713 810/* Set/get chip/data for an IRQ: */
393e1280 811extern int irq_set_chip(unsigned int irq, const struct irq_chip *chip);
a0cd9ca2
TG
812extern int irq_set_handler_data(unsigned int irq, void *data);
813extern int irq_set_chip_data(unsigned int irq, void *data);
814extern int irq_set_irq_type(unsigned int irq, unsigned int type);
815extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
816extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
817 struct msi_desc *entry);
f303a6dd 818extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 819
a0cd9ca2 820static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
821{
822 struct irq_data *d = irq_get_irq_data(irq);
823 return d ? d->chip : NULL;
824}
825
826static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
827{
828 return d->chip;
829}
830
a0cd9ca2 831static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
832{
833 struct irq_data *d = irq_get_irq_data(irq);
834 return d ? d->chip_data : NULL;
835}
836
837static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
838{
839 return d->chip_data;
840}
841
a0cd9ca2 842static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
843{
844 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 845 return d ? d->common->handler_data : NULL;
f303a6dd
TG
846}
847
a0cd9ca2 848static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 849{
af7080e0 850 return d->common->handler_data;
f303a6dd
TG
851}
852
a0cd9ca2 853static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
854{
855 struct irq_data *d = irq_get_irq_data(irq);
b237721c 856 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
857}
858
c391f262 859static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 860{
b237721c 861 return d->common->msi_desc;
f303a6dd
TG
862}
863
1f6236bf
JMC
864static inline u32 irq_get_trigger_type(unsigned int irq)
865{
866 struct irq_data *d = irq_get_irq_data(irq);
867 return d ? irqd_get_trigger_type(d) : 0;
868}
869
449e9cae 870static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 871{
449e9cae 872#ifdef CONFIG_NUMA
6783011b 873 return d->node;
449e9cae
JL
874#else
875 return 0;
876#endif
877}
878
879static inline int irq_data_get_node(struct irq_data *d)
880{
881 return irq_common_data_get_node(d->common);
6783011b
JL
882}
883
4d0b8298
SH
884static inline
885const struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
c64301a2 886{
aa081358 887#ifdef CONFIG_SMP
961343d7 888 return d->common->affinity;
aa081358
SH
889#else
890 return cpumask_of(0);
891#endif
c64301a2
JL
892}
893
073352e9
SH
894static inline void irq_data_update_affinity(struct irq_data *d,
895 const struct cpumask *m)
896{
aa081358 897#ifdef CONFIG_SMP
073352e9 898 cpumask_copy(d->common->affinity, m);
aa081358 899#endif
073352e9
SH
900}
901
4d0b8298 902static inline const struct cpumask *irq_get_affinity_mask(int irq)
c64301a2 903{
961343d7
SH
904 struct irq_data *d = irq_get_irq_data(irq);
905
906 return d ? irq_data_get_affinity_mask(d) : NULL;
c64301a2
JL
907}
908
0d3f5425
TG
909#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
910static inline
4d0b8298 911const struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
0d3f5425 912{
0551968a 913 return d->common->effective_affinity;
0d3f5425
TG
914}
915static inline void irq_data_update_effective_affinity(struct irq_data *d,
916 const struct cpumask *m)
917{
918 cpumask_copy(d->common->effective_affinity, m);
919}
920#else
921static inline void irq_data_update_effective_affinity(struct irq_data *d,
922 const struct cpumask *m)
923{
924}
925static inline
4d0b8298 926const struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
0d3f5425 927{
961343d7 928 return irq_data_get_affinity_mask(d);
0d3f5425
TG
929}
930#endif
931
4d0b8298
SH
932static inline
933const struct cpumask *irq_get_effective_affinity_mask(unsigned int irq)
3e238012
TG
934{
935 struct irq_data *d = irq_get_irq_data(irq);
936
937 return d ? irq_data_get_effective_affinity_mask(d) : NULL;
938}
939
62a08ae2
TG
940unsigned int arch_dynirq_lower_bound(unsigned int from);
941
b6873807 942int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
bec04037
DL
943 struct module *owner,
944 const struct irq_affinity_desc *affinity);
b6873807 945
2b5e7730
BG
946int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
947 unsigned int cnt, int node, struct module *owner,
bec04037 948 const struct irq_affinity_desc *affinity);
2b5e7730 949
ec53cf23
PG
950/* use macros to avoid needing export.h for THIS_MODULE */
951#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 952 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 953
ec53cf23 954#define irq_alloc_desc(node) \
4c7bcb51 955 irq_alloc_descs(-1, 1, 1, node)
1f5a5b87 956
ec53cf23
PG
957#define irq_alloc_desc_at(at, node) \
958 irq_alloc_descs(at, at, 1, node)
1f5a5b87 959
ec53cf23
PG
960#define irq_alloc_desc_from(from, node) \
961 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 962
51906e77
AG
963#define irq_alloc_descs_from(from, cnt, node) \
964 irq_alloc_descs(-1, from, cnt, node)
965
2b5e7730
BG
966#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
967 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
968
969#define devm_irq_alloc_desc(dev, node) \
4c7bcb51 970 devm_irq_alloc_descs(dev, -1, 1, 1, node)
2b5e7730
BG
971
972#define devm_irq_alloc_desc_at(dev, at, node) \
973 devm_irq_alloc_descs(dev, at, at, 1, node)
974
975#define devm_irq_alloc_desc_from(dev, from, node) \
976 devm_irq_alloc_descs(dev, -1, from, 1, node)
977
978#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
979 devm_irq_alloc_descs(dev, -1, from, cnt, node)
980
ec53cf23 981void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
982static inline void irq_free_desc(unsigned int irq)
983{
984 irq_free_descs(irq, 1);
985}
986
c940e01c
TG
987#ifdef CONFIG_GENERIC_IRQ_LEGACY
988void irq_init_desc(unsigned int irq);
989#endif
990
7d828062
TG
991/**
992 * struct irq_chip_regs - register offsets for struct irq_gci
993 * @enable: Enable register offset to reg_base
994 * @disable: Disable register offset to reg_base
995 * @mask: Mask register offset to reg_base
996 * @ack: Ack register offset to reg_base
997 * @eoi: Eoi register offset to reg_base
998 * @type: Type configuration register offset to reg_base
999 * @polarity: Polarity configuration register offset to reg_base
1000 */
1001struct irq_chip_regs {
1002 unsigned long enable;
1003 unsigned long disable;
1004 unsigned long mask;
1005 unsigned long ack;
1006 unsigned long eoi;
1007 unsigned long type;
1008 unsigned long polarity;
1009};
1010
1011/**
1012 * struct irq_chip_type - Generic interrupt chip instance for a flow type
1013 * @chip: The real interrupt chip which provides the callbacks
1014 * @regs: Register offsets for this chip
1015 * @handler: Flow handler associated with this chip
1016 * @type: Chip can handle these flow types
899f0e66
GF
1017 * @mask_cache_priv: Cached mask register private to the chip type
1018 * @mask_cache: Pointer to cached mask register
7d828062
TG
1019 *
1020 * A irq_generic_chip can have several instances of irq_chip_type when
1021 * it requires different functions and register offsets for different
1022 * flow types.
1023 */
1024struct irq_chip_type {
1025 struct irq_chip chip;
1026 struct irq_chip_regs regs;
1027 irq_flow_handler_t handler;
1028 u32 type;
899f0e66
GF
1029 u32 mask_cache_priv;
1030 u32 *mask_cache;
7d828062
TG
1031};
1032
1033/**
1034 * struct irq_chip_generic - Generic irq chip data structure
1035 * @lock: Lock to protect register and cache data access
1036 * @reg_base: Register base address (virtual)
2b280376
KC
1037 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
1038 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
1039 * @suspend: Function called from core code on suspend once per
1040 * chip; can be useful instead of irq_chip::suspend to
1041 * handle chip details even when no interrupts are in use
1042 * @resume: Function called from core code on resume once per chip;
1043 * can be useful instead of irq_chip::suspend to handle
1044 * chip details even when no interrupts are in use
7d828062
TG
1045 * @irq_base: Interrupt base nr for this chip
1046 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 1047 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
1048 * @type_cache: Cached type register
1049 * @polarity_cache: Cached polarity register
1050 * @wake_enabled: Interrupt can wakeup from suspend
1051 * @wake_active: Interrupt is marked as an wakeup from suspend source
1052 * @num_ct: Number of available irq_chip_type instances (usually 1)
1053 * @private: Private data for non generic chip callbacks
088f40b7 1054 * @installed: bitfield to denote installed interrupts
e8bd834f 1055 * @unused: bitfield to denote unused interrupts
088f40b7 1056 * @domain: irq domain pointer
cfefd21e 1057 * @list: List head for keeping track of instances
7d828062
TG
1058 * @chip_types: Array of interrupt irq_chip_types
1059 *
1060 * Note, that irq_chip_generic can have multiple irq_chip_type
1061 * implementations which can be associated to a particular irq line of
1062 * an irq_chip_generic instance. That allows to share and protect
1063 * state in an irq_chip_generic instance when we need to implement
1064 * different flow mechanisms (level/edge) for it.
1065 */
1066struct irq_chip_generic {
1067 raw_spinlock_t lock;
1068 void __iomem *reg_base;
2b280376
KC
1069 u32 (*reg_readl)(void __iomem *addr);
1070 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
1071 void (*suspend)(struct irq_chip_generic *gc);
1072 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
1073 unsigned int irq_base;
1074 unsigned int irq_cnt;
1075 u32 mask_cache;
1076 u32 type_cache;
1077 u32 polarity_cache;
1078 u32 wake_enabled;
1079 u32 wake_active;
1080 unsigned int num_ct;
1081 void *private;
088f40b7 1082 unsigned long installed;
e8bd834f 1083 unsigned long unused;
088f40b7 1084 struct irq_domain *domain;
cfefd21e 1085 struct list_head list;
7856e9f1 1086 struct irq_chip_type chip_types[];
7d828062
TG
1087};
1088
1089/**
1090 * enum irq_gc_flags - Initialization flags for generic irq chips
1091 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1092 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1093 * irq chips which need to call irq_set_wake() on
1094 * the parent irq. Usually GPIO implementations
af80b0fe 1095 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 1096 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 1097 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
1098 */
1099enum irq_gc_flags {
1100 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
1101 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 1102 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 1103 IRQ_GC_NO_MASK = 1 << 3,
b7905595 1104 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
1105};
1106
088f40b7
TG
1107/*
1108 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1109 * @irqs_per_chip: Number of interrupts per chip
1110 * @num_chips: Number of chips
1111 * @irq_flags_to_set: IRQ* flags to set on irq setup
1112 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1113 * @gc_flags: Generic chip specific setup flags
1114 * @gc: Array of pointers to generic interrupt chips
1115 */
1116struct irq_domain_chip_generic {
1117 unsigned int irqs_per_chip;
1118 unsigned int num_chips;
1119 unsigned int irq_flags_to_clear;
1120 unsigned int irq_flags_to_set;
1121 enum irq_gc_flags gc_flags;
7856e9f1 1122 struct irq_chip_generic *gc[];
088f40b7
TG
1123};
1124
7d828062
TG
1125/* Generic chip callback functions */
1126void irq_gc_noop(struct irq_data *d);
1127void irq_gc_mask_disable_reg(struct irq_data *d);
1128void irq_gc_mask_set_bit(struct irq_data *d);
1129void irq_gc_mask_clr_bit(struct irq_data *d);
1130void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1131void irq_gc_ack_set_bit(struct irq_data *d);
1132void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1133void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1134void irq_gc_eoi(struct irq_data *d);
1135int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1136
1137/* Setup functions for irq_chip_generic */
a5152c8a
BB
1138int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1139 irq_hw_number_t hw_irq);
d319a299 1140void irq_unmap_generic_chip(struct irq_domain *d, unsigned int virq);
7d828062
TG
1141struct irq_chip_generic *
1142irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1143 void __iomem *reg_base, irq_flow_handler_t handler);
1144void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1145 enum irq_gc_flags flags, unsigned int clr,
1146 unsigned int set);
1147int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1148void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1149 unsigned int clr, unsigned int set);
7d828062 1150
1c3e3630
BG
1151struct irq_chip_generic *
1152devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1153 unsigned int irq_base, void __iomem *reg_base,
1154 irq_flow_handler_t handler);
30fd8fc5
BG
1155int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1156 u32 msk, enum irq_gc_flags flags,
1157 unsigned int clr, unsigned int set);
1c3e3630 1158
088f40b7 1159struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1160
f88eecfe
SF
1161int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1162 int num_ct, const char *name,
1163 irq_flow_handler_t handler,
1164 unsigned int clr, unsigned int set,
1165 enum irq_gc_flags flags);
1166
1167#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1168 handler, clr, set, flags) \
1169({ \
1170 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1171 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1172 handler, clr, set, flags); \
1173})
088f40b7 1174
707188f5
BG
1175static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1176{
1177 kfree(gc);
1178}
1179
32bb6cbb
BG
1180static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1181 u32 msk, unsigned int clr,
1182 unsigned int set)
1183{
1184 irq_remove_generic_chip(gc, msk, clr, set);
1185 irq_free_generic_chip(gc);
1186}
1187
7d828062
TG
1188static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1189{
1190 return container_of(d->chip, struct irq_chip_type, chip);
1191}
1192
1193#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1194
1195#ifdef CONFIG_SMP
1196static inline void irq_gc_lock(struct irq_chip_generic *gc)
1197{
1198 raw_spin_lock(&gc->lock);
1199}
1200
1201static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1202{
1203 raw_spin_unlock(&gc->lock);
1204}
1205#else
1206static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1207static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1208#endif
1209
ebf9ff75
BB
1210/*
1211 * The irqsave variants are for usage in non interrupt code. Do not use
1212 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1213 */
1214#define irq_gc_lock_irqsave(gc, flags) \
1215 raw_spin_lock_irqsave(&(gc)->lock, flags)
1216
1217#define irq_gc_unlock_irqrestore(gc, flags) \
1218 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1219
332fd7c4
KC
1220static inline void irq_reg_writel(struct irq_chip_generic *gc,
1221 u32 val, int reg_offset)
1222{
2b280376
KC
1223 if (gc->reg_writel)
1224 gc->reg_writel(val, gc->reg_base + reg_offset);
1225 else
1226 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1227}
1228
1229static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1230 int reg_offset)
1231{
2b280376
KC
1232 if (gc->reg_readl)
1233 return gc->reg_readl(gc->reg_base + reg_offset);
1234 else
1235 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1236}
1237
2f75d9e1
TG
1238struct irq_matrix;
1239struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1240 unsigned int alloc_start,
1241 unsigned int alloc_end);
1242void irq_matrix_online(struct irq_matrix *m);
1243void irq_matrix_offline(struct irq_matrix *m);
1244void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1245int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1246void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
76f99ae5
DL
1247int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1248 unsigned int *mapped_cpu);
2f75d9e1
TG
1249void irq_matrix_reserve(struct irq_matrix *m);
1250void irq_matrix_remove_reserved(struct irq_matrix *m);
1251int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1252 bool reserved, unsigned int *mapped_cpu);
1253void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1254 unsigned int bit, bool managed);
1255void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1256unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1257unsigned int irq_matrix_allocated(struct irq_matrix *m);
1258unsigned int irq_matrix_reserved(struct irq_matrix *m);
1259void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1260
d17bf24e
QY
1261/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1262#define INVALID_HWIRQ (~0UL)
f9bce791 1263irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1264int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1265int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1266int ipi_send_single(unsigned int virq, unsigned int cpu);
1267int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1268
835a486c
AP
1269void ipi_mux_process(void);
1270int ipi_mux_create(unsigned int nr_ipi, void (*mux_send)(unsigned int cpu));
1271
caacdbf4
PD
1272#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1273/*
1274 * Registers a generic IRQ handling function as the top-level IRQ handler in
1275 * the system, which is generally the first C code called from an assembly
1276 * architecture-specific interrupt handler.
1277 *
1278 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1279 * registered.
1280 */
1281int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1282
1283/*
1284 * Allows interrupt handlers to find the irqchip that's been registered as the
1285 * top-level IRQ handler.
1286 */
1287extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
a1b09501 1288asmlinkage void generic_handle_arch_irq(struct pt_regs *regs);
ea0c80d1 1289#else
b0b8b689 1290#ifndef set_handle_irq
ea0c80d1
ZL
1291#define set_handle_irq(handle_irq) \
1292 do { \
1293 (void)handle_irq; \
1294 WARN_ON(1); \
1295 } while (0)
caacdbf4 1296#endif
b0b8b689 1297#endif
caacdbf4 1298
06fcb0c6 1299#endif /* _LINUX_IRQ_H */