Merge branch 'acpi-pm'
[linux-2.6-block.git] / include / linux / irq.h
CommitLineData
b2441318 1/* SPDX-License-Identifier: GPL-2.0 */
06fcb0c6
IM
2#ifndef _LINUX_IRQ_H
3#define _LINUX_IRQ_H
1da177e4
LT
4
5/*
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
8 * within this file.
9 *
10 * Thanks. --rmk
11 */
12
23f9b317 13#include <linux/smp.h>
1da177e4
LT
14#include <linux/linkage.h>
15#include <linux/cache.h>
16#include <linux/spinlock.h>
17#include <linux/cpumask.h>
503e5763 18#include <linux/gfp.h>
75ffc007 19#include <linux/irqhandler.h>
908dcecd 20#include <linux/irqreturn.h>
dd3a1db9 21#include <linux/irqnr.h>
77904fd6 22#include <linux/errno.h>
503e5763 23#include <linux/topology.h>
3aa551c9 24#include <linux/wait.h>
332fd7c4 25#include <linux/io.h>
707188f5 26#include <linux/slab.h>
1da177e4
LT
27
28#include <asm/irq.h>
29#include <asm/ptrace.h>
7d12e780 30#include <asm/irq_regs.h>
1da177e4 31
ab7798ff 32struct seq_file;
ec53cf23 33struct module;
515085ef 34struct msi_msg;
1b7047ed 35enum irqchip_irq_state;
57a58a94 36
1da177e4
LT
37/*
38 * IRQ line status.
6e213616 39 *
5d4d8fc9
TG
40 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
41 *
42 * IRQ_TYPE_NONE - default, unspecified type
43 * IRQ_TYPE_EDGE_RISING - rising edge triggered
44 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
45 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
46 * IRQ_TYPE_LEVEL_HIGH - high level triggered
47 * IRQ_TYPE_LEVEL_LOW - low level triggered
48 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
49 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
50 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
51 * to setup the HW to a sane default (used
52 * by irqdomain map() callbacks to synchronize
53 * the HW state and SW flags for a newly
54 * allocated descriptor).
55 *
5d4d8fc9
TG
56 * IRQ_TYPE_PROBE - Special flag for probing in progress
57 *
58 * Bits which can be modified via irq_set/clear/modify_status_flags()
59 * IRQ_LEVEL - Interrupt is level type. Will be also
60 * updated in the code when the above trigger
0911f124 61 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
62 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
63 * it from affinity setting
64 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
65 * IRQ_NOREQUEST - Interrupt cannot be requested via
66 * request_irq()
7f1b1244 67 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
68 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
69 * request/setup_irq()
70 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
71 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 72 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 73 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
74 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
75 * it from the spurious interrupt detection
76 * mechanism and from core side polling.
e9849777 77 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 78 */
5d4d8fc9
TG
79enum {
80 IRQ_TYPE_NONE = 0x00000000,
81 IRQ_TYPE_EDGE_RISING = 0x00000001,
82 IRQ_TYPE_EDGE_FALLING = 0x00000002,
83 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
84 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
85 IRQ_TYPE_LEVEL_LOW = 0x00000008,
86 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
87 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 88 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
89
90 IRQ_TYPE_PROBE = 0x00000010,
91
92 IRQ_LEVEL = (1 << 8),
93 IRQ_PER_CPU = (1 << 9),
94 IRQ_NOPROBE = (1 << 10),
95 IRQ_NOREQUEST = (1 << 11),
96 IRQ_NOAUTOEN = (1 << 12),
97 IRQ_NO_BALANCING = (1 << 13),
98 IRQ_MOVE_PCNTXT = (1 << 14),
99 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 100 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 101 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 102 IRQ_IS_POLLED = (1 << 18),
e9849777 103 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 104};
950f4427 105
44247184
TG
106#define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 111
8f53f924
TG
112#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
113
3b8249e7
TG
114/*
115 * Return value for chip->irq_set_affinity()
116 *
9df872fa
JL
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
121 * all descendent irqchips.
3b8249e7
TG
122 */
123enum {
124 IRQ_SET_MASK_OK = 0,
125 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 126 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
127};
128
5b912c10 129struct msi_desc;
08a543ad 130struct irq_domain;
6a6de9ef 131
ff7dcd44 132/**
0d0b4c86
JL
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
449e9cae 136 * @node: node index useful for balancing
af7080e0 137 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
0d3f5425
TG
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
b237721c 144 * @msi_desc: MSI descriptor
f256c9a0 145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
146 */
147struct irq_common_data {
b354286e 148 unsigned int __private state_use_accessors;
449e9cae
JL
149#ifdef CONFIG_NUMA
150 unsigned int node;
151#endif
af7080e0 152 void *handler_data;
b237721c 153 struct msi_desc *msi_desc;
9df872fa 154 cpumask_var_t affinity;
0d3f5425
TG
155#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
156 cpumask_var_t effective_affinity;
157#endif
f256c9a0
QY
158#ifdef CONFIG_GENERIC_IRQ_IPI
159 unsigned int ipi_offset;
160#endif
0d0b4c86
JL
161};
162
163/**
164 * struct irq_data - per irq chip data passed down to chip functions
966dc736 165 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 166 * @irq: interrupt number
08a543ad 167 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 168 * @common: point to data shared by all irqchips
ff7dcd44 169 * @chip: low level interrupt hardware access
08a543ad
GL
170 * @domain: Interrupt translation domain; responsible for mapping
171 * between hwirq number and linux irq number.
f8264e34
JL
172 * @parent_data: pointer to parent struct irq_data to support hierarchy
173 * irq_domain
ff7dcd44
TG
174 * @chip_data: platform-specific per-chip private data for the chip
175 * methods, to allow shared chip implementations
ff7dcd44
TG
176 */
177struct irq_data {
966dc736 178 u32 mask;
ff7dcd44 179 unsigned int irq;
08a543ad 180 unsigned long hwirq;
0d0b4c86 181 struct irq_common_data *common;
ff7dcd44 182 struct irq_chip *chip;
08a543ad 183 struct irq_domain *domain;
f8264e34
JL
184#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
185 struct irq_data *parent_data;
186#endif
ff7dcd44 187 void *chip_data;
ff7dcd44
TG
188};
189
f230b6d5 190/*
0d0b4c86 191 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 192 *
876dbd4c 193 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 194 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
08d85f3e 195 * IRQD_ACTIVATED - Interrupt has already been activated
a005677b
TG
196 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
197 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 198 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 199 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
200 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
201 * from suspend
e1ef8241
TG
202 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
203 * context
32f4125e
TG
204 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
205 * IRQD_IRQ_MASKED - Masked state of the interrupt
206 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 207 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 208 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 209 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
1bb04016 210 * IRQD_IRQ_STARTED - Startup state of the interrupt
54fdf6a0
TG
211 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
212 * mask. Applies only to affinity managed irqs.
d52dd441 213 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
f230b6d5
TG
214 */
215enum {
876dbd4c 216 IRQD_TRIGGER_MASK = 0xf,
a005677b 217 IRQD_SETAFFINITY_PENDING = (1 << 8),
08d85f3e 218 IRQD_ACTIVATED = (1 << 9),
a005677b
TG
219 IRQD_NO_BALANCING = (1 << 10),
220 IRQD_PER_CPU = (1 << 11),
2bdd1055 221 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 222 IRQD_LEVEL = (1 << 13),
7f94226f 223 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 224 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 225 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
226 IRQD_IRQ_MASKED = (1 << 17),
227 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 228 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 229 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 230 IRQD_AFFINITY_MANAGED = (1 << 21),
201d7f47 231 IRQD_IRQ_STARTED = (1 << 22),
54fdf6a0 232 IRQD_MANAGED_SHUTDOWN = (1 << 23),
d52dd441 233 IRQD_SINGLE_TARGET = (1 << 24),
f230b6d5
TG
234};
235
b354286e 236#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 237
f230b6d5
TG
238static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
239{
0d0b4c86 240 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
241}
242
a005677b
TG
243static inline bool irqd_is_per_cpu(struct irq_data *d)
244{
0d0b4c86 245 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
246}
247
248static inline bool irqd_can_balance(struct irq_data *d)
249{
0d0b4c86 250 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
251}
252
2bdd1055
TG
253static inline bool irqd_affinity_was_set(struct irq_data *d)
254{
0d0b4c86 255 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
256}
257
ee38c04b
TG
258static inline void irqd_mark_affinity_was_set(struct irq_data *d)
259{
0d0b4c86 260 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
261}
262
876dbd4c
TG
263static inline u32 irqd_get_trigger_type(struct irq_data *d)
264{
0d0b4c86 265 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
266}
267
268/*
269 * Must only be called inside irq_chip.irq_set_type() functions.
270 */
271static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
272{
0d0b4c86
JL
273 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
274 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
275}
276
277static inline bool irqd_is_level_type(struct irq_data *d)
278{
0d0b4c86 279 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
280}
281
d52dd441
TG
282/*
283 * Must only be called of irqchip.irq_set_affinity() or low level
284 * hieararchy domain allocation functions.
285 */
286static inline void irqd_set_single_target(struct irq_data *d)
287{
288 __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
289}
290
291static inline bool irqd_is_single_target(struct irq_data *d)
292{
293 return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
294}
295
7f94226f
TG
296static inline bool irqd_is_wakeup_set(struct irq_data *d)
297{
0d0b4c86 298 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
299}
300
e1ef8241
TG
301static inline bool irqd_can_move_in_process_context(struct irq_data *d)
302{
0d0b4c86 303 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
304}
305
801a0e9a
TG
306static inline bool irqd_irq_disabled(struct irq_data *d)
307{
0d0b4c86 308 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
309}
310
32f4125e
TG
311static inline bool irqd_irq_masked(struct irq_data *d)
312{
0d0b4c86 313 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
314}
315
316static inline bool irqd_irq_inprogress(struct irq_data *d)
317{
0d0b4c86 318 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
319}
320
b76f1674
TG
321static inline bool irqd_is_wakeup_armed(struct irq_data *d)
322{
0d0b4c86 323 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
324}
325
fc569712
TG
326static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
327{
328 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
329}
330
331static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
332{
333 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
334}
335
336static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
337{
338 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
339}
b76f1674 340
9c255583
TG
341static inline bool irqd_affinity_is_managed(struct irq_data *d)
342{
343 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
344}
345
08d85f3e
MZ
346static inline bool irqd_is_activated(struct irq_data *d)
347{
348 return __irqd_to_state(d) & IRQD_ACTIVATED;
349}
350
351static inline void irqd_set_activated(struct irq_data *d)
352{
353 __irqd_to_state(d) |= IRQD_ACTIVATED;
354}
355
356static inline void irqd_clr_activated(struct irq_data *d)
357{
358 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
359}
360
201d7f47
TG
361static inline bool irqd_is_started(struct irq_data *d)
362{
363 return __irqd_to_state(d) & IRQD_IRQ_STARTED;
364}
365
761ea388 366static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
54fdf6a0
TG
367{
368 return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
369}
370
b354286e
BF
371#undef __irqd_to_state
372
a699e4e4
GL
373static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
374{
375 return d->hwirq;
376}
377
8fee5c36 378/**
6a6de9ef 379 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 380 *
be45beb2 381 * @parent_device: pointer to parent device for irqchip
8fee5c36 382 * @name: name for /proc/interrupts
f8822657
TG
383 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
384 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
385 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
386 * @irq_disable: disable the interrupt
387 * @irq_ack: start of a new interrupt
388 * @irq_mask: mask an interrupt source
389 * @irq_mask_ack: ack and mask an interrupt source
390 * @irq_unmask: unmask an interrupt source
391 * @irq_eoi: end of interrupt
83979133
TG
392 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
393 * argument is true, it tells the driver to
394 * unconditionally apply the affinity setting. Sanity
395 * checks against the supplied affinity mask are not
396 * required. This is used for CPU hotplug where the
397 * target CPU is not yet set in the cpu_online_mask.
f8822657
TG
398 * @irq_retrigger: resend an IRQ to the CPU
399 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
400 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
401 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
402 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
403 * @irq_cpu_online: configure an interrupt source for a secondary CPU
404 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
405 * @irq_suspend: function called from core code on suspend once per
406 * chip, when one or more interrupts are installed
407 * @irq_resume: function called from core code on resume once per chip,
408 * when one ore more interrupts are installed
cfefd21e 409 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 410 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 411 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
412 * @irq_request_resources: optional to request resources before calling
413 * any other callback related to this irq
414 * @irq_release_resources: optional to release resources acquired with
415 * irq_request_resources
515085ef 416 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 417 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
418 * @irq_get_irqchip_state: return the internal state of an interrupt
419 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 420 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
421 * @ipi_send_single: send a single IPI to destination cpus
422 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 423 * @flags: chip specific flags
1da177e4 424 */
6a6de9ef 425struct irq_chip {
be45beb2 426 struct device *parent_device;
6a6de9ef 427 const char *name;
f8822657
TG
428 unsigned int (*irq_startup)(struct irq_data *data);
429 void (*irq_shutdown)(struct irq_data *data);
430 void (*irq_enable)(struct irq_data *data);
431 void (*irq_disable)(struct irq_data *data);
432
433 void (*irq_ack)(struct irq_data *data);
434 void (*irq_mask)(struct irq_data *data);
435 void (*irq_mask_ack)(struct irq_data *data);
436 void (*irq_unmask)(struct irq_data *data);
437 void (*irq_eoi)(struct irq_data *data);
438
439 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
440 int (*irq_retrigger)(struct irq_data *data);
441 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
442 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
443
444 void (*irq_bus_lock)(struct irq_data *data);
445 void (*irq_bus_sync_unlock)(struct irq_data *data);
446
0fdb4b25
DD
447 void (*irq_cpu_online)(struct irq_data *data);
448 void (*irq_cpu_offline)(struct irq_data *data);
449
cfefd21e
TG
450 void (*irq_suspend)(struct irq_data *data);
451 void (*irq_resume)(struct irq_data *data);
452 void (*irq_pm_shutdown)(struct irq_data *data);
453
d0051816
TG
454 void (*irq_calc_mask)(struct irq_data *data);
455
ab7798ff 456 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
457 int (*irq_request_resources)(struct irq_data *data);
458 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 459
515085ef 460 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 461 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 462
1b7047ed
MZ
463 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
464 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
465
0a4377de
JL
466 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
467
34dc1ae1
QY
468 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
469 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
470
2bff17ad 471 unsigned long flags;
1da177e4
LT
472};
473
d4d5e089
TG
474/*
475 * irq_chip specific flags
476 *
77694b40
TG
477 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
478 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 479 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
480 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
481 * when irq enabled
60f96b41 482 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 483 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 484 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
485 */
486enum {
487 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 488 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 489 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 490 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 491 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 492 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 493 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
494};
495
e144710b 496#include <linux/irqdesc.h>
0b8f1efa 497
34ffdb72
IM
498/*
499 * Pick up the arch-dependent methods:
500 */
501#include <asm/hw_irq.h>
1da177e4 502
b683de2b
TG
503#ifndef NR_IRQS_LEGACY
504# define NR_IRQS_LEGACY 0
505#endif
506
1318a481
TG
507#ifndef ARCH_IRQ_INIT_FLAGS
508# define ARCH_IRQ_INIT_FLAGS 0
509#endif
510
c1594b77 511#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 512
e144710b 513struct irqaction;
06fcb0c6 514extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 515extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
516extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
517extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 518
0fdb4b25
DD
519extern void irq_cpu_online(void);
520extern void irq_cpu_offline(void);
01f8fa4f
TG
521extern int irq_set_affinity_locked(struct irq_data *data,
522 const struct cpumask *cpumask, bool force);
0a4377de 523extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 524
c5cb83bb 525#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
f1e0bb0a 526extern void irq_migrate_all_off_this_cpu(void);
c5cb83bb
TG
527extern int irq_affinity_online_cpu(unsigned int cpu);
528#else
529# define irq_affinity_online_cpu NULL
530#endif
f1e0bb0a 531
3a3856d0 532#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
533void irq_move_irq(struct irq_data *data);
534void irq_move_masked_irq(struct irq_data *data);
f0383c24 535void irq_force_complete_move(struct irq_desc *desc);
e144710b 536#else
a439520f
TG
537static inline void irq_move_irq(struct irq_data *data) { }
538static inline void irq_move_masked_irq(struct irq_data *data) { }
f0383c24 539static inline void irq_force_complete_move(struct irq_desc *desc) { }
e144710b 540#endif
54d5d424 541
1da177e4 542extern int no_irq_affinity;
1da177e4 543
293a7a0a
TG
544#ifdef CONFIG_HARDIRQS_SW_RESEND
545int irq_set_parent(int irq, int parent_irq);
546#else
547static inline int irq_set_parent(int irq, int parent_irq)
548{
549 return 0;
550}
551#endif
552
6a6de9ef
TG
553/*
554 * Built-in IRQ handlers for various IRQ types,
bebd04cc 555 * callable via desc->handle_irq()
6a6de9ef 556 */
bd0b9ac4
TG
557extern void handle_level_irq(struct irq_desc *desc);
558extern void handle_fasteoi_irq(struct irq_desc *desc);
559extern void handle_edge_irq(struct irq_desc *desc);
560extern void handle_edge_eoi_irq(struct irq_desc *desc);
561extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 562extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
563extern void handle_percpu_irq(struct irq_desc *desc);
564extern void handle_percpu_devid_irq(struct irq_desc *desc);
565extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 566extern void handle_nested_irq(unsigned int irq);
6a6de9ef 567
515085ef 568extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
569extern int irq_chip_pm_get(struct irq_data *data);
570extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 571#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
7703b08c
DD
572extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
573extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
3cfeffc2
SA
574extern void irq_chip_enable_parent(struct irq_data *data);
575extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
576extern void irq_chip_ack_parent(struct irq_data *data);
577extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
578extern void irq_chip_mask_parent(struct irq_data *data);
579extern void irq_chip_unmask_parent(struct irq_data *data);
580extern void irq_chip_eoi_parent(struct irq_data *data);
581extern int irq_chip_set_affinity_parent(struct irq_data *data,
582 const struct cpumask *dest,
583 bool force);
08b55e2a 584extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
585extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
586 void *vcpu_info);
b7560de1 587extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
588#endif
589
6a6de9ef 590/* Handling of unhandled and spurious interrupts: */
0dcdbc97 591extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 592
a4633adc 593
6a6de9ef
TG
594/* Enable/disable irq debugging output: */
595extern int noirqdebug_setup(char *str);
596
597/* Checks whether the interrupt can be requested by request_irq(): */
598extern int can_request_irq(unsigned int irq, unsigned long irqflags);
599
f8b5473f 600/* Dummy irq-chip implementations: */
6a6de9ef 601extern struct irq_chip no_irq_chip;
f8b5473f 602extern struct irq_chip dummy_irq_chip;
6a6de9ef 603
145fc655 604extern void
3836ca08 605irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
606 irq_flow_handler_t handle, const char *name);
607
3836ca08
TG
608static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
609 irq_flow_handler_t handle)
610{
611 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
612}
613
31d9d9b6 614extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
615extern int irq_set_percpu_devid_partition(unsigned int irq,
616 const struct cpumask *affinity);
617extern int irq_get_percpu_devid_partition(unsigned int irq,
618 struct cpumask *affinity);
31d9d9b6 619
6a6de9ef 620extern void
3836ca08 621__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 622 const char *name);
1da177e4 623
6a6de9ef 624static inline void
3836ca08 625irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 626{
3836ca08 627 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
628}
629
630/*
631 * Set a highlevel chained flow handler for a given IRQ.
632 * (a chained handler is automatically enabled and set to
7f1b1244 633 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
634 */
635static inline void
3836ca08 636irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 637{
3836ca08 638 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
639}
640
3b0f95be
RK
641/*
642 * Set a highlevel chained flow handler and its data for a given IRQ.
643 * (a chained handler is automatically enabled and set to
644 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
645 */
646void
647irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
648 void *data);
649
44247184
TG
650void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
651
652static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
653{
654 irq_modify_status(irq, 0, set);
655}
656
657static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
658{
659 irq_modify_status(irq, clr, 0);
660}
661
a0cd9ca2 662static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
663{
664 irq_modify_status(irq, 0, IRQ_NOPROBE);
665}
666
a0cd9ca2 667static inline void irq_set_probe(unsigned int irq)
44247184
TG
668{
669 irq_modify_status(irq, IRQ_NOPROBE, 0);
670}
46f4f8f6 671
7f1b1244
PM
672static inline void irq_set_nothread(unsigned int irq)
673{
674 irq_modify_status(irq, 0, IRQ_NOTHREAD);
675}
676
677static inline void irq_set_thread(unsigned int irq)
678{
679 irq_modify_status(irq, IRQ_NOTHREAD, 0);
680}
681
6f91a52d
TG
682static inline void irq_set_nested_thread(unsigned int irq, bool nest)
683{
684 if (nest)
685 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
686 else
687 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
688}
689
31d9d9b6
MZ
690static inline void irq_set_percpu_devid_flags(unsigned int irq)
691{
692 irq_set_status_flags(irq,
693 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
694 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
695}
696
3a16d713 697/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
698extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
699extern int irq_set_handler_data(unsigned int irq, void *data);
700extern int irq_set_chip_data(unsigned int irq, void *data);
701extern int irq_set_irq_type(unsigned int irq, unsigned int type);
702extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
703extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
704 struct msi_desc *entry);
f303a6dd 705extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 706
a0cd9ca2 707static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
708{
709 struct irq_data *d = irq_get_irq_data(irq);
710 return d ? d->chip : NULL;
711}
712
713static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
714{
715 return d->chip;
716}
717
a0cd9ca2 718static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
719{
720 struct irq_data *d = irq_get_irq_data(irq);
721 return d ? d->chip_data : NULL;
722}
723
724static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
725{
726 return d->chip_data;
727}
728
a0cd9ca2 729static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
730{
731 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 732 return d ? d->common->handler_data : NULL;
f303a6dd
TG
733}
734
a0cd9ca2 735static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 736{
af7080e0 737 return d->common->handler_data;
f303a6dd
TG
738}
739
a0cd9ca2 740static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
741{
742 struct irq_data *d = irq_get_irq_data(irq);
b237721c 743 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
744}
745
c391f262 746static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 747{
b237721c 748 return d->common->msi_desc;
f303a6dd
TG
749}
750
1f6236bf
JMC
751static inline u32 irq_get_trigger_type(unsigned int irq)
752{
753 struct irq_data *d = irq_get_irq_data(irq);
754 return d ? irqd_get_trigger_type(d) : 0;
755}
756
449e9cae 757static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 758{
449e9cae 759#ifdef CONFIG_NUMA
6783011b 760 return d->node;
449e9cae
JL
761#else
762 return 0;
763#endif
764}
765
766static inline int irq_data_get_node(struct irq_data *d)
767{
768 return irq_common_data_get_node(d->common);
6783011b
JL
769}
770
c64301a2
JL
771static inline struct cpumask *irq_get_affinity_mask(int irq)
772{
773 struct irq_data *d = irq_get_irq_data(irq);
774
9df872fa 775 return d ? d->common->affinity : NULL;
c64301a2
JL
776}
777
778static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
779{
9df872fa 780 return d->common->affinity;
c64301a2
JL
781}
782
0d3f5425
TG
783#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
784static inline
785struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
786{
0551968a 787 return d->common->effective_affinity;
0d3f5425
TG
788}
789static inline void irq_data_update_effective_affinity(struct irq_data *d,
790 const struct cpumask *m)
791{
792 cpumask_copy(d->common->effective_affinity, m);
793}
794#else
795static inline void irq_data_update_effective_affinity(struct irq_data *d,
796 const struct cpumask *m)
797{
798}
799static inline
800struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
801{
802 return d->common->affinity;
803}
804#endif
805
62a08ae2
TG
806unsigned int arch_dynirq_lower_bound(unsigned int from);
807
b6873807 808int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 809 struct module *owner, const struct cpumask *affinity);
b6873807 810
2b5e7730
BG
811int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
812 unsigned int cnt, int node, struct module *owner,
813 const struct cpumask *affinity);
814
ec53cf23
PG
815/* use macros to avoid needing export.h for THIS_MODULE */
816#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 817 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 818
ec53cf23
PG
819#define irq_alloc_desc(node) \
820 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 821
ec53cf23
PG
822#define irq_alloc_desc_at(at, node) \
823 irq_alloc_descs(at, at, 1, node)
1f5a5b87 824
ec53cf23
PG
825#define irq_alloc_desc_from(from, node) \
826 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 827
51906e77
AG
828#define irq_alloc_descs_from(from, cnt, node) \
829 irq_alloc_descs(-1, from, cnt, node)
830
2b5e7730
BG
831#define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
832 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
833
834#define devm_irq_alloc_desc(dev, node) \
835 devm_irq_alloc_descs(dev, -1, 0, 1, node)
836
837#define devm_irq_alloc_desc_at(dev, at, node) \
838 devm_irq_alloc_descs(dev, at, at, 1, node)
839
840#define devm_irq_alloc_desc_from(dev, from, node) \
841 devm_irq_alloc_descs(dev, -1, from, 1, node)
842
843#define devm_irq_alloc_descs_from(dev, from, cnt, node) \
844 devm_irq_alloc_descs(dev, -1, from, cnt, node)
845
ec53cf23 846void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
847static inline void irq_free_desc(unsigned int irq)
848{
849 irq_free_descs(irq, 1);
850}
851
7b6ef126
TG
852#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
853unsigned int irq_alloc_hwirqs(int cnt, int node);
854static inline unsigned int irq_alloc_hwirq(int node)
855{
856 return irq_alloc_hwirqs(1, node);
857}
858void irq_free_hwirqs(unsigned int from, int cnt);
859static inline void irq_free_hwirq(unsigned int irq)
860{
861 return irq_free_hwirqs(irq, 1);
862}
863int arch_setup_hwirq(unsigned int irq, int node);
864void arch_teardown_hwirq(unsigned int irq);
865#endif
866
c940e01c
TG
867#ifdef CONFIG_GENERIC_IRQ_LEGACY
868void irq_init_desc(unsigned int irq);
869#endif
870
7d828062
TG
871/**
872 * struct irq_chip_regs - register offsets for struct irq_gci
873 * @enable: Enable register offset to reg_base
874 * @disable: Disable register offset to reg_base
875 * @mask: Mask register offset to reg_base
876 * @ack: Ack register offset to reg_base
877 * @eoi: Eoi register offset to reg_base
878 * @type: Type configuration register offset to reg_base
879 * @polarity: Polarity configuration register offset to reg_base
880 */
881struct irq_chip_regs {
882 unsigned long enable;
883 unsigned long disable;
884 unsigned long mask;
885 unsigned long ack;
886 unsigned long eoi;
887 unsigned long type;
888 unsigned long polarity;
889};
890
891/**
892 * struct irq_chip_type - Generic interrupt chip instance for a flow type
893 * @chip: The real interrupt chip which provides the callbacks
894 * @regs: Register offsets for this chip
895 * @handler: Flow handler associated with this chip
896 * @type: Chip can handle these flow types
899f0e66
GF
897 * @mask_cache_priv: Cached mask register private to the chip type
898 * @mask_cache: Pointer to cached mask register
7d828062
TG
899 *
900 * A irq_generic_chip can have several instances of irq_chip_type when
901 * it requires different functions and register offsets for different
902 * flow types.
903 */
904struct irq_chip_type {
905 struct irq_chip chip;
906 struct irq_chip_regs regs;
907 irq_flow_handler_t handler;
908 u32 type;
899f0e66
GF
909 u32 mask_cache_priv;
910 u32 *mask_cache;
7d828062
TG
911};
912
913/**
914 * struct irq_chip_generic - Generic irq chip data structure
915 * @lock: Lock to protect register and cache data access
916 * @reg_base: Register base address (virtual)
2b280376
KC
917 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
918 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
919 * @suspend: Function called from core code on suspend once per
920 * chip; can be useful instead of irq_chip::suspend to
921 * handle chip details even when no interrupts are in use
922 * @resume: Function called from core code on resume once per chip;
923 * can be useful instead of irq_chip::suspend to handle
924 * chip details even when no interrupts are in use
7d828062
TG
925 * @irq_base: Interrupt base nr for this chip
926 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 927 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
928 * @type_cache: Cached type register
929 * @polarity_cache: Cached polarity register
930 * @wake_enabled: Interrupt can wakeup from suspend
931 * @wake_active: Interrupt is marked as an wakeup from suspend source
932 * @num_ct: Number of available irq_chip_type instances (usually 1)
933 * @private: Private data for non generic chip callbacks
088f40b7 934 * @installed: bitfield to denote installed interrupts
e8bd834f 935 * @unused: bitfield to denote unused interrupts
088f40b7 936 * @domain: irq domain pointer
cfefd21e 937 * @list: List head for keeping track of instances
7d828062
TG
938 * @chip_types: Array of interrupt irq_chip_types
939 *
940 * Note, that irq_chip_generic can have multiple irq_chip_type
941 * implementations which can be associated to a particular irq line of
942 * an irq_chip_generic instance. That allows to share and protect
943 * state in an irq_chip_generic instance when we need to implement
944 * different flow mechanisms (level/edge) for it.
945 */
946struct irq_chip_generic {
947 raw_spinlock_t lock;
948 void __iomem *reg_base;
2b280376
KC
949 u32 (*reg_readl)(void __iomem *addr);
950 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
951 void (*suspend)(struct irq_chip_generic *gc);
952 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
953 unsigned int irq_base;
954 unsigned int irq_cnt;
955 u32 mask_cache;
956 u32 type_cache;
957 u32 polarity_cache;
958 u32 wake_enabled;
959 u32 wake_active;
960 unsigned int num_ct;
961 void *private;
088f40b7 962 unsigned long installed;
e8bd834f 963 unsigned long unused;
088f40b7 964 struct irq_domain *domain;
cfefd21e 965 struct list_head list;
7d828062
TG
966 struct irq_chip_type chip_types[0];
967};
968
969/**
970 * enum irq_gc_flags - Initialization flags for generic irq chips
971 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
972 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
973 * irq chips which need to call irq_set_wake() on
974 * the parent irq. Usually GPIO implementations
af80b0fe 975 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 976 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 977 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
978 */
979enum irq_gc_flags {
980 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
981 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 982 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 983 IRQ_GC_NO_MASK = 1 << 3,
b7905595 984 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
985};
986
088f40b7
TG
987/*
988 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
989 * @irqs_per_chip: Number of interrupts per chip
990 * @num_chips: Number of chips
991 * @irq_flags_to_set: IRQ* flags to set on irq setup
992 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
993 * @gc_flags: Generic chip specific setup flags
994 * @gc: Array of pointers to generic interrupt chips
995 */
996struct irq_domain_chip_generic {
997 unsigned int irqs_per_chip;
998 unsigned int num_chips;
999 unsigned int irq_flags_to_clear;
1000 unsigned int irq_flags_to_set;
1001 enum irq_gc_flags gc_flags;
1002 struct irq_chip_generic *gc[0];
1003};
1004
7d828062
TG
1005/* Generic chip callback functions */
1006void irq_gc_noop(struct irq_data *d);
1007void irq_gc_mask_disable_reg(struct irq_data *d);
1008void irq_gc_mask_set_bit(struct irq_data *d);
1009void irq_gc_mask_clr_bit(struct irq_data *d);
1010void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
1011void irq_gc_ack_set_bit(struct irq_data *d);
1012void irq_gc_ack_clr_bit(struct irq_data *d);
20608924 1013void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
7d828062
TG
1014void irq_gc_eoi(struct irq_data *d);
1015int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1016
1017/* Setup functions for irq_chip_generic */
a5152c8a
BB
1018int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1019 irq_hw_number_t hw_irq);
7d828062
TG
1020struct irq_chip_generic *
1021irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1022 void __iomem *reg_base, irq_flow_handler_t handler);
1023void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1024 enum irq_gc_flags flags, unsigned int clr,
1025 unsigned int set);
1026int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
1027void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1028 unsigned int clr, unsigned int set);
7d828062 1029
1c3e3630
BG
1030struct irq_chip_generic *
1031devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1032 unsigned int irq_base, void __iomem *reg_base,
1033 irq_flow_handler_t handler);
30fd8fc5
BG
1034int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1035 u32 msk, enum irq_gc_flags flags,
1036 unsigned int clr, unsigned int set);
1c3e3630 1037
088f40b7 1038struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 1039
f88eecfe
SF
1040int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1041 int num_ct, const char *name,
1042 irq_flow_handler_t handler,
1043 unsigned int clr, unsigned int set,
1044 enum irq_gc_flags flags);
1045
1046#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1047 handler, clr, set, flags) \
1048({ \
1049 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1050 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1051 handler, clr, set, flags); \
1052})
088f40b7 1053
707188f5
BG
1054static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1055{
1056 kfree(gc);
1057}
1058
32bb6cbb
BG
1059static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1060 u32 msk, unsigned int clr,
1061 unsigned int set)
1062{
1063 irq_remove_generic_chip(gc, msk, clr, set);
1064 irq_free_generic_chip(gc);
1065}
1066
7d828062
TG
1067static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1068{
1069 return container_of(d->chip, struct irq_chip_type, chip);
1070}
1071
1072#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1073
1074#ifdef CONFIG_SMP
1075static inline void irq_gc_lock(struct irq_chip_generic *gc)
1076{
1077 raw_spin_lock(&gc->lock);
1078}
1079
1080static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1081{
1082 raw_spin_unlock(&gc->lock);
1083}
1084#else
1085static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
1086static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1087#endif
1088
ebf9ff75
BB
1089/*
1090 * The irqsave variants are for usage in non interrupt code. Do not use
1091 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1092 */
1093#define irq_gc_lock_irqsave(gc, flags) \
1094 raw_spin_lock_irqsave(&(gc)->lock, flags)
1095
1096#define irq_gc_unlock_irqrestore(gc, flags) \
1097 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1098
332fd7c4
KC
1099static inline void irq_reg_writel(struct irq_chip_generic *gc,
1100 u32 val, int reg_offset)
1101{
2b280376
KC
1102 if (gc->reg_writel)
1103 gc->reg_writel(val, gc->reg_base + reg_offset);
1104 else
1105 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
1106}
1107
1108static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1109 int reg_offset)
1110{
2b280376
KC
1111 if (gc->reg_readl)
1112 return gc->reg_readl(gc->reg_base + reg_offset);
1113 else
1114 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
1115}
1116
d17bf24e
QY
1117/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1118#define INVALID_HWIRQ (~0UL)
f9bce791 1119irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
1120int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1121int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1122int ipi_send_single(unsigned int virq, unsigned int cpu);
1123int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 1124
06fcb0c6 1125#endif /* _LINUX_IRQ_H */