iommu/vt-d: Add first level page table interface
[linux-block.git] / include / linux / intel-iommu.h
CommitLineData
ba395927 1/*
2f26e0a9
DW
2 * Copyright © 2006-2015, Intel Corporation.
3 *
4 * Authors: Ashok Raj <ashok.raj@intel.com>
5 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
6 * David Woodhouse <David.Woodhouse@intel.com>
ba395927
KA
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
19 * Place - Suite 330, Boston, MA 02111-1307 USA.
ba395927
KA
20 */
21
22#ifndef _INTEL_IOMMU_H_
23#define _INTEL_IOMMU_H_
24
25#include <linux/types.h>
38717946 26#include <linux/iova.h>
ba395927 27#include <linux/io.h>
2f26e0a9 28#include <linux/idr.h>
2f26e0a9
DW
29#include <linux/mmu_notifier.h>
30#include <linux/list.h>
b0119e87 31#include <linux/iommu.h>
61012985 32#include <linux/io-64-nonatomic-lo-hi.h>
9ddbfb42 33#include <linux/dmar.h>
61012985 34
fe962e90 35#include <asm/cacheflush.h>
5b6985ce 36#include <asm/iommu.h>
f661197e 37
ba395927 38/*
daedaa33 39 * VT-d hardware uses 4KiB page size regardless of host page size.
ba395927 40 */
daedaa33
LB
41#define VTD_PAGE_SHIFT (12)
42#define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT)
43#define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT)
44#define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK)
45
46#define VTD_STRIDE_SHIFT (9)
47#define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT)
48
49#define DMA_PTE_READ (1)
50#define DMA_PTE_WRITE (2)
51#define DMA_PTE_LARGE_PAGE (1 << 7)
52#define DMA_PTE_SNP (1 << 11)
53
54#define CONTEXT_TT_MULTI_LEVEL 0
55#define CONTEXT_TT_DEV_IOTLB 1
56#define CONTEXT_TT_PASS_THROUGH 2
57/* Extended context entry types */
58#define CONTEXT_TT_PT_PASID 4
59#define CONTEXT_TT_PT_PASID_DEV_IOTLB 5
60#define CONTEXT_TT_MASK (7ULL << 2)
61
62#define CONTEXT_DINVE (1ULL << 8)
63#define CONTEXT_PRS (1ULL << 9)
64#define CONTEXT_PASIDE (1ULL << 11)
ba395927 65
daedaa33
LB
66/*
67 * Intel IOMMU register specification per version 1.0 public spec.
68 */
ba395927
KA
69#define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */
70#define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */
71#define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */
72#define DMAR_GCMD_REG 0x18 /* Global command register */
73#define DMAR_GSTS_REG 0x1c /* Global status register */
74#define DMAR_RTADDR_REG 0x20 /* Root entry table */
75#define DMAR_CCMD_REG 0x28 /* Context command reg */
76#define DMAR_FSTS_REG 0x34 /* Fault Status register */
77#define DMAR_FECTL_REG 0x38 /* Fault control register */
78#define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */
79#define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */
80#define DMAR_FEUADDR_REG 0x44 /* Upper address register */
81#define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */
82#define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */
83#define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */
84#define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */
85#define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */
86#define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */
fe962e90
SS
87#define DMAR_IQH_REG 0x80 /* Invalidation queue head register */
88#define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */
6ba6c3a4 89#define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */
fe962e90 90#define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */
82aeef0b 91#define DMAR_ICS_REG 0x9c /* Invalidation complete status register */
2ae21010 92#define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */
1208225c
DW
93#define DMAR_PQH_REG 0xc0 /* Page request queue head register */
94#define DMAR_PQT_REG 0xc8 /* Page request queue tail register */
95#define DMAR_PQA_REG 0xd0 /* Page request queue address register */
96#define DMAR_PRS_REG 0xdc /* Page request status register */
97#define DMAR_PECTL_REG 0xe0 /* Page request event control register */
98#define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */
99#define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */
100#define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */
4a2d80db
SM
101#define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */
102#define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */
103#define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */
104#define DMAR_MTRR_FIX16K_80000_REG 0x128
105#define DMAR_MTRR_FIX16K_A0000_REG 0x130
106#define DMAR_MTRR_FIX4K_C0000_REG 0x138
107#define DMAR_MTRR_FIX4K_C8000_REG 0x140
108#define DMAR_MTRR_FIX4K_D0000_REG 0x148
109#define DMAR_MTRR_FIX4K_D8000_REG 0x150
110#define DMAR_MTRR_FIX4K_E0000_REG 0x158
111#define DMAR_MTRR_FIX4K_E8000_REG 0x160
112#define DMAR_MTRR_FIX4K_F0000_REG 0x168
113#define DMAR_MTRR_FIX4K_F8000_REG 0x170
114#define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */
115#define DMAR_MTRR_PHYSMASK0_REG 0x188
116#define DMAR_MTRR_PHYSBASE1_REG 0x190
117#define DMAR_MTRR_PHYSMASK1_REG 0x198
118#define DMAR_MTRR_PHYSBASE2_REG 0x1a0
119#define DMAR_MTRR_PHYSMASK2_REG 0x1a8
120#define DMAR_MTRR_PHYSBASE3_REG 0x1b0
121#define DMAR_MTRR_PHYSMASK3_REG 0x1b8
122#define DMAR_MTRR_PHYSBASE4_REG 0x1c0
123#define DMAR_MTRR_PHYSMASK4_REG 0x1c8
124#define DMAR_MTRR_PHYSBASE5_REG 0x1d0
125#define DMAR_MTRR_PHYSMASK5_REG 0x1d8
126#define DMAR_MTRR_PHYSBASE6_REG 0x1e0
127#define DMAR_MTRR_PHYSMASK6_REG 0x1e8
128#define DMAR_MTRR_PHYSBASE7_REG 0x1f0
129#define DMAR_MTRR_PHYSMASK7_REG 0x1f8
130#define DMAR_MTRR_PHYSBASE8_REG 0x200
131#define DMAR_MTRR_PHYSMASK8_REG 0x208
132#define DMAR_MTRR_PHYSBASE9_REG 0x210
133#define DMAR_MTRR_PHYSMASK9_REG 0x218
134#define DMAR_VCCAP_REG 0xe00 /* Virtual command capability register */
135#define DMAR_VCMD_REG 0xe10 /* Virtual command register */
136#define DMAR_VCRSP_REG 0xe20 /* Virtual command response register */
ba395927
KA
137
138#define OFFSET_STRIDE (9)
50d3fb56 139
50d3fb56
DW
140#define dmar_readq(a) readq(a)
141#define dmar_writeq(a,v) writeq(v,a)
ba395927
KA
142
143#define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4)
144#define DMAR_VER_MINOR(v) ((v) & 0x0f)
145
146/*
147 * Decoding Capability Register
148 */
f1ac10c2 149#define cap_5lp_support(c) (((c) >> 60) & 1)
07c09787 150#define cap_pi_support(c) (((c) >> 59) & 1)
59103caa 151#define cap_fl1gp_support(c) (((c) >> 56) & 1)
ba395927
KA
152#define cap_read_drain(c) (((c) >> 55) & 1)
153#define cap_write_drain(c) (((c) >> 54) & 1)
154#define cap_max_amask_val(c) (((c) >> 48) & 0x3f)
155#define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1)
156#define cap_pgsel_inv(c) (((c) >> 39) & 1)
157
158#define cap_super_page_val(c) (((c) >> 34) & 0xf)
159#define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \
160 * OFFSET_STRIDE) + 21)
161
162#define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16)
163#define cap_max_fault_reg_offset(c) \
164 (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16)
165
166#define cap_zlr(c) (((c) >> 22) & 1)
167#define cap_isoch(c) (((c) >> 23) & 1)
168#define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1)
169#define cap_sagaw(c) (((c) >> 8) & 0x1f)
170#define cap_caching_mode(c) (((c) >> 7) & 1)
171#define cap_phmr(c) (((c) >> 6) & 1)
172#define cap_plmr(c) (((c) >> 5) & 1)
173#define cap_rwbf(c) (((c) >> 4) & 1)
174#define cap_afl(c) (((c) >> 3) & 1)
175#define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7)))
176/*
177 * Extended Capability Register
178 */
179
6f7db75e 180#define ecap_smpwc(e) (((e) >> 48) & 0x1)
437f35e1 181#define ecap_flts(e) (((e) >> 47) & 0x1)
6f7db75e 182#define ecap_slts(e) (((e) >> 46) & 0x1)
765b6a98 183#define ecap_smts(e) (((e) >> 43) & 0x1)
0f725561 184#define ecap_dit(e) ((e >> 41) & 0x1)
bd00c606 185#define ecap_pasid(e) ((e >> 40) & 0x1)
4423f5e7
DW
186#define ecap_pss(e) ((e >> 35) & 0x1f)
187#define ecap_eafs(e) ((e >> 34) & 0x1)
188#define ecap_nwfs(e) ((e >> 33) & 0x1)
189#define ecap_srs(e) ((e >> 31) & 0x1)
190#define ecap_ers(e) ((e >> 30) & 0x1)
191#define ecap_prs(e) ((e >> 29) & 0x1)
2db1581e 192#define ecap_broken_pasid(e) ((e >> 28) & 0x1)
4423f5e7
DW
193#define ecap_dis(e) ((e >> 27) & 0x1)
194#define ecap_nest(e) ((e >> 26) & 0x1)
195#define ecap_mts(e) ((e >> 25) & 0x1)
196#define ecap_ecs(e) ((e >> 24) & 0x1)
ba395927 197#define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16)
44caf2f3 198#define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16)
ba395927 199#define ecap_coherent(e) ((e) & 0x1)
fe962e90 200#define ecap_qis(e) ((e) & 0x2)
4ed0d3e6 201#define ecap_pass_through(e) ((e >> 6) & 0x1)
ad3ad3f6
SS
202#define ecap_eim_support(e) ((e >> 4) & 0x1)
203#define ecap_ir_support(e) ((e >> 3) & 0x1)
93a23a72 204#define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1)
b6fcb33a 205#define ecap_max_handle_mask(e) ((e >> 20) & 0xf)
58c610bd 206#define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */
ba395927
KA
207
208/* IOTLB_REG */
3481f210 209#define DMA_TLB_FLUSH_GRANU_OFFSET 60
ba395927
KA
210#define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60)
211#define DMA_TLB_DSI_FLUSH (((u64)2) << 60)
212#define DMA_TLB_PSI_FLUSH (((u64)3) << 60)
aaa59306
CT
213#define DMA_TLB_IIRG(type) ((type >> 60) & 3)
214#define DMA_TLB_IAIG(val) (((val) >> 57) & 3)
ba395927
KA
215#define DMA_TLB_READ_DRAIN (((u64)1) << 49)
216#define DMA_TLB_WRITE_DRAIN (((u64)1) << 48)
217#define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32)
218#define DMA_TLB_IVT (((u64)1) << 63)
219#define DMA_TLB_IH_NONLEAF (((u64)1) << 6)
220#define DMA_TLB_MAX_SIZE (0x3f)
221
fe962e90 222/* INVALID_DESC */
3481f210 223#define DMA_CCMD_INVL_GRANU_OFFSET 61
aaa59306
CT
224#define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4)
225#define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4)
226#define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4)
fe962e90
SS
227#define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7)
228#define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6)
229#define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16)))
230#define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6)
231#define DMA_ID_TLB_ADDR(addr) (addr)
232#define DMA_ID_TLB_ADDR_MASK(mask) (mask)
233
f8bab735 234/* PMEN_REG */
235#define DMA_PMEN_EPM (((u32)1)<<31)
236#define DMA_PMEN_PRS (((u32)1)<<0)
237
ba395927
KA
238/* GCMD_REG */
239#define DMA_GCMD_TE (((u32)1) << 31)
240#define DMA_GCMD_SRTP (((u32)1) << 30)
241#define DMA_GCMD_SFL (((u32)1) << 29)
242#define DMA_GCMD_EAFL (((u32)1) << 28)
243#define DMA_GCMD_WBF (((u32)1) << 27)
2ae21010
SS
244#define DMA_GCMD_QIE (((u32)1) << 26)
245#define DMA_GCMD_SIRTP (((u32)1) << 24)
246#define DMA_GCMD_IRE (((u32) 1) << 25)
161fde08 247#define DMA_GCMD_CFI (((u32) 1) << 23)
ba395927
KA
248
249/* GSTS_REG */
250#define DMA_GSTS_TES (((u32)1) << 31)
251#define DMA_GSTS_RTPS (((u32)1) << 30)
252#define DMA_GSTS_FLS (((u32)1) << 29)
253#define DMA_GSTS_AFLS (((u32)1) << 28)
254#define DMA_GSTS_WBFS (((u32)1) << 27)
2ae21010
SS
255#define DMA_GSTS_QIES (((u32)1) << 26)
256#define DMA_GSTS_IRTPS (((u32)1) << 24)
257#define DMA_GSTS_IRES (((u32)1) << 25)
161fde08 258#define DMA_GSTS_CFIS (((u32)1) << 23)
ba395927 259
4423f5e7
DW
260/* DMA_RTADDR_REG */
261#define DMA_RTADDR_RTT (((u64)1) << 11)
7373a8cc 262#define DMA_RTADDR_SMT (((u64)1) << 10)
4423f5e7 263
ba395927
KA
264/* CCMD_REG */
265#define DMA_CCMD_ICC (((u64)1) << 63)
266#define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61)
267#define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61)
268#define DMA_CCMD_DEVICE_INVL (((u64)3) << 61)
269#define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32)
270#define DMA_CCMD_MASK_NOBIT 0
271#define DMA_CCMD_MASK_1BIT 1
272#define DMA_CCMD_MASK_2BIT 2
273#define DMA_CCMD_MASK_3BIT 3
274#define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16)
275#define DMA_CCMD_DID(d) ((u64)((d) & 0xffff))
276
277/* FECTL_REG */
278#define DMA_FECTL_IM (((u32)1) << 31)
279
280/* FSTS_REG */
b1d03c1d
DS
281#define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */
282#define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */
283#define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */
284#define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */
285#define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */
286#define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */
ba395927
KA
287#define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff)
288
289/* FRCD_REG, 32 bits access */
290#define DMA_FRCD_F (((u32)1) << 31)
291#define dma_frcd_type(d) ((d >> 30) & 1)
292#define dma_frcd_fault_reason(c) (c & 0xff)
293#define dma_frcd_source_id(c) (c & 0xffff)
5b6985ce
FY
294/* low 64 bit */
295#define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT))
296
46924008
DW
297/* PRS_REG */
298#define DMA_PRS_PPR ((u32)1)
299
5b6985ce
FY
300#define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \
301do { \
302 cycles_t start_time = get_cycles(); \
303 while (1) { \
304 sts = op(iommu->reg + offset); \
305 if (cond) \
306 break; \
cf1337f0 307 if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\
5b6985ce
FY
308 panic("DMAR hardware is malfunctioning\n"); \
309 cpu_relax(); \
310 } \
311} while (0)
cf1337f0 312
fe962e90
SS
313#define QI_LENGTH 256 /* queue length */
314
315enum {
316 QI_FREE,
317 QI_IN_USE,
6ba6c3a4
YZ
318 QI_DONE,
319 QI_ABORT
fe962e90
SS
320};
321
322#define QI_CC_TYPE 0x1
323#define QI_IOTLB_TYPE 0x2
324#define QI_DIOTLB_TYPE 0x3
325#define QI_IEC_TYPE 0x4
326#define QI_IWD_TYPE 0x5
2f26e0a9
DW
327#define QI_EIOTLB_TYPE 0x6
328#define QI_PC_TYPE 0x7
329#define QI_DEIOTLB_TYPE 0x8
a222a7f0
DW
330#define QI_PGRP_RESP_TYPE 0x9
331#define QI_PSTRM_RESP_TYPE 0xa
fe962e90
SS
332
333#define QI_IEC_SELECTIVE (((u64)1) << 4)
334#define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32))
335#define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27))
336
337#define QI_IWD_STATUS_DATA(d) (((u64)d) << 32)
338#define QI_IWD_STATUS_WRITE (((u64)1) << 5)
339
3481f210
YS
340#define QI_IOTLB_DID(did) (((u64)did) << 16)
341#define QI_IOTLB_DR(dr) (((u64)dr) << 7)
342#define QI_IOTLB_DW(dw) (((u64)dw) << 6)
343#define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4))
5b6985ce 344#define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK)
3481f210
YS
345#define QI_IOTLB_IH(ih) (((u64)ih) << 6)
346#define QI_IOTLB_AM(am) (((u8)am))
347
348#define QI_CC_FM(fm) (((u64)fm) << 48)
349#define QI_CC_SID(sid) (((u64)sid) << 32)
350#define QI_CC_DID(did) (((u64)did) << 16)
351#define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4))
352
6ba6c3a4
YZ
353#define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32)
354#define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16)
355#define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
0f725561 356#define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | ((u64)(pfsid & 0xfff) << 52))
6ba6c3a4
YZ
357#define QI_DEV_IOTLB_SIZE 1
358#define QI_DEV_IOTLB_MAX_INVS 32
359
2f26e0a9
DW
360#define QI_PC_PASID(pasid) (((u64)pasid) << 32)
361#define QI_PC_DID(did) (((u64)did) << 16)
362#define QI_PC_GRAN(gran) (((u64)gran) << 4)
363
364#define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0))
365#define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1))
366
367#define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK)
368#define QI_EIOTLB_GL(gl) (((u64)gl) << 7)
369#define QI_EIOTLB_IH(ih) (((u64)ih) << 6)
370#define QI_EIOTLB_AM(am) (((u64)am))
371#define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32)
372#define QI_EIOTLB_DID(did) (((u64)did) << 16)
373#define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4)
374
375#define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK)
376#define QI_DEV_EIOTLB_SIZE (((u64)1) << 11)
377#define QI_DEV_EIOTLB_GLOB(g) ((u64)g)
378#define QI_DEV_EIOTLB_PASID(p) (((u64)p) << 32)
aaa59306
CT
379#define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16)
380#define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4)
0f725561 381#define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | ((u64)(pfsid & 0xfff) << 52))
2f26e0a9
DW
382#define QI_DEV_EIOTLB_MAX_INVS 32
383
a222a7f0
DW
384#define QI_PGRP_IDX(idx) (((u64)(idx)) << 55)
385#define QI_PGRP_PRIV(priv) (((u64)(priv)) << 32)
386#define QI_PGRP_RESP_CODE(res) ((u64)(res))
387#define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32)
388#define QI_PGRP_DID(did) (((u64)(did)) << 16)
389#define QI_PGRP_PASID_P(p) (((u64)(p)) << 4)
390
391#define QI_PSTRM_ADDR(addr) (((u64)(addr)) & VTD_PAGE_MASK)
392#define QI_PSTRM_DEVFN(devfn) (((u64)(devfn)) << 4)
393#define QI_PSTRM_RESP_CODE(res) ((u64)(res))
394#define QI_PSTRM_IDX(idx) (((u64)(idx)) << 55)
395#define QI_PSTRM_PRIV(priv) (((u64)(priv)) << 32)
396#define QI_PSTRM_BUS(bus) (((u64)(bus)) << 24)
397#define QI_PSTRM_PASID(pasid) (((u64)(pasid)) << 4)
398
399#define QI_RESP_SUCCESS 0x0
400#define QI_RESP_INVALID 0x1
401#define QI_RESP_FAILURE 0xf
402
2f26e0a9
DW
403#define QI_GRAN_ALL_ALL 0
404#define QI_GRAN_NONG_ALL 1
405#define QI_GRAN_NONG_PASID 2
406#define QI_GRAN_PSI_PASID 3
407
5d308fc1
LB
408#define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap))
409
fe962e90 410struct qi_desc {
5d308fc1
LB
411 u64 qw0;
412 u64 qw1;
413 u64 qw2;
414 u64 qw3;
fe962e90
SS
415};
416
417struct q_inval {
3b8f4048 418 raw_spinlock_t q_lock;
5d308fc1 419 void *desc; /* invalidation queue */
fe962e90
SS
420 int *desc_status; /* desc status */
421 int free_head; /* first free entry */
422 int free_tail; /* last free entry */
423 int free_cnt;
424};
425
d3f13810 426#ifdef CONFIG_IRQ_REMAP
2ae21010
SS
427/* 1MB - maximum possible interrupt remapping table size */
428#define INTR_REMAP_PAGE_ORDER 8
429#define INTR_REMAP_TABLE_REG_SIZE 0xf
af3b358e 430#define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf
2ae21010 431
b6fcb33a
SS
432#define INTR_REMAP_TABLE_ENTRIES 65536
433
b106ee63
JL
434struct irq_domain;
435
2ae21010
SS
436struct ir_table {
437 struct irte *base;
360eb3c5 438 unsigned long *bitmap;
2ae21010
SS
439};
440#endif
441
a77b67d4 442struct iommu_flush {
4c25a2c1
DW
443 void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid,
444 u8 fm, u64 type);
1f0ef2aa
DW
445 void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr,
446 unsigned int size_order, u64 type);
a77b67d4
YS
447};
448
f59c7b69
FY
449enum {
450 SR_DMAR_FECTL_REG,
451 SR_DMAR_FEDATA_REG,
452 SR_DMAR_FEADDR_REG,
453 SR_DMAR_FEUADDR_REG,
454 MAX_SR_DMAR_REGS
455};
456
4158c2ec
JR
457#define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0)
458#define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1)
459
8a94ade4
DW
460struct pasid_entry;
461struct pasid_state_entry;
a222a7f0 462struct page_req_dsc;
8a94ade4 463
26b86092
SM
464/*
465 * 0: Present
466 * 1-11: Reserved
467 * 12-63: Context Ptr (12 - (haw-1))
468 * 64-127: Reserved
469 */
470struct root_entry {
471 u64 lo;
472 u64 hi;
473};
474
475/*
476 * low 64 bits:
477 * 0: present
478 * 1: fault processing disable
479 * 2-3: translation type
480 * 12-63: address space root
481 * high 64 bits:
482 * 0-2: address width
483 * 3-6: aval
484 * 8-23: domain id
485 */
486struct context_entry {
487 u64 lo;
488 u64 hi;
489};
490
9ddbfb42
LB
491struct dmar_domain {
492 int nid; /* node id */
493
494 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
495 /* Refcount of devices per iommu */
496
497
498 u16 iommu_did[DMAR_UNITS_SUPPORTED];
499 /* Domain ids per IOMMU. Use u16 since
500 * domain ids are 16 bit wide according
501 * to VT-d spec, section 9.3 */
502
503 bool has_iotlb_device;
504 struct list_head devices; /* all devices' list */
505 struct iova_domain iovad; /* iova's that belong to this domain */
506
507 struct dma_pte *pgd; /* virtual address */
508 int gaw; /* max guest address width */
509
510 /* adjusted guest address width, 0 is level 2 30-bit */
511 int agaw;
512
513 int flags; /* flags to find out type of domain */
514
515 int iommu_coherency;/* indicate coherency of iommu access */
516 int iommu_snooping; /* indicate snooping control feature*/
517 int iommu_count; /* reference count of iommu */
518 int iommu_superpage;/* Level of superpages supported:
519 0 == 4KiB (no superpages), 1 == 2MiB,
520 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
521 u64 max_addr; /* maximum mapped address */
522
523 struct iommu_domain domain; /* generic domain data structure for
524 iommu core */
525};
526
ba395927
KA
527struct intel_iommu {
528 void __iomem *reg; /* Pointer to hardware regs, virtual addr */
6f5cf521
DD
529 u64 reg_phys; /* physical address of hw register set */
530 u64 reg_size; /* size of hw register set */
ba395927
KA
531 u64 cap;
532 u64 ecap;
ba395927 533 u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */
1f5b3c3f 534 raw_spinlock_t register_lock; /* protect register handling */
c42d9f32 535 int seq_id; /* sequence id of the iommu */
1b573683 536 int agaw; /* agaw of this iommu */
4ed0d3e6 537 int msagaw; /* max sagaw of this iommu */
1208225c 538 unsigned int irq, pr_irq;
67ccac41 539 u16 segment; /* PCI segment# */
9d783ba0 540 unsigned char name[13]; /* Device Name */
e61d98d8 541
d3f13810 542#ifdef CONFIG_INTEL_IOMMU
e61d98d8 543 unsigned long *domain_ids; /* bitmap of domains */
8bf47816 544 struct dmar_domain ***domains; /* ptr to domains */
e61d98d8 545 spinlock_t lock; /* protect context, domain ids */
ba395927
KA
546 struct root_entry *root_entry; /* virtual address */
547
a77b67d4 548 struct iommu_flush flush;
8a94ade4
DW
549#endif
550#ifdef CONFIG_INTEL_IOMMU_SVM
551 /* These are large and need to be contiguous, so we allocate just
552 * one for now. We'll maybe want to rethink that if we truly give
553 * devices away to userspace processes (e.g. for DPDK) and don't
554 * want to trust that userspace will use *only* the PASID it was
555 * told to. But while it's all driver-arbitrated, we're fine. */
8a94ade4 556 struct pasid_state_entry *pasid_state_table;
a222a7f0
DW
557 struct page_req_dsc *prq;
558 unsigned char prq_name[16]; /* Name for PRQ interrupt */
91017044 559 u32 pasid_max;
e61d98d8 560#endif
fe962e90 561 struct q_inval *qi; /* Queued invalidation info */
f59c7b69
FY
562 u32 *iommu_state; /* Store iommu states between suspend and resume.*/
563
d3f13810 564#ifdef CONFIG_IRQ_REMAP
2ae21010 565 struct ir_table *ir_table; /* Interrupt remapping info */
b106ee63
JL
566 struct irq_domain *ir_domain;
567 struct irq_domain *ir_msi_domain;
2ae21010 568#endif
b0119e87 569 struct iommu_device iommu; /* IOMMU core code handle */
ee34b32d 570 int node;
4158c2ec 571 u32 flags; /* Software defined flags */
ba395927
KA
572};
573
9ddbfb42
LB
574/* PCI domain-device relationship */
575struct device_domain_info {
576 struct list_head link; /* link to domain siblings */
577 struct list_head global; /* link to global list */
cc580e41 578 struct list_head table; /* link to pasid table */
9ddbfb42
LB
579 u8 bus; /* PCI bus number */
580 u8 devfn; /* PCI devfn number */
581 u16 pfsid; /* SRIOV physical function source ID */
582 u8 pasid_supported:3;
583 u8 pasid_enabled:1;
584 u8 pri_supported:1;
585 u8 pri_enabled:1;
586 u8 ats_supported:1;
587 u8 ats_enabled:1;
588 u8 ats_qdep;
589 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
590 struct intel_iommu *iommu; /* IOMMU used by this device */
591 struct dmar_domain *domain; /* pointer to domain */
cc580e41 592 struct pasid_table *pasid_table; /* pasid table */
9ddbfb42
LB
593};
594
fe962e90
SS
595static inline void __iommu_flush_cache(
596 struct intel_iommu *iommu, void *addr, int size)
597{
598 if (!ecap_coherent(iommu->ecap))
599 clflush_cache_range(addr, size);
600}
601
4f2ed183
LB
602/*
603 * 0: readable
604 * 1: writable
605 * 2-6: reserved
606 * 7: super page
607 * 8-10: available
608 * 11: snoop behavior
609 * 12-63: Host physcial address
610 */
611struct dma_pte {
612 u64 val;
613};
614
615static inline void dma_clear_pte(struct dma_pte *pte)
616{
617 pte->val = 0;
618}
619
620static inline u64 dma_pte_addr(struct dma_pte *pte)
621{
622#ifdef CONFIG_64BIT
623 return pte->val & VTD_PAGE_MASK;
624#else
625 /* Must have a full atomic 64-bit read */
626 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
627#endif
628}
629
630static inline bool dma_pte_present(struct dma_pte *pte)
631{
632 return (pte->val & 3) != 0;
633}
634
635static inline bool dma_pte_superpage(struct dma_pte *pte)
636{
637 return (pte->val & DMA_PTE_LARGE_PAGE);
638}
639
640static inline int first_pte_in_page(struct dma_pte *pte)
641{
642 return !((unsigned long)pte & ~VTD_PAGE_MASK);
643}
644
e61d98d8 645extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev);
aa5d2b51 646extern int dmar_find_matched_atsr_unit(struct pci_dev *dev);
e61d98d8 647
2ae21010 648extern int dmar_enable_qi(struct intel_iommu *iommu);
eba67e5d 649extern void dmar_disable_qi(struct intel_iommu *iommu);
f59c7b69 650extern int dmar_reenable_qi(struct intel_iommu *iommu);
2ae21010 651extern void qi_global_iec(struct intel_iommu *iommu);
e820482c 652
4c25a2c1
DW
653extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid,
654 u8 fm, u64 type);
1f0ef2aa
DW
655extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
656 unsigned int size_order, u64 type);
1c48db44
JP
657extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid,
658 u16 qdep, u64 addr, unsigned mask);
704126ad 659extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu);
38717946 660
074835f0
YS
661extern int dmar_ir_support(void);
662
9ddbfb42
LB
663struct dmar_domain *get_valid_domain_for_dev(struct device *dev);
664void *alloc_pgtable_page(int node);
665void free_pgtable_page(void *vaddr);
666struct intel_iommu *domain_get_iommu(struct dmar_domain *domain);
85319dcc
LB
667int for_each_device_domain(int (*fn)(struct device_domain_info *info,
668 void *data), void *data);
6f7db75e 669void iommu_flush_write_buffer(struct intel_iommu *iommu);
9ddbfb42 670
2f26e0a9 671#ifdef CONFIG_INTEL_IOMMU_SVM
d9737953
LB
672int intel_svm_init(struct intel_iommu *iommu);
673int intel_svm_exit(struct intel_iommu *iommu);
a222a7f0
DW
674extern int intel_svm_enable_prq(struct intel_iommu *iommu);
675extern int intel_svm_finish_prq(struct intel_iommu *iommu);
8a94ade4 676
0204a496
DW
677struct svm_dev_ops;
678
2f26e0a9
DW
679struct intel_svm_dev {
680 struct list_head list;
681 struct rcu_head rcu;
682 struct device *dev;
0204a496 683 struct svm_dev_ops *ops;
2f26e0a9
DW
684 int users;
685 u16 did;
686 u16 dev_iotlb:1;
687 u16 sid, qdep;
688};
689
690struct intel_svm {
691 struct mmu_notifier notifier;
692 struct mm_struct *mm;
693 struct intel_iommu *iommu;
569e4f77 694 int flags;
2f26e0a9
DW
695 int pasid;
696 struct list_head devs;
51261aac 697 struct list_head list;
2f26e0a9
DW
698};
699
700extern int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev);
701extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev);
702#endif
703
ee2636b8
SM
704#ifdef CONFIG_INTEL_IOMMU_DEBUGFS
705void intel_iommu_debugfs_init(void);
706#else
707static inline void intel_iommu_debugfs_init(void) {}
708#endif /* CONFIG_INTEL_IOMMU_DEBUGFS */
709
a5459cfe 710extern const struct attribute_group *intel_iommu_groups[];
26b86092
SM
711bool context_present(struct context_entry *context);
712struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus,
713 u8 devfn, int alloc);
a5459cfe 714
daedaa33
LB
715#ifdef CONFIG_INTEL_IOMMU
716extern int iommu_calculate_agaw(struct intel_iommu *iommu);
717extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu);
718extern int dmar_disabled;
719extern int intel_iommu_enabled;
720extern int intel_iommu_tboot_noforce;
721#else
722static inline int iommu_calculate_agaw(struct intel_iommu *iommu)
723{
724 return 0;
725}
726static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
727{
728 return 0;
729}
730#define dmar_disabled (1)
731#define intel_iommu_enabled (0)
732#endif
733
ba395927 734#endif