powerpc/hugetlb: Don't do runtime allocation of 16G pages in LPAR configuration
[linux-2.6-block.git] / include / kvm / arm_vgic.h
CommitLineData
1a89dd91 1/*
50926d82 2 * Copyright (C) 2015, 2016 ARM Ltd.
1a89dd91
MZ
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
50926d82 14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
1a89dd91 15 */
50926d82
MZ
16#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
b18b5778 18
b47ef92a
MZ
19#include <linux/kernel.h>
20#include <linux/kvm.h>
b47ef92a
MZ
21#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
fb5ee369 23#include <linux/static_key.h>
b47ef92a 24#include <linux/types.h>
6777f77f 25#include <kvm/iodev.h>
424c3383 26#include <linux/list.h>
5a7a8426 27#include <linux/jump_label.h>
1a89dd91 28
74fe55dc
MZ
29#include <linux/irqchip/arm-gic-v4.h>
30
e25028c8 31#define VGIC_V3_MAX_CPUS 512
50926d82
MZ
32#define VGIC_V2_MAX_CPUS 8
33#define VGIC_NR_IRQS_LEGACY 256
b47ef92a
MZ
34#define VGIC_NR_SGIS 16
35#define VGIC_NR_PPIS 16
36#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
50926d82
MZ
37#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
38#define VGIC_MAX_SPI 1019
39#define VGIC_MAX_RESERVED 1023
40#define VGIC_MIN_LPI 8192
180ae7b1 41#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
8f186d52 42
3cba4af3 43#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
ebb127f2
CD
44#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
45 (irq) <= VGIC_MAX_SPI)
3cba4af3 46
50926d82
MZ
47enum vgic_type {
48 VGIC_V2, /* Good ol' GICv2 */
49 VGIC_V3, /* New fancy GICv3 */
50};
b47ef92a 51
50926d82
MZ
52/* same for all guests, as depending only on the _host's_ GIC model */
53struct vgic_global {
54 /* type of the host GIC */
55 enum vgic_type type;
b47ef92a 56
50926d82
MZ
57 /* Physical address of vgic virtual cpu interface */
58 phys_addr_t vcpu_base;
b47ef92a 59
1bb32a44 60 /* GICV mapping, kernel VA */
bf8feb39 61 void __iomem *vcpu_base_va;
1bb32a44
MZ
62 /* GICV mapping, HYP VA */
63 void __iomem *vcpu_hyp_va;
bf8feb39 64
1bb32a44 65 /* virtual control interface mapping, kernel VA */
50926d82 66 void __iomem *vctrl_base;
1bb32a44
MZ
67 /* virtual control interface mapping, HYP VA */
68 void __iomem *vctrl_hyp;
b47ef92a 69
50926d82
MZ
70 /* Number of implemented list registers */
71 int nr_lr;
8d5c6b06 72
50926d82
MZ
73 /* Maintenance IRQ number */
74 unsigned int maint_irq;
1a9b1305 75
50926d82
MZ
76 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
77 int max_gic_vcpus;
8d5c6b06 78
50926d82
MZ
79 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
80 bool can_emulate_gicv2;
5a7a8426 81
e7c48059
MZ
82 /* Hardware has GICv4? */
83 bool has_gicv4;
84
5a7a8426
VM
85 /* GIC system register CPU interface */
86 struct static_key_false gicv3_cpuif;
d017d7b0
VK
87
88 u32 ich_vtr_el2;
8d5c6b06
MZ
89};
90
50926d82 91extern struct vgic_global kvm_vgic_global_state;
beee38b9 92
50926d82
MZ
93#define VGIC_V2_MAX_LRS (1 << 6)
94#define VGIC_V3_MAX_LRS 16
95#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
8d5c6b06 96
50926d82
MZ
97enum vgic_irq_config {
98 VGIC_CONFIG_EDGE = 0,
99 VGIC_CONFIG_LEVEL
ca85f623
MZ
100};
101
50926d82
MZ
102struct vgic_irq {
103 spinlock_t irq_lock; /* Protects the content of the struct */
3802411d 104 struct list_head lpi_list; /* Used to link all LPIs together */
50926d82
MZ
105 struct list_head ap_list;
106
107 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
108 * SPIs and LPIs: The VCPU whose ap_list
109 * this is queued on.
110 */
111
112 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
113 * be sent to, as a result of the
114 * targets reg (v2) or the
115 * affinity reg (v3).
116 */
117
118 u32 intid; /* Guest visible INTID */
50926d82 119 bool line_level; /* Level only */
8694e4da
CD
120 bool pending_latch; /* The pending latch state used to calculate
121 * the pending state for both level
122 * and edge triggered IRQs. */
50926d82
MZ
123 bool active; /* not used for LPIs */
124 bool enabled;
125 bool hw; /* Tied to HW IRQ */
5dd4b924 126 struct kref refcount; /* Used for LPIs */
50926d82 127 u32 hwintid; /* HW INTID number */
47bbd31f 128 unsigned int host_irq; /* linux irq corresponding to hwintid */
50926d82
MZ
129 union {
130 u8 targets; /* GICv2 target VCPUs mask */
131 u32 mpidr; /* GICv3 target VCPU */
132 };
133 u8 source; /* GICv2 SGIs only */
53692908 134 u8 active_source; /* GICv2 SGIs only */
50926d82 135 u8 priority;
8df3c8f3 136 u8 group; /* 0 == group 0, 1 == group 1 */
50926d82 137 enum vgic_irq_config config; /* Level or edge */
c6ccd30e 138
b6909a65
CD
139 /*
140 * Callback function pointer to in-kernel devices that can tell us the
141 * state of the input level of mapped level-triggered IRQ faster than
142 * peaking into the physical GIC.
143 *
144 * Always called in non-preemptible section and the functions can use
145 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private
146 * IRQs.
147 */
148 bool (*get_input_level)(int vintid);
149
c6ccd30e
CD
150 void *owner; /* Opaque pointer to reserve an interrupt
151 for in-kernel devices. */
b26e5fda
AP
152};
153
50926d82 154struct vgic_register_region;
59c5ab40
AP
155struct vgic_its;
156
157enum iodev_type {
158 IODEV_CPUIF,
159 IODEV_DIST,
160 IODEV_REDIST,
161 IODEV_ITS
162};
50926d82 163
6777f77f 164struct vgic_io_device {
50926d82 165 gpa_t base_addr;
59c5ab40
AP
166 union {
167 struct kvm_vcpu *redist_vcpu;
168 struct vgic_its *its;
169 };
50926d82 170 const struct vgic_register_region *regions;
59c5ab40 171 enum iodev_type iodev_type;
50926d82 172 int nr_regions;
6777f77f
AP
173 struct kvm_io_device dev;
174};
175
59c5ab40
AP
176struct vgic_its {
177 /* The base address of the ITS control register frame */
178 gpa_t vgic_its_base;
179
180 bool enabled;
181 struct vgic_io_device iodev;
bb717644 182 struct kvm_device *dev;
424c3383
AP
183
184 /* These registers correspond to GITS_BASER{0,1} */
185 u64 baser_device_table;
186 u64 baser_coll_table;
187
188 /* Protects the command queue */
189 struct mutex cmd_lock;
190 u64 cbaser;
191 u32 creadr;
192 u32 cwriter;
193
71afe470
EA
194 /* migration ABI revision in use */
195 u32 abi_rev;
196
424c3383
AP
197 /* Protects the device and collection lists */
198 struct mutex its_lock;
199 struct list_head device_list;
200 struct list_head collection_list;
59c5ab40
AP
201};
202
10f92c4c
CD
203struct vgic_state_iter;
204
dbd9733a
EA
205struct vgic_redist_region {
206 u32 index;
207 gpa_t base;
208 u32 count; /* number of redistributors or 0 if single region */
209 u32 free_index; /* index of the next free redistributor */
210 struct list_head list;
211};
212
1a89dd91 213struct vgic_dist {
f982cf4e 214 bool in_kernel;
01ac5e34 215 bool ready;
50926d82 216 bool initialized;
b47ef92a 217
59892136
AP
218 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
219 u32 vgic_model;
220
aa075b0f
CD
221 /* Implementation revision as reported in the GICD_IIDR */
222 u32 implementation_rev;
223
32f8777e
CD
224 /* Userspace can write to GICv2 IGROUPR */
225 bool v2_groups_user_writable;
226
0e4e82f1
AP
227 /* Do injected MSIs require an additional device ID? */
228 bool msis_require_devid;
229
50926d82 230 int nr_spis;
c1bfb577 231
50926d82
MZ
232 /* base addresses in guest physical address space: */
233 gpa_t vgic_dist_base; /* distributor */
a0675c25 234 union {
50926d82
MZ
235 /* either a GICv2 CPU interface */
236 gpa_t vgic_cpu_base;
237 /* or a number of GICv3 redistributor regions */
dbd9733a 238 struct list_head rd_regions;
a0675c25 239 };
b47ef92a 240
50926d82
MZ
241 /* distributor enabled */
242 bool enabled;
47a98b15 243
50926d82 244 struct vgic_irq *spis;
b47ef92a 245
a9cf86f6 246 struct vgic_io_device dist_iodev;
0aa1de57 247
1085fdc6
AP
248 bool has_its;
249
0aa1de57
AP
250 /*
251 * Contains the attributes and gpa of the LPI configuration table.
252 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
253 * one address across all redistributors.
254 * GICv3 spec: 6.1.2 "LPI Configuration tables"
255 */
256 u64 propbaser;
3802411d
AP
257
258 /* Protects the lpi_list and the count value below. */
259 spinlock_t lpi_list_lock;
260 struct list_head lpi_list_head;
261 int lpi_list_count;
10f92c4c
CD
262
263 /* used by vgic-debug */
264 struct vgic_state_iter *iter;
74fe55dc
MZ
265
266 /*
267 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
268 * array, the property table pointer as well as allocation
269 * data. This essentially ties the Linux IRQ core and ITS
270 * together, and avoids leaking KVM's data structures anywhere
271 * else.
272 */
273 struct its_vm its_vm;
1a89dd91
MZ
274};
275
eede821d
MZ
276struct vgic_v2_cpu_if {
277 u32 vgic_hcr;
278 u32 vgic_vmcr;
eede821d 279 u32 vgic_apr;
8f186d52 280 u32 vgic_lr[VGIC_V2_MAX_LRS];
eede821d
MZ
281};
282
b2fb1c0d 283struct vgic_v3_cpu_if {
b2fb1c0d
MZ
284 u32 vgic_hcr;
285 u32 vgic_vmcr;
2f5fa41a 286 u32 vgic_sre; /* Restored only, change ignored */
b2fb1c0d
MZ
287 u32 vgic_ap0r[4];
288 u32 vgic_ap1r[4];
289 u64 vgic_lr[VGIC_V3_MAX_LRS];
74fe55dc
MZ
290
291 /*
292 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
293 * pending table pointer, the its_vm pointer and a few other
294 * HW specific things. As for the its_vm structure, this is
295 * linking the Linux IRQ subsystem and the ITS together.
296 */
297 struct its_vpe its_vpe;
b2fb1c0d
MZ
298};
299
1a89dd91 300struct vgic_cpu {
9d949dce 301 /* CPU vif control registers for world switch */
eede821d
MZ
302 union {
303 struct vgic_v2_cpu_if vgic_v2;
b2fb1c0d 304 struct vgic_v3_cpu_if vgic_v3;
eede821d 305 };
6c3d63c9 306
50926d82
MZ
307 unsigned int used_lrs;
308 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
1a89dd91 309
50926d82 310 spinlock_t ap_list_lock; /* Protects the ap_list */
9d949dce 311
50926d82
MZ
312 /*
313 * List of IRQs that this VCPU should consider because they are either
314 * Active or Pending (hence the name; AP list), or because they recently
315 * were one of the two and need to be migrated off this list to another
316 * VCPU.
317 */
318 struct list_head ap_list_head;
495dd859 319
8f6cdc1c
AP
320 /*
321 * Members below are used with GICv3 emulation only and represent
322 * parts of the redistributor.
323 */
324 struct vgic_io_device rd_iodev;
325 struct vgic_io_device sgi_iodev;
dbd9733a 326 struct vgic_redist_region *rdreg;
0aa1de57
AP
327
328 /* Contains the attributes and gpa of the LPI pending tables. */
329 u64 pendbaser;
330
331 bool lpis_enabled;
d017d7b0
VK
332
333 /* Cache guest priority bits */
334 u32 num_pri_bits;
335
336 /* Cache guest interrupt ID bits */
337 u32 num_id_bits;
50926d82 338};
1a89dd91 339
fb5ee369 340extern struct static_key_false vgic_v2_cpuif_trap;
59da1cbf 341extern struct static_key_false vgic_v3_cpuif_trap;
fb5ee369 342
ce01e4e8 343int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
6c3d63c9 344void kvm_vgic_early_init(struct kvm *kvm);
1aab6f46 345int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
59892136 346int kvm_vgic_create(struct kvm *kvm, u32 type);
c1bfb577 347void kvm_vgic_destroy(struct kvm *kvm);
c1bfb577 348void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
50926d82
MZ
349int kvm_vgic_map_resources(struct kvm *kvm);
350int kvm_vgic_hyp_init(void);
5b0d2cc2 351void kvm_vgic_init_cpu_hardware(void);
50926d82
MZ
352
353int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
cb3f0ad8 354 bool level, void *owner);
47bbd31f 355int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
b6909a65 356 u32 vintid, bool (*get_input_level)(int vindid));
47bbd31f
EA
357int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
358bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
1a89dd91 359
50926d82
MZ
360int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
361
328e5664
CD
362void kvm_vgic_load(struct kvm_vcpu *vcpu);
363void kvm_vgic_put(struct kvm_vcpu *vcpu);
364
f982cf4e 365#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
50926d82 366#define vgic_initialized(k) ((k)->arch.vgic.initialized)
c52edf5f 367#define vgic_ready(k) ((k)->arch.vgic.ready)
2defaff4 368#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
50926d82
MZ
369 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
370
371bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
372void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
373void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
413aa807 374void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
9d949dce 375
6249f2a4 376void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
8f186d52 377
50926d82
MZ
378/**
379 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
380 *
381 * The host's GIC naturally limits the maximum amount of VCPUs a guest
382 * can use.
383 */
384static inline int kvm_vgic_get_max_vcpus(void)
385{
386 return kvm_vgic_global_state.max_gic_vcpus;
387}
388
0e4e82f1
AP
389int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
390
180ae7b1
EA
391/**
392 * kvm_vgic_setup_default_irq_routing:
393 * Setup a default flat gsi routing table mapping all SPIs
394 */
395int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
396
c6ccd30e
CD
397int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
398
196b1364
MZ
399struct kvm_kernel_irq_routing_entry;
400
401int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
402 struct kvm_kernel_irq_routing_entry *irq_entry);
403
404int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
405 struct kvm_kernel_irq_routing_entry *irq_entry);
406
df9ba959
MZ
407void kvm_vgic_v4_enable_doorbell(struct kvm_vcpu *vcpu);
408void kvm_vgic_v4_disable_doorbell(struct kvm_vcpu *vcpu);
409
50926d82 410#endif /* __KVM_ARM_VGIC_H */