Commit | Line | Data |
---|---|---|
9c92ab61 | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
02824653 GD |
2 | /* |
3 | * Copyright (c) 2014, The Linux Foundation. All rights reserved. | |
02824653 GD |
4 | */ |
5 | ||
6 | #ifndef _DT_BINDINGS_RESET_APQ_GCC_8084_H | |
7 | #define _DT_BINDINGS_RESET_APQ_GCC_8084_H | |
8 | ||
9 | #define GCC_SYSTEM_NOC_BCR 0 | |
10 | #define GCC_CONFIG_NOC_BCR 1 | |
11 | #define GCC_PERIPH_NOC_BCR 2 | |
12 | #define GCC_IMEM_BCR 3 | |
13 | #define GCC_MMSS_BCR 4 | |
14 | #define GCC_QDSS_BCR 5 | |
15 | #define GCC_USB_30_BCR 6 | |
16 | #define GCC_USB3_PHY_BCR 7 | |
17 | #define GCC_USB_HS_HSIC_BCR 8 | |
18 | #define GCC_USB_HS_BCR 9 | |
19 | #define GCC_USB2A_PHY_BCR 10 | |
20 | #define GCC_USB2B_PHY_BCR 11 | |
21 | #define GCC_SDCC1_BCR 12 | |
22 | #define GCC_SDCC2_BCR 13 | |
23 | #define GCC_SDCC3_BCR 14 | |
24 | #define GCC_SDCC4_BCR 15 | |
25 | #define GCC_BLSP1_BCR 16 | |
26 | #define GCC_BLSP1_QUP1_BCR 17 | |
27 | #define GCC_BLSP1_UART1_BCR 18 | |
28 | #define GCC_BLSP1_QUP2_BCR 19 | |
29 | #define GCC_BLSP1_UART2_BCR 20 | |
30 | #define GCC_BLSP1_QUP3_BCR 21 | |
31 | #define GCC_BLSP1_UART3_BCR 22 | |
32 | #define GCC_BLSP1_QUP4_BCR 23 | |
33 | #define GCC_BLSP1_UART4_BCR 24 | |
34 | #define GCC_BLSP1_QUP5_BCR 25 | |
35 | #define GCC_BLSP1_UART5_BCR 26 | |
36 | #define GCC_BLSP1_QUP6_BCR 27 | |
37 | #define GCC_BLSP1_UART6_BCR 28 | |
38 | #define GCC_BLSP2_BCR 29 | |
39 | #define GCC_BLSP2_QUP1_BCR 30 | |
40 | #define GCC_BLSP2_UART1_BCR 31 | |
41 | #define GCC_BLSP2_QUP2_BCR 32 | |
42 | #define GCC_BLSP2_UART2_BCR 33 | |
43 | #define GCC_BLSP2_QUP3_BCR 34 | |
44 | #define GCC_BLSP2_UART3_BCR 35 | |
45 | #define GCC_BLSP2_QUP4_BCR 36 | |
46 | #define GCC_BLSP2_UART4_BCR 37 | |
47 | #define GCC_BLSP2_QUP5_BCR 38 | |
48 | #define GCC_BLSP2_UART5_BCR 39 | |
49 | #define GCC_BLSP2_QUP6_BCR 40 | |
50 | #define GCC_BLSP2_UART6_BCR 41 | |
51 | #define GCC_PDM_BCR 42 | |
52 | #define GCC_PRNG_BCR 43 | |
53 | #define GCC_BAM_DMA_BCR 44 | |
54 | #define GCC_TSIF_BCR 45 | |
55 | #define GCC_TCSR_BCR 46 | |
56 | #define GCC_BOOT_ROM_BCR 47 | |
57 | #define GCC_MSG_RAM_BCR 48 | |
58 | #define GCC_TLMM_BCR 49 | |
59 | #define GCC_MPM_BCR 50 | |
60 | #define GCC_MPM_AHB_RESET 51 | |
61 | #define GCC_MPM_NON_AHB_RESET 52 | |
62 | #define GCC_SEC_CTRL_BCR 53 | |
63 | #define GCC_SPMI_BCR 54 | |
64 | #define GCC_SPDM_BCR 55 | |
65 | #define GCC_CE1_BCR 56 | |
66 | #define GCC_CE2_BCR 57 | |
67 | #define GCC_BIMC_BCR 58 | |
68 | #define GCC_SNOC_BUS_TIMEOUT0_BCR 59 | |
69 | #define GCC_SNOC_BUS_TIMEOUT2_BCR 60 | |
70 | #define GCC_PNOC_BUS_TIMEOUT0_BCR 61 | |
71 | #define GCC_PNOC_BUS_TIMEOUT1_BCR 62 | |
72 | #define GCC_PNOC_BUS_TIMEOUT2_BCR 63 | |
73 | #define GCC_PNOC_BUS_TIMEOUT3_BCR 64 | |
74 | #define GCC_PNOC_BUS_TIMEOUT4_BCR 65 | |
75 | #define GCC_CNOC_BUS_TIMEOUT0_BCR 66 | |
76 | #define GCC_CNOC_BUS_TIMEOUT1_BCR 67 | |
77 | #define GCC_CNOC_BUS_TIMEOUT2_BCR 68 | |
78 | #define GCC_CNOC_BUS_TIMEOUT3_BCR 69 | |
79 | #define GCC_CNOC_BUS_TIMEOUT4_BCR 70 | |
80 | #define GCC_CNOC_BUS_TIMEOUT5_BCR 71 | |
81 | #define GCC_CNOC_BUS_TIMEOUT6_BCR 72 | |
82 | #define GCC_DEHR_BCR 73 | |
83 | #define GCC_RBCPR_BCR 74 | |
84 | #define GCC_MSS_RESTART 75 | |
85 | #define GCC_LPASS_RESTART 76 | |
86 | #define GCC_WCSS_RESTART 77 | |
87 | #define GCC_VENUS_RESTART 78 | |
88 | #define GCC_COPSS_SMMU_BCR 79 | |
89 | #define GCC_SPSS_BCR 80 | |
90 | #define GCC_PCIE_0_BCR 81 | |
91 | #define GCC_PCIE_0_PHY_BCR 82 | |
92 | #define GCC_PCIE_1_BCR 83 | |
93 | #define GCC_PCIE_1_PHY_BCR 84 | |
94 | #define GCC_USB_30_SEC_BCR 85 | |
95 | #define GCC_USB3_SEC_PHY_BCR 86 | |
96 | #define GCC_SATA_BCR 87 | |
97 | #define GCC_CE3_BCR 88 | |
98 | #define GCC_UFS_BCR 89 | |
99 | #define GCC_USB30_PHY_COM_BCR 90 | |
100 | ||
101 | #endif |