Commit | Line | Data |
---|---|---|
77ef50a5 VN |
1 | #ifndef ASM_X86__IRQ_VECTORS_H |
2 | #define ASM_X86__IRQ_VECTORS_H | |
9b7dc567 TG |
3 | |
4 | #include <linux/threads.h> | |
5 | ||
6 | #define NMI_VECTOR 0x02 | |
7 | ||
8 | /* | |
9 | * IDT vectors usable for external interrupt sources start | |
10 | * at 0x20: | |
11 | */ | |
12 | #define FIRST_EXTERNAL_VECTOR 0x20 | |
13 | ||
14 | #ifdef CONFIG_X86_32 | |
15 | # define SYSCALL_VECTOR 0x80 | |
16 | #else | |
17 | # define IA32_SYSCALL_VECTOR 0x80 | |
18 | #endif | |
19 | ||
20 | /* | |
9b7dc567 TG |
21 | * Reserve the lowest usable priority level 0x20 - 0x2f for triggering |
22 | * cleanup after irq migration on 64 bit. | |
23 | */ | |
24 | #define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR | |
25 | ||
26 | /* | |
c46e62f7 PM |
27 | * Vectors 0x20-0x2f are used for ISA interrupts on 32 bit. |
28 | * Vectors 0x30-0x3f are used for ISA interrupts on 64 bit. | |
9b7dc567 | 29 | */ |
c46e62f7 PM |
30 | #ifdef CONFIG_X86_32 |
31 | #define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR) | |
32 | #else | |
9b7dc567 | 33 | #define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10) |
c46e62f7 | 34 | #endif |
9b7dc567 TG |
35 | #define IRQ1_VECTOR (IRQ0_VECTOR + 1) |
36 | #define IRQ2_VECTOR (IRQ0_VECTOR + 2) | |
37 | #define IRQ3_VECTOR (IRQ0_VECTOR + 3) | |
38 | #define IRQ4_VECTOR (IRQ0_VECTOR + 4) | |
39 | #define IRQ5_VECTOR (IRQ0_VECTOR + 5) | |
40 | #define IRQ6_VECTOR (IRQ0_VECTOR + 6) | |
41 | #define IRQ7_VECTOR (IRQ0_VECTOR + 7) | |
42 | #define IRQ8_VECTOR (IRQ0_VECTOR + 8) | |
43 | #define IRQ9_VECTOR (IRQ0_VECTOR + 9) | |
44 | #define IRQ10_VECTOR (IRQ0_VECTOR + 10) | |
45 | #define IRQ11_VECTOR (IRQ0_VECTOR + 11) | |
46 | #define IRQ12_VECTOR (IRQ0_VECTOR + 12) | |
47 | #define IRQ13_VECTOR (IRQ0_VECTOR + 13) | |
48 | #define IRQ14_VECTOR (IRQ0_VECTOR + 14) | |
49 | #define IRQ15_VECTOR (IRQ0_VECTOR + 15) | |
50 | ||
51 | /* | |
52 | * Special IRQ vectors used by the SMP architecture, 0xf0-0xff | |
53 | * | |
54 | * some of the following vectors are 'rare', they are merged | |
55 | * into a single vector (CALL_FUNCTION_VECTOR) to save vector space. | |
56 | * TLB, reschedule and local APIC vectors are performance-critical. | |
57 | * | |
58 | * Vectors 0xf0-0xfa are free (reserved for future Linux use). | |
59 | */ | |
60 | #ifdef CONFIG_X86_32 | |
61 | ||
62 | # define SPURIOUS_APIC_VECTOR 0xff | |
63 | # define ERROR_APIC_VECTOR 0xfe | |
64 | # define INVALIDATE_TLB_VECTOR 0xfd | |
65 | # define RESCHEDULE_VECTOR 0xfc | |
66 | # define CALL_FUNCTION_VECTOR 0xfb | |
1a781a77 | 67 | # define CALL_FUNCTION_SINGLE_VECTOR 0xfa |
9b7dc567 TG |
68 | # define THERMAL_APIC_VECTOR 0xf0 |
69 | ||
70 | #else | |
71 | ||
72 | #define SPURIOUS_APIC_VECTOR 0xff | |
73 | #define ERROR_APIC_VECTOR 0xfe | |
74 | #define RESCHEDULE_VECTOR 0xfd | |
75 | #define CALL_FUNCTION_VECTOR 0xfc | |
1a781a77 | 76 | #define CALL_FUNCTION_SINGLE_VECTOR 0xfb |
9b7dc567 TG |
77 | #define THERMAL_APIC_VECTOR 0xfa |
78 | #define THRESHOLD_APIC_VECTOR 0xf9 | |
99dd8713 | 79 | #define UV_BAU_MESSAGE 0xf8 |
9b7dc567 TG |
80 | #define INVALIDATE_TLB_VECTOR_END 0xf7 |
81 | #define INVALIDATE_TLB_VECTOR_START 0xf0 /* f0-f7 used for TLB flush */ | |
82 | ||
83 | #define NUM_INVALIDATE_TLB_VECTORS 8 | |
84 | ||
85 | #endif | |
86 | ||
87 | /* | |
88 | * Local APIC timer IRQ vector is on a different priority level, | |
89 | * to work around the 'lost local interrupt if more than 2 IRQ | |
90 | * sources per level' errata. | |
91 | */ | |
92 | #define LOCAL_TIMER_VECTOR 0xef | |
93 | ||
94 | /* | |
95 | * First APIC vector available to drivers: (vectors 0x30-0xee) we | |
96 | * start at 0x31(0x41) to spread out vectors evenly between priority | |
97 | * levels. (0x80 is the syscall vector) | |
98 | */ | |
99 | #ifdef CONFIG_X86_32 | |
100 | # define FIRST_DEVICE_VECTOR 0x31 | |
101 | #else | |
102 | # define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2) | |
103 | #endif | |
104 | ||
9b7dc567 TG |
105 | #define NR_VECTORS 256 |
106 | ||
107 | #define FPU_IRQ 13 | |
108 | ||
109 | #define FIRST_VM86_IRQ 3 | |
110 | #define LAST_VM86_IRQ 15 | |
111 | #define invalid_vm86_irq(irq) ((irq) < 3 || (irq) > 15) | |
112 | ||
3c7569b2 EB |
113 | #ifdef CONFIG_X86_64 |
114 | # if NR_CPUS < MAX_IO_APICS | |
115 | # define NR_IRQS (NR_VECTORS + (32 * NR_CPUS)) | |
116 | # else | |
117 | # define NR_IRQS (NR_VECTORS + (32 * MAX_IO_APICS)) | |
118 | # endif | |
3c7569b2 EB |
119 | |
120 | #elif !defined(CONFIG_X86_VOYAGER) | |
9b7dc567 | 121 | |
8bfaba87 | 122 | # if defined(CONFIG_X86_IO_APIC) || defined(CONFIG_PARAVIRT) || defined(CONFIG_X86_VISWS) |
9b7dc567 TG |
123 | |
124 | # define NR_IRQS 224 | |
125 | ||
9b7dc567 TG |
126 | # else /* IO_APIC || PARAVIRT */ |
127 | ||
128 | # define NR_IRQS 16 | |
9b7dc567 TG |
129 | |
130 | # endif | |
131 | ||
132 | #else /* !VISWS && !VOYAGER */ | |
133 | ||
134 | # define NR_IRQS 224 | |
9b7dc567 TG |
135 | |
136 | #endif /* VISWS */ | |
137 | ||
138 | /* Voyager specific defines */ | |
139 | /* These define the CPIs we use in linux */ | |
140 | #define VIC_CPI_LEVEL0 0 | |
141 | #define VIC_CPI_LEVEL1 1 | |
142 | /* now the fake CPIs */ | |
143 | #define VIC_TIMER_CPI 2 | |
144 | #define VIC_INVALIDATE_CPI 3 | |
145 | #define VIC_RESCHEDULE_CPI 4 | |
146 | #define VIC_ENABLE_IRQ_CPI 5 | |
147 | #define VIC_CALL_FUNCTION_CPI 6 | |
1a781a77 | 148 | #define VIC_CALL_FUNCTION_SINGLE_CPI 7 |
9b7dc567 TG |
149 | |
150 | /* Now the QIC CPIs: Since we don't need the two initial levels, | |
151 | * these are 2 less than the VIC CPIs */ | |
152 | #define QIC_CPI_OFFSET 1 | |
153 | #define QIC_TIMER_CPI (VIC_TIMER_CPI - QIC_CPI_OFFSET) | |
154 | #define QIC_INVALIDATE_CPI (VIC_INVALIDATE_CPI - QIC_CPI_OFFSET) | |
155 | #define QIC_RESCHEDULE_CPI (VIC_RESCHEDULE_CPI - QIC_CPI_OFFSET) | |
156 | #define QIC_ENABLE_IRQ_CPI (VIC_ENABLE_IRQ_CPI - QIC_CPI_OFFSET) | |
157 | #define QIC_CALL_FUNCTION_CPI (VIC_CALL_FUNCTION_CPI - QIC_CPI_OFFSET) | |
1a781a77 | 158 | #define QIC_CALL_FUNCTION_SINGLE_CPI (VIC_CALL_FUNCTION_SINGLE_CPI - QIC_CPI_OFFSET) |
9b7dc567 TG |
159 | |
160 | #define VIC_START_FAKE_CPI VIC_TIMER_CPI | |
1a781a77 | 161 | #define VIC_END_FAKE_CPI VIC_CALL_FUNCTION_SINGLE_CPI |
9b7dc567 TG |
162 | |
163 | /* this is the SYS_INT CPI. */ | |
164 | #define VIC_SYS_INT 8 | |
165 | #define VIC_CMN_INT 15 | |
166 | ||
167 | /* This is the boot CPI for alternate processors. It gets overwritten | |
168 | * by the above once the system has activated all available processors */ | |
169 | #define VIC_CPU_BOOT_CPI VIC_CPI_LEVEL0 | |
170 | #define VIC_CPU_BOOT_ERRATA_CPI (VIC_CPI_LEVEL0 + 8) | |
171 | ||
172 | ||
77ef50a5 | 173 | #endif /* ASM_X86__IRQ_VECTORS_H */ |